blob: 64a28e819064c437dbfc2bd6f90f6f560a54d89b [file] [log] [blame]
Thiemo Seufere30ec452008-01-28 20:05:38 +00001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * A small micro-assembler. It is intentionally kept simple, does only
7 * support a subset of instructions, and does not try to hide pipeline
8 * effects like branch delay slots.
9 *
10 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
11 * Copyright (C) 2005, 2007 Maciej W. Rozycki
12 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
13 */
14
15#include <linux/kernel.h>
16#include <linux/types.h>
17#include <linux/init.h>
18
19#include <asm/inst.h>
20#include <asm/elf.h>
21#include <asm/bugs.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010022#include <asm/uasm.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000023
24enum fields {
25 RS = 0x001,
26 RT = 0x002,
27 RD = 0x004,
28 RE = 0x008,
29 SIMM = 0x010,
30 UIMM = 0x020,
31 BIMM = 0x040,
32 JIMM = 0x080,
33 FUNC = 0x100,
David Daney58b9e222010-02-18 16:13:03 -080034 SET = 0x200,
35 SCIMM = 0x400
Thiemo Seufere30ec452008-01-28 20:05:38 +000036};
37
38#define OP_MASK 0x3f
39#define OP_SH 26
40#define RS_MASK 0x1f
41#define RS_SH 21
42#define RT_MASK 0x1f
43#define RT_SH 16
44#define RD_MASK 0x1f
45#define RD_SH 11
46#define RE_MASK 0x1f
47#define RE_SH 6
48#define IMM_MASK 0xffff
49#define IMM_SH 0
50#define JIMM_MASK 0x3ffffff
51#define JIMM_SH 0
52#define FUNC_MASK 0x3f
53#define FUNC_SH 0
54#define SET_MASK 0x7
55#define SET_SH 0
David Daney58b9e222010-02-18 16:13:03 -080056#define SCIMM_MASK 0xfffff
57#define SCIMM_SH 6
Thiemo Seufere30ec452008-01-28 20:05:38 +000058
59enum opcode {
60 insn_invalid,
Steven J. Hill71a1c772012-06-19 19:59:29 +010061 insn_addiu, insn_addu, insn_and, insn_andi, insn_bbit0, insn_bbit1,
62 insn_beq, insn_beql, insn_bgez, insn_bgezl, insn_bltz, insn_bltzl,
63 insn_bne, insn_cache, insn_daddiu, insn_daddu, insn_dins, insn_dinsm,
64 insn_dmfc0, insn_dmtc0, insn_drotr, insn_drotr32, insn_dsll,
65 insn_dsll32, insn_dsra, insn_dsrl, insn_dsrl32, insn_dsubu, insn_eret,
66 insn_j, insn_jal, insn_jr, insn_ld, insn_ldx, insn_ll, insn_lld,
67 insn_lui, insn_lw, insn_lwx, insn_mfc0, insn_mtc0, insn_or, insn_ori,
68 insn_pref, insn_rfe, insn_rotr, insn_sc, insn_scd, insn_sd, insn_sll,
69 insn_sra, insn_srl, insn_subu, insn_sw, insn_syscall, insn_tlbp,
David Daneyde6d5b552010-07-23 18:41:41 -070070 insn_tlbr, insn_tlbwi, insn_tlbwr, insn_xor, insn_xori,
Thiemo Seufere30ec452008-01-28 20:05:38 +000071};
72
73struct insn {
74 enum opcode opcode;
75 u32 match;
76 enum fields fields;
77};
78
79/* This macro sets the non-variable bits of an instruction. */
80#define M(a, b, c, d, e, f) \
81 ((a) << OP_SH \
82 | (b) << RS_SH \
83 | (c) << RT_SH \
84 | (d) << RD_SH \
85 | (e) << RE_SH \
86 | (f) << FUNC_SH)
87
David Daney22b07632010-07-23 18:41:43 -070088static struct insn insn_table[] __uasminitdata = {
Thiemo Seufere30ec452008-01-28 20:05:38 +000089 { insn_addiu, M(addiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
90 { insn_addu, M(spec_op, 0, 0, 0, 0, addu_op), RS | RT | RD },
Thiemo Seufere30ec452008-01-28 20:05:38 +000091 { insn_andi, M(andi_op, 0, 0, 0, 0, 0), RS | RT | UIMM },
Steven J. Hill71a1c772012-06-19 19:59:29 +010092 { insn_and, M(spec_op, 0, 0, 0, 0, and_op), RS | RT | RD },
93 { insn_bbit0, M(lwc2_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
94 { insn_bbit1, M(swc2_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
Thiemo Seufere30ec452008-01-28 20:05:38 +000095 { insn_beql, M(beql_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
Steven J. Hill71a1c772012-06-19 19:59:29 +010096 { insn_beq, M(beq_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
Thiemo Seufere30ec452008-01-28 20:05:38 +000097 { insn_bgezl, M(bcond_op, 0, bgezl_op, 0, 0, 0), RS | BIMM },
Steven J. Hill71a1c772012-06-19 19:59:29 +010098 { insn_bgez, M(bcond_op, 0, bgez_op, 0, 0, 0), RS | BIMM },
Thiemo Seufere30ec452008-01-28 20:05:38 +000099 { insn_bltzl, M(bcond_op, 0, bltzl_op, 0, 0, 0), RS | BIMM },
Steven J. Hill71a1c772012-06-19 19:59:29 +0100100 { insn_bltz, M(bcond_op, 0, bltz_op, 0, 0, 0), RS | BIMM },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000101 { insn_bne, M(bne_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000102 { insn_cache, M(cache_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000103 { insn_daddiu, M(daddiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
104 { insn_daddu, M(spec_op, 0, 0, 0, 0, daddu_op), RS | RT | RD },
Steven J. Hill71a1c772012-06-19 19:59:29 +0100105 { insn_dinsm, M(spec3_op, 0, 0, 0, 0, dinsm_op), RS | RT | RD | RE },
106 { insn_dins, M(spec3_op, 0, 0, 0, 0, dins_op), RS | RT | RD | RE },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000107 { insn_dmfc0, M(cop0_op, dmfc_op, 0, 0, 0, 0), RT | RD | SET},
108 { insn_dmtc0, M(cop0_op, dmtc_op, 0, 0, 0, 0), RT | RD | SET},
David Daneyde6d5b552010-07-23 18:41:41 -0700109 { insn_drotr32, M(spec_op, 1, 0, 0, 0, dsrl32_op), RT | RD | RE },
Steven J. Hill71a1c772012-06-19 19:59:29 +0100110 { insn_drotr, M(spec_op, 1, 0, 0, 0, dsrl_op), RT | RD | RE },
111 { insn_dsll32, M(spec_op, 0, 0, 0, 0, dsll32_op), RT | RD | RE },
112 { insn_dsll, M(spec_op, 0, 0, 0, 0, dsll_op), RT | RD | RE },
113 { insn_dsra, M(spec_op, 0, 0, 0, 0, dsra_op), RT | RD | RE },
114 { insn_dsrl32, M(spec_op, 0, 0, 0, 0, dsrl32_op), RT | RD | RE },
115 { insn_dsrl, M(spec_op, 0, 0, 0, 0, dsrl_op), RT | RD | RE },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000116 { insn_dsubu, M(spec_op, 0, 0, 0, 0, dsubu_op), RS | RT | RD },
117 { insn_eret, M(cop0_op, cop_op, 0, 0, 0, eret_op), 0 },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000118 { insn_jal, M(jal_op, 0, 0, 0, 0, 0), JIMM },
Steven J. Hill71a1c772012-06-19 19:59:29 +0100119 { insn_j, M(j_op, 0, 0, 0, 0, 0), JIMM },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000120 { insn_jr, M(spec_op, 0, 0, 0, 0, jr_op), RS },
121 { insn_ld, M(ld_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
Steven J. Hill71a1c772012-06-19 19:59:29 +0100122 { insn_ldx, M(spec3_op, 0, 0, 0, ldx_op, lx_op), RS | RT | RD },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000123 { insn_lld, M(lld_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
Steven J. Hill71a1c772012-06-19 19:59:29 +0100124 { insn_ll, M(ll_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000125 { insn_lui, M(lui_op, 0, 0, 0, 0, 0), RT | SIMM },
126 { insn_lw, M(lw_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
Steven J. Hill71a1c772012-06-19 19:59:29 +0100127 { insn_lwx, M(spec3_op, 0, 0, 0, lwx_op, lx_op), RS | RT | RD },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000128 { insn_mfc0, M(cop0_op, mfc_op, 0, 0, 0, 0), RT | RD | SET},
129 { insn_mtc0, M(cop0_op, mtc_op, 0, 0, 0, 0), RT | RD | SET},
130 { insn_ori, M(ori_op, 0, 0, 0, 0, 0), RS | RT | UIMM },
Steven J. Hill71a1c772012-06-19 19:59:29 +0100131 { insn_or, M(spec_op, 0, 0, 0, 0, or_op), RS | RT | RD },
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000132 { insn_pref, M(pref_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000133 { insn_rfe, M(cop0_op, cop_op, 0, 0, 0, rfe_op), 0 },
Steven J. Hill71a1c772012-06-19 19:59:29 +0100134 { insn_rotr, M(spec_op, 1, 0, 0, 0, srl_op), RT | RD | RE },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000135 { insn_scd, M(scd_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
Steven J. Hill71a1c772012-06-19 19:59:29 +0100136 { insn_sc, M(sc_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000137 { insn_sd, M(sd_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
138 { insn_sll, M(spec_op, 0, 0, 0, 0, sll_op), RT | RD | RE },
139 { insn_sra, M(spec_op, 0, 0, 0, 0, sra_op), RT | RD | RE },
140 { insn_srl, M(spec_op, 0, 0, 0, 0, srl_op), RT | RD | RE },
141 { insn_subu, M(spec_op, 0, 0, 0, 0, subu_op), RS | RT | RD },
142 { insn_sw, M(sw_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
Steven J. Hill71a1c772012-06-19 19:59:29 +0100143 { insn_syscall, M(spec_op, 0, 0, 0, 0, syscall_op), SCIMM},
Thiemo Seufere30ec452008-01-28 20:05:38 +0000144 { insn_tlbp, M(cop0_op, cop_op, 0, 0, 0, tlbp_op), 0 },
David Daney32546f32010-02-10 15:12:46 -0800145 { insn_tlbr, M(cop0_op, cop_op, 0, 0, 0, tlbr_op), 0 },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000146 { insn_tlbwi, M(cop0_op, cop_op, 0, 0, 0, tlbwi_op), 0 },
147 { insn_tlbwr, M(cop0_op, cop_op, 0, 0, 0, tlbwr_op), 0 },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000148 { insn_xori, M(xori_op, 0, 0, 0, 0, 0), RS | RT | UIMM },
Steven J. Hill71a1c772012-06-19 19:59:29 +0100149 { insn_xor, M(spec_op, 0, 0, 0, 0, xor_op), RS | RT | RD },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000150 { insn_invalid, 0, 0 }
151};
152
153#undef M
154
David Daney22b07632010-07-23 18:41:43 -0700155static inline __uasminit u32 build_rs(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000156{
David Daney8d662c82010-12-27 18:18:29 -0800157 WARN(arg & ~RS_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000158
159 return (arg & RS_MASK) << RS_SH;
160}
161
David Daney22b07632010-07-23 18:41:43 -0700162static inline __uasminit u32 build_rt(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000163{
David Daney8d662c82010-12-27 18:18:29 -0800164 WARN(arg & ~RT_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000165
166 return (arg & RT_MASK) << RT_SH;
167}
168
David Daney22b07632010-07-23 18:41:43 -0700169static inline __uasminit u32 build_rd(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000170{
David Daney8d662c82010-12-27 18:18:29 -0800171 WARN(arg & ~RD_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000172
173 return (arg & RD_MASK) << RD_SH;
174}
175
David Daney22b07632010-07-23 18:41:43 -0700176static inline __uasminit u32 build_re(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000177{
David Daney8d662c82010-12-27 18:18:29 -0800178 WARN(arg & ~RE_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000179
180 return (arg & RE_MASK) << RE_SH;
181}
182
David Daney22b07632010-07-23 18:41:43 -0700183static inline __uasminit u32 build_simm(s32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000184{
David Daney8d662c82010-12-27 18:18:29 -0800185 WARN(arg > 0x7fff || arg < -0x8000,
186 KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000187
188 return arg & 0xffff;
189}
190
David Daney22b07632010-07-23 18:41:43 -0700191static inline __uasminit u32 build_uimm(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000192{
David Daney8d662c82010-12-27 18:18:29 -0800193 WARN(arg & ~IMM_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000194
195 return arg & IMM_MASK;
196}
197
David Daney22b07632010-07-23 18:41:43 -0700198static inline __uasminit u32 build_bimm(s32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000199{
David Daney8d662c82010-12-27 18:18:29 -0800200 WARN(arg > 0x1ffff || arg < -0x20000,
201 KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000202
David Daney8d662c82010-12-27 18:18:29 -0800203 WARN(arg & 0x3, KERN_WARNING "Invalid micro-assembler branch target\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000204
205 return ((arg < 0) ? (1 << 15) : 0) | ((arg >> 2) & 0x7fff);
206}
207
David Daney22b07632010-07-23 18:41:43 -0700208static inline __uasminit u32 build_jimm(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000209{
David Daney8d662c82010-12-27 18:18:29 -0800210 WARN(arg & ~(JIMM_MASK << 2),
211 KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000212
213 return (arg >> 2) & JIMM_MASK;
214}
215
David Daney22b07632010-07-23 18:41:43 -0700216static inline __uasminit u32 build_scimm(u32 arg)
David Daney58b9e222010-02-18 16:13:03 -0800217{
David Daney8d662c82010-12-27 18:18:29 -0800218 WARN(arg & ~SCIMM_MASK,
219 KERN_WARNING "Micro-assembler field overflow\n");
David Daney58b9e222010-02-18 16:13:03 -0800220
221 return (arg & SCIMM_MASK) << SCIMM_SH;
222}
223
David Daney22b07632010-07-23 18:41:43 -0700224static inline __uasminit u32 build_func(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000225{
David Daney8d662c82010-12-27 18:18:29 -0800226 WARN(arg & ~FUNC_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000227
228 return arg & FUNC_MASK;
229}
230
David Daney22b07632010-07-23 18:41:43 -0700231static inline __uasminit u32 build_set(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000232{
David Daney8d662c82010-12-27 18:18:29 -0800233 WARN(arg & ~SET_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000234
235 return arg & SET_MASK;
236}
237
238/*
239 * The order of opcode arguments is implicitly left to right,
240 * starting with RS and ending with FUNC or IMM.
241 */
David Daney22b07632010-07-23 18:41:43 -0700242static void __uasminit build_insn(u32 **buf, enum opcode opc, ...)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000243{
244 struct insn *ip = NULL;
245 unsigned int i;
246 va_list ap;
247 u32 op;
248
249 for (i = 0; insn_table[i].opcode != insn_invalid; i++)
250 if (insn_table[i].opcode == opc) {
251 ip = &insn_table[i];
252 break;
253 }
254
255 if (!ip || (opc == insn_daddiu && r4k_daddiu_bug()))
256 panic("Unsupported Micro-assembler instruction %d", opc);
257
258 op = ip->match;
259 va_start(ap, opc);
260 if (ip->fields & RS)
261 op |= build_rs(va_arg(ap, u32));
262 if (ip->fields & RT)
263 op |= build_rt(va_arg(ap, u32));
264 if (ip->fields & RD)
265 op |= build_rd(va_arg(ap, u32));
266 if (ip->fields & RE)
267 op |= build_re(va_arg(ap, u32));
268 if (ip->fields & SIMM)
269 op |= build_simm(va_arg(ap, s32));
270 if (ip->fields & UIMM)
271 op |= build_uimm(va_arg(ap, u32));
272 if (ip->fields & BIMM)
273 op |= build_bimm(va_arg(ap, s32));
274 if (ip->fields & JIMM)
275 op |= build_jimm(va_arg(ap, u32));
276 if (ip->fields & FUNC)
277 op |= build_func(va_arg(ap, u32));
278 if (ip->fields & SET)
279 op |= build_set(va_arg(ap, u32));
David Daney58b9e222010-02-18 16:13:03 -0800280 if (ip->fields & SCIMM)
281 op |= build_scimm(va_arg(ap, u32));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000282 va_end(ap);
283
284 **buf = op;
285 (*buf)++;
286}
287
288#define I_u1u2u3(op) \
289Ip_u1u2u3(op) \
290{ \
291 build_insn(buf, insn##op, a, b, c); \
David Daney22b07632010-07-23 18:41:43 -0700292} \
293UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000294
295#define I_u2u1u3(op) \
296Ip_u2u1u3(op) \
297{ \
298 build_insn(buf, insn##op, b, a, c); \
David Daney22b07632010-07-23 18:41:43 -0700299} \
300UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000301
302#define I_u3u1u2(op) \
303Ip_u3u1u2(op) \
304{ \
305 build_insn(buf, insn##op, b, c, a); \
David Daney22b07632010-07-23 18:41:43 -0700306} \
307UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000308
309#define I_u1u2s3(op) \
310Ip_u1u2s3(op) \
311{ \
312 build_insn(buf, insn##op, a, b, c); \
David Daney22b07632010-07-23 18:41:43 -0700313} \
314UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000315
316#define I_u2s3u1(op) \
317Ip_u2s3u1(op) \
318{ \
319 build_insn(buf, insn##op, c, a, b); \
David Daney22b07632010-07-23 18:41:43 -0700320} \
321UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000322
323#define I_u2u1s3(op) \
324Ip_u2u1s3(op) \
325{ \
326 build_insn(buf, insn##op, b, a, c); \
David Daney22b07632010-07-23 18:41:43 -0700327} \
328UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000329
David Daney92078e02009-10-14 12:16:55 -0700330#define I_u2u1msbu3(op) \
331Ip_u2u1msbu3(op) \
332{ \
333 build_insn(buf, insn##op, b, a, c+d-1, c); \
David Daney22b07632010-07-23 18:41:43 -0700334} \
335UASM_EXPORT_SYMBOL(uasm_i##op);
David Daney92078e02009-10-14 12:16:55 -0700336
David Daneyc42aef02010-12-21 14:19:10 -0800337#define I_u2u1msb32u3(op) \
338Ip_u2u1msbu3(op) \
339{ \
340 build_insn(buf, insn##op, b, a, c+d-33, c); \
341} \
342UASM_EXPORT_SYMBOL(uasm_i##op);
343
Thiemo Seufere30ec452008-01-28 20:05:38 +0000344#define I_u1u2(op) \
345Ip_u1u2(op) \
346{ \
347 build_insn(buf, insn##op, a, b); \
David Daney22b07632010-07-23 18:41:43 -0700348} \
349UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000350
351#define I_u1s2(op) \
352Ip_u1s2(op) \
353{ \
354 build_insn(buf, insn##op, a, b); \
David Daney22b07632010-07-23 18:41:43 -0700355} \
356UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000357
358#define I_u1(op) \
359Ip_u1(op) \
360{ \
361 build_insn(buf, insn##op, a); \
David Daney22b07632010-07-23 18:41:43 -0700362} \
363UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000364
365#define I_0(op) \
366Ip_0(op) \
367{ \
368 build_insn(buf, insn##op); \
David Daney22b07632010-07-23 18:41:43 -0700369} \
370UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000371
372I_u2u1s3(_addiu)
373I_u3u1u2(_addu)
374I_u2u1u3(_andi)
375I_u3u1u2(_and)
376I_u1u2s3(_beq)
377I_u1u2s3(_beql)
378I_u1s2(_bgez)
379I_u1s2(_bgezl)
380I_u1s2(_bltz)
381I_u1s2(_bltzl)
382I_u1u2s3(_bne)
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000383I_u2s3u1(_cache)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000384I_u1u2u3(_dmfc0)
385I_u1u2u3(_dmtc0)
386I_u2u1s3(_daddiu)
387I_u3u1u2(_daddu)
388I_u2u1u3(_dsll)
389I_u2u1u3(_dsll32)
390I_u2u1u3(_dsra)
391I_u2u1u3(_dsrl)
392I_u2u1u3(_dsrl32)
David Daney92078e02009-10-14 12:16:55 -0700393I_u2u1u3(_drotr)
David Daneyde6d5b552010-07-23 18:41:41 -0700394I_u2u1u3(_drotr32)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000395I_u3u1u2(_dsubu)
396I_0(_eret)
397I_u1(_j)
398I_u1(_jal)
399I_u1(_jr)
400I_u2s3u1(_ld)
401I_u2s3u1(_ll)
402I_u2s3u1(_lld)
403I_u1s2(_lui)
404I_u2s3u1(_lw)
405I_u1u2u3(_mfc0)
406I_u1u2u3(_mtc0)
407I_u2u1u3(_ori)
Ralf Baechle58081842010-03-23 15:54:50 +0100408I_u3u1u2(_or)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000409I_0(_rfe)
410I_u2s3u1(_sc)
411I_u2s3u1(_scd)
412I_u2s3u1(_sd)
413I_u2u1u3(_sll)
414I_u2u1u3(_sra)
415I_u2u1u3(_srl)
David Daney32546f32010-02-10 15:12:46 -0800416I_u2u1u3(_rotr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000417I_u3u1u2(_subu)
418I_u2s3u1(_sw)
419I_0(_tlbp)
David Daney32546f32010-02-10 15:12:46 -0800420I_0(_tlbr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000421I_0(_tlbwi)
422I_0(_tlbwr)
423I_u3u1u2(_xor)
424I_u2u1u3(_xori)
David Daney92078e02009-10-14 12:16:55 -0700425I_u2u1msbu3(_dins);
David Daneyc42aef02010-12-21 14:19:10 -0800426I_u2u1msb32u3(_dinsm);
David Daney58b9e222010-02-18 16:13:03 -0800427I_u1(_syscall);
David Daney5b97c3f2010-07-23 18:41:42 -0700428I_u1u2s3(_bbit0);
429I_u1u2s3(_bbit1);
David Daneybb3d68c2010-12-27 18:07:56 -0800430I_u3u1u2(_lwx)
431I_u3u1u2(_ldx)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000432
David Daneyc9941152010-10-07 16:03:53 -0700433#ifdef CONFIG_CPU_CAVIUM_OCTEON
434#include <asm/octeon/octeon.h>
435void __uasminit uasm_i_pref(u32 **buf, unsigned int a, signed int b,
436 unsigned int c)
437{
438 if (OCTEON_IS_MODEL(OCTEON_CN63XX_PASS1_X) && a <= 24 && a != 5)
439 /*
440 * As per erratum Core-14449, replace prefetches 0-4,
441 * 6-24 with 'pref 28'.
442 */
443 build_insn(buf, insn_pref, c, 28, b);
444 else
445 build_insn(buf, insn_pref, c, a, b);
446}
447UASM_EXPORT_SYMBOL(uasm_i_pref);
448#else
449I_u2s3u1(_pref)
450#endif
451
Thiemo Seufere30ec452008-01-28 20:05:38 +0000452/* Handle labels. */
David Daney22b07632010-07-23 18:41:43 -0700453void __uasminit uasm_build_label(struct uasm_label **lab, u32 *addr, int lid)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000454{
455 (*lab)->addr = addr;
456 (*lab)->lab = lid;
457 (*lab)++;
458}
David Daney22b07632010-07-23 18:41:43 -0700459UASM_EXPORT_SYMBOL(uasm_build_label);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000460
David Daney22b07632010-07-23 18:41:43 -0700461int __uasminit uasm_in_compat_space_p(long addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000462{
463 /* Is this address in 32bit compat space? */
464#ifdef CONFIG_64BIT
465 return (((addr) & 0xffffffff00000000L) == 0xffffffff00000000L);
466#else
467 return 1;
468#endif
469}
David Daney22b07632010-07-23 18:41:43 -0700470UASM_EXPORT_SYMBOL(uasm_in_compat_space_p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000471
David Daney22b07632010-07-23 18:41:43 -0700472static int __uasminit uasm_rel_highest(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000473{
474#ifdef CONFIG_64BIT
475 return ((((val + 0x800080008000L) >> 48) & 0xffff) ^ 0x8000) - 0x8000;
476#else
477 return 0;
478#endif
479}
480
David Daney22b07632010-07-23 18:41:43 -0700481static int __uasminit uasm_rel_higher(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000482{
483#ifdef CONFIG_64BIT
484 return ((((val + 0x80008000L) >> 32) & 0xffff) ^ 0x8000) - 0x8000;
485#else
486 return 0;
487#endif
488}
489
David Daney22b07632010-07-23 18:41:43 -0700490int __uasminit uasm_rel_hi(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000491{
492 return ((((val + 0x8000L) >> 16) & 0xffff) ^ 0x8000) - 0x8000;
493}
David Daney22b07632010-07-23 18:41:43 -0700494UASM_EXPORT_SYMBOL(uasm_rel_hi);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000495
David Daney22b07632010-07-23 18:41:43 -0700496int __uasminit uasm_rel_lo(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000497{
498 return ((val & 0xffff) ^ 0x8000) - 0x8000;
499}
David Daney22b07632010-07-23 18:41:43 -0700500UASM_EXPORT_SYMBOL(uasm_rel_lo);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000501
David Daney22b07632010-07-23 18:41:43 -0700502void __uasminit UASM_i_LA_mostly(u32 **buf, unsigned int rs, long addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000503{
504 if (!uasm_in_compat_space_p(addr)) {
505 uasm_i_lui(buf, rs, uasm_rel_highest(addr));
506 if (uasm_rel_higher(addr))
507 uasm_i_daddiu(buf, rs, rs, uasm_rel_higher(addr));
508 if (uasm_rel_hi(addr)) {
509 uasm_i_dsll(buf, rs, rs, 16);
510 uasm_i_daddiu(buf, rs, rs, uasm_rel_hi(addr));
511 uasm_i_dsll(buf, rs, rs, 16);
512 } else
513 uasm_i_dsll32(buf, rs, rs, 0);
514 } else
515 uasm_i_lui(buf, rs, uasm_rel_hi(addr));
516}
David Daney22b07632010-07-23 18:41:43 -0700517UASM_EXPORT_SYMBOL(UASM_i_LA_mostly);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000518
David Daney22b07632010-07-23 18:41:43 -0700519void __uasminit UASM_i_LA(u32 **buf, unsigned int rs, long addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000520{
521 UASM_i_LA_mostly(buf, rs, addr);
522 if (uasm_rel_lo(addr)) {
523 if (!uasm_in_compat_space_p(addr))
524 uasm_i_daddiu(buf, rs, rs, uasm_rel_lo(addr));
525 else
526 uasm_i_addiu(buf, rs, rs, uasm_rel_lo(addr));
527 }
528}
David Daney22b07632010-07-23 18:41:43 -0700529UASM_EXPORT_SYMBOL(UASM_i_LA);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000530
531/* Handle relocations. */
David Daney22b07632010-07-23 18:41:43 -0700532void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000533uasm_r_mips_pc16(struct uasm_reloc **rel, u32 *addr, int lid)
534{
535 (*rel)->addr = addr;
536 (*rel)->type = R_MIPS_PC16;
537 (*rel)->lab = lid;
538 (*rel)++;
539}
David Daney22b07632010-07-23 18:41:43 -0700540UASM_EXPORT_SYMBOL(uasm_r_mips_pc16);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000541
David Daney22b07632010-07-23 18:41:43 -0700542static inline void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000543__resolve_relocs(struct uasm_reloc *rel, struct uasm_label *lab)
544{
545 long laddr = (long)lab->addr;
546 long raddr = (long)rel->addr;
547
548 switch (rel->type) {
549 case R_MIPS_PC16:
550 *rel->addr |= build_bimm(laddr - (raddr + 4));
551 break;
552
553 default:
554 panic("Unsupported Micro-assembler relocation %d",
555 rel->type);
556 }
557}
558
David Daney22b07632010-07-23 18:41:43 -0700559void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000560uasm_resolve_relocs(struct uasm_reloc *rel, struct uasm_label *lab)
561{
562 struct uasm_label *l;
563
564 for (; rel->lab != UASM_LABEL_INVALID; rel++)
565 for (l = lab; l->lab != UASM_LABEL_INVALID; l++)
566 if (rel->lab == l->lab)
567 __resolve_relocs(rel, l);
568}
David Daney22b07632010-07-23 18:41:43 -0700569UASM_EXPORT_SYMBOL(uasm_resolve_relocs);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000570
David Daney22b07632010-07-23 18:41:43 -0700571void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000572uasm_move_relocs(struct uasm_reloc *rel, u32 *first, u32 *end, long off)
573{
574 for (; rel->lab != UASM_LABEL_INVALID; rel++)
575 if (rel->addr >= first && rel->addr < end)
576 rel->addr += off;
577}
David Daney22b07632010-07-23 18:41:43 -0700578UASM_EXPORT_SYMBOL(uasm_move_relocs);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000579
David Daney22b07632010-07-23 18:41:43 -0700580void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000581uasm_move_labels(struct uasm_label *lab, u32 *first, u32 *end, long off)
582{
583 for (; lab->lab != UASM_LABEL_INVALID; lab++)
584 if (lab->addr >= first && lab->addr < end)
585 lab->addr += off;
586}
David Daney22b07632010-07-23 18:41:43 -0700587UASM_EXPORT_SYMBOL(uasm_move_labels);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000588
David Daney22b07632010-07-23 18:41:43 -0700589void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000590uasm_copy_handler(struct uasm_reloc *rel, struct uasm_label *lab, u32 *first,
591 u32 *end, u32 *target)
592{
593 long off = (long)(target - first);
594
595 memcpy(target, first, (end - first) * sizeof(u32));
596
597 uasm_move_relocs(rel, first, end, off);
598 uasm_move_labels(lab, first, end, off);
599}
David Daney22b07632010-07-23 18:41:43 -0700600UASM_EXPORT_SYMBOL(uasm_copy_handler);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000601
David Daney22b07632010-07-23 18:41:43 -0700602int __uasminit uasm_insn_has_bdelay(struct uasm_reloc *rel, u32 *addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000603{
604 for (; rel->lab != UASM_LABEL_INVALID; rel++) {
605 if (rel->addr == addr
606 && (rel->type == R_MIPS_PC16
607 || rel->type == R_MIPS_26))
608 return 1;
609 }
610
611 return 0;
612}
David Daney22b07632010-07-23 18:41:43 -0700613UASM_EXPORT_SYMBOL(uasm_insn_has_bdelay);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000614
615/* Convenience functions for labeled branches. */
David Daney22b07632010-07-23 18:41:43 -0700616void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000617uasm_il_bltz(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
618{
619 uasm_r_mips_pc16(r, *p, lid);
620 uasm_i_bltz(p, reg, 0);
621}
David Daney22b07632010-07-23 18:41:43 -0700622UASM_EXPORT_SYMBOL(uasm_il_bltz);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000623
David Daney22b07632010-07-23 18:41:43 -0700624void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000625uasm_il_b(u32 **p, struct uasm_reloc **r, int lid)
626{
627 uasm_r_mips_pc16(r, *p, lid);
628 uasm_i_b(p, 0);
629}
David Daney22b07632010-07-23 18:41:43 -0700630UASM_EXPORT_SYMBOL(uasm_il_b);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000631
David Daney22b07632010-07-23 18:41:43 -0700632void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000633uasm_il_beqz(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
634{
635 uasm_r_mips_pc16(r, *p, lid);
636 uasm_i_beqz(p, reg, 0);
637}
David Daney22b07632010-07-23 18:41:43 -0700638UASM_EXPORT_SYMBOL(uasm_il_beqz);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000639
David Daney22b07632010-07-23 18:41:43 -0700640void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000641uasm_il_beqzl(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
642{
643 uasm_r_mips_pc16(r, *p, lid);
644 uasm_i_beqzl(p, reg, 0);
645}
David Daney22b07632010-07-23 18:41:43 -0700646UASM_EXPORT_SYMBOL(uasm_il_beqzl);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000647
David Daney22b07632010-07-23 18:41:43 -0700648void __uasminit
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000649uasm_il_bne(u32 **p, struct uasm_reloc **r, unsigned int reg1,
650 unsigned int reg2, int lid)
651{
652 uasm_r_mips_pc16(r, *p, lid);
653 uasm_i_bne(p, reg1, reg2, 0);
654}
David Daney22b07632010-07-23 18:41:43 -0700655UASM_EXPORT_SYMBOL(uasm_il_bne);
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000656
David Daney22b07632010-07-23 18:41:43 -0700657void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000658uasm_il_bnez(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
659{
660 uasm_r_mips_pc16(r, *p, lid);
661 uasm_i_bnez(p, reg, 0);
662}
David Daney22b07632010-07-23 18:41:43 -0700663UASM_EXPORT_SYMBOL(uasm_il_bnez);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000664
David Daney22b07632010-07-23 18:41:43 -0700665void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000666uasm_il_bgezl(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
667{
668 uasm_r_mips_pc16(r, *p, lid);
669 uasm_i_bgezl(p, reg, 0);
670}
David Daney22b07632010-07-23 18:41:43 -0700671UASM_EXPORT_SYMBOL(uasm_il_bgezl);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000672
David Daney22b07632010-07-23 18:41:43 -0700673void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000674uasm_il_bgez(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
675{
676 uasm_r_mips_pc16(r, *p, lid);
677 uasm_i_bgez(p, reg, 0);
678}
David Daney22b07632010-07-23 18:41:43 -0700679UASM_EXPORT_SYMBOL(uasm_il_bgez);
David Daney5b97c3f2010-07-23 18:41:42 -0700680
David Daney22b07632010-07-23 18:41:43 -0700681void __uasminit
David Daney5b97c3f2010-07-23 18:41:42 -0700682uasm_il_bbit0(u32 **p, struct uasm_reloc **r, unsigned int reg,
683 unsigned int bit, int lid)
684{
685 uasm_r_mips_pc16(r, *p, lid);
686 uasm_i_bbit0(p, reg, bit, 0);
687}
David Daney22b07632010-07-23 18:41:43 -0700688UASM_EXPORT_SYMBOL(uasm_il_bbit0);
David Daney5b97c3f2010-07-23 18:41:42 -0700689
David Daney22b07632010-07-23 18:41:43 -0700690void __uasminit
David Daney5b97c3f2010-07-23 18:41:42 -0700691uasm_il_bbit1(u32 **p, struct uasm_reloc **r, unsigned int reg,
692 unsigned int bit, int lid)
693{
694 uasm_r_mips_pc16(r, *p, lid);
695 uasm_i_bbit1(p, reg, bit, 0);
696}
David Daney22b07632010-07-23 18:41:43 -0700697UASM_EXPORT_SYMBOL(uasm_il_bbit1);