blob: 49af4072c0f6a048f33610b5eaa38b8a407bff06 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
30#include "drmP.h"
31
32#include "nouveau_drm.h"
33#include "nouveau_drv.h"
34#include "nouveau_dma.h"
Ben Skeggsf869ef82010-11-15 11:53:16 +100035#include "nouveau_mm.h"
36#include "nouveau_vm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100037
Maarten Maathuisa5106042009-12-26 21:46:36 +010038#include <linux/log2.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Maarten Maathuisa5106042009-12-26 21:46:36 +010040
Ben Skeggs6ee73862009-12-11 19:24:15 +100041static void
42nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
43{
44 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010045 struct drm_device *dev = dev_priv->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +100046 struct nouveau_bo *nvbo = nouveau_bo(bo);
47
Ben Skeggs6ee73862009-12-11 19:24:15 +100048 if (unlikely(nvbo->gem))
49 DRM_ERROR("bo %p still attached to GEM object\n", bo);
50
Francisco Jereza5cf68b2010-10-24 16:14:41 +020051 nv10_mem_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggsfd2871a2011-06-06 14:07:04 +100052 nouveau_bo_vma_del(nvbo, &nvbo->vma);
Ben Skeggs6ee73862009-12-11 19:24:15 +100053 kfree(nvbo);
54}
55
Francisco Jereza0af9ad2009-12-11 16:51:09 +010056static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +100057nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggsf91bac52011-06-06 14:15:46 +100058 int *align, int *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +010059{
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100060 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010061
Ben Skeggs573a2a32010-08-25 15:26:04 +100062 if (dev_priv->card_type < NV_50) {
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100063 if (nvbo->tile_mode) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +010064 if (dev_priv->chipset >= 0x40) {
65 *align = 65536;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100066 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010067
68 } else if (dev_priv->chipset >= 0x30) {
69 *align = 32768;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100070 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010071
72 } else if (dev_priv->chipset >= 0x20) {
73 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100074 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010075
76 } else if (dev_priv->chipset >= 0x10) {
77 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100078 *size = roundup(*size, 32 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010079 }
80 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100081 } else {
Ben Skeggsf91bac52011-06-06 14:15:46 +100082 *size = roundup(*size, (1 << nvbo->page_shift));
83 *align = max((1 << nvbo->page_shift), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010084 }
85
Maarten Maathuis1c7059e2009-12-25 18:51:17 +010086 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010087}
88
Ben Skeggs6ee73862009-12-11 19:24:15 +100089int
Ben Skeggs7375c952011-06-07 14:21:29 +100090nouveau_bo_new(struct drm_device *dev, int size, int align,
91 uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
92 struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +100093{
94 struct drm_nouveau_private *dev_priv = dev->dev_private;
95 struct nouveau_bo *nvbo;
Ben Skeggsf91bac52011-06-06 14:15:46 +100096 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +100097
98 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
99 if (!nvbo)
100 return -ENOMEM;
101 INIT_LIST_HEAD(&nvbo->head);
102 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000103 INIT_LIST_HEAD(&nvbo->vma_list);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000104 nvbo->tile_mode = tile_mode;
105 nvbo->tile_flags = tile_flags;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200106 nvbo->bo.bdev = &dev_priv->ttm.bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000107
Ben Skeggsf91bac52011-06-06 14:15:46 +1000108 nvbo->page_shift = 12;
109 if (dev_priv->bar1_vm) {
110 if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
111 nvbo->page_shift = dev_priv->bar1_vm->lpg_shift;
112 }
113
114 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000115 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
116 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000117
Ben Skeggsd550c412011-02-16 08:41:56 +1000118 if (dev_priv->chan_vm) {
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000119 ret = nouveau_bo_vma_add(nvbo, dev_priv->chan_vm, &nvbo->vma);
Ben Skeggs4c1361422010-11-15 11:54:21 +1000120 if (ret) {
121 kfree(nvbo);
122 return ret;
123 }
124 }
125
Ben Skeggs6ee73862009-12-11 19:24:15 +1000126 ret = ttm_bo_init(&dev_priv->ttm.bdev, &nvbo->bo, size,
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000127 ttm_bo_type_device, &nvbo->placement,
128 align >> PAGE_SHIFT, 0, false, NULL, size,
129 nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000130 if (ret) {
131 /* ttm will call nouveau_bo_del_ttm if it fails.. */
132 return ret;
133 }
134
Ben Skeggs6ee73862009-12-11 19:24:15 +1000135 *pnvbo = nvbo;
136 return 0;
137}
138
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100139static void
140set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000141{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100142 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000143
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100144 if (type & TTM_PL_FLAG_VRAM)
145 pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
146 if (type & TTM_PL_FLAG_TT)
147 pl[(*n)++] = TTM_PL_FLAG_TT | flags;
148 if (type & TTM_PL_FLAG_SYSTEM)
149 pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
150}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000151
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200152static void
153set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
154{
155 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
Francisco Jerez812f2192011-02-03 01:49:33 +0100156 int vram_pages = dev_priv->vram_size >> PAGE_SHIFT;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200157
158 if (dev_priv->card_type == NV_10 &&
Francisco Jerez812f2192011-02-03 01:49:33 +0100159 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
160 nvbo->bo.mem.num_pages < vram_pages / 2) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200161 /*
162 * Make sure that the color and depth buffers are handled
163 * by independent memory controller units. Up to a 9x
164 * speed up when alpha-blending and depth-test are enabled
165 * at the same time.
166 */
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200167 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
168 nvbo->placement.fpfn = vram_pages / 2;
169 nvbo->placement.lpfn = ~0;
170 } else {
171 nvbo->placement.fpfn = 0;
172 nvbo->placement.lpfn = vram_pages / 2;
173 }
174 }
175}
176
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100177void
178nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
179{
180 struct ttm_placement *pl = &nvbo->placement;
181 uint32_t flags = TTM_PL_MASK_CACHING |
182 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
183
184 pl->placement = nvbo->placements;
185 set_placement_list(nvbo->placements, &pl->num_placement,
186 type, flags);
187
188 pl->busy_placement = nvbo->busy_placements;
189 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
190 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200191
192 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000193}
194
195int
196nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
197{
198 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
199 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100200 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000201
202 if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
203 NV_ERROR(nouveau_bdev(bo->bdev)->dev,
204 "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
205 1 << bo->mem.mem_type, memtype);
206 return -EINVAL;
207 }
208
209 if (nvbo->pin_refcnt++)
210 return 0;
211
212 ret = ttm_bo_reserve(bo, false, false, false, 0);
213 if (ret)
214 goto out;
215
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100216 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000217
Ben Skeggs7a45d762010-11-22 08:50:27 +1000218 ret = nouveau_bo_validate(nvbo, false, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000219 if (ret == 0) {
220 switch (bo->mem.mem_type) {
221 case TTM_PL_VRAM:
222 dev_priv->fb_aper_free -= bo->mem.size;
223 break;
224 case TTM_PL_TT:
225 dev_priv->gart_info.aper_free -= bo->mem.size;
226 break;
227 default:
228 break;
229 }
230 }
231 ttm_bo_unreserve(bo);
232out:
233 if (unlikely(ret))
234 nvbo->pin_refcnt--;
235 return ret;
236}
237
238int
239nouveau_bo_unpin(struct nouveau_bo *nvbo)
240{
241 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
242 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100243 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000244
245 if (--nvbo->pin_refcnt)
246 return 0;
247
248 ret = ttm_bo_reserve(bo, false, false, false, 0);
249 if (ret)
250 return ret;
251
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100252 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000253
Ben Skeggs7a45d762010-11-22 08:50:27 +1000254 ret = nouveau_bo_validate(nvbo, false, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000255 if (ret == 0) {
256 switch (bo->mem.mem_type) {
257 case TTM_PL_VRAM:
258 dev_priv->fb_aper_free += bo->mem.size;
259 break;
260 case TTM_PL_TT:
261 dev_priv->gart_info.aper_free += bo->mem.size;
262 break;
263 default:
264 break;
265 }
266 }
267
268 ttm_bo_unreserve(bo);
269 return ret;
270}
271
272int
273nouveau_bo_map(struct nouveau_bo *nvbo)
274{
275 int ret;
276
277 ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0);
278 if (ret)
279 return ret;
280
281 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
282 ttm_bo_unreserve(&nvbo->bo);
283 return ret;
284}
285
286void
287nouveau_bo_unmap(struct nouveau_bo *nvbo)
288{
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000289 if (nvbo)
290 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000291}
292
Ben Skeggs7a45d762010-11-22 08:50:27 +1000293int
294nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
295 bool no_wait_reserve, bool no_wait_gpu)
296{
297 int ret;
298
299 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement, interruptible,
300 no_wait_reserve, no_wait_gpu);
301 if (ret)
302 return ret;
303
304 return 0;
305}
306
Ben Skeggs6ee73862009-12-11 19:24:15 +1000307u16
308nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
309{
310 bool is_iomem;
311 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
312 mem = &mem[index];
313 if (is_iomem)
314 return ioread16_native((void __force __iomem *)mem);
315 else
316 return *mem;
317}
318
319void
320nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
321{
322 bool is_iomem;
323 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
324 mem = &mem[index];
325 if (is_iomem)
326 iowrite16_native(val, (void __force __iomem *)mem);
327 else
328 *mem = val;
329}
330
331u32
332nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
333{
334 bool is_iomem;
335 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
336 mem = &mem[index];
337 if (is_iomem)
338 return ioread32_native((void __force __iomem *)mem);
339 else
340 return *mem;
341}
342
343void
344nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
345{
346 bool is_iomem;
347 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
348 mem = &mem[index];
349 if (is_iomem)
350 iowrite32_native(val, (void __force __iomem *)mem);
351 else
352 *mem = val;
353}
354
355static struct ttm_backend *
356nouveau_bo_create_ttm_backend_entry(struct ttm_bo_device *bdev)
357{
358 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
359 struct drm_device *dev = dev_priv->dev;
360
361 switch (dev_priv->gart_info.type) {
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000362#if __OS_HAS_AGP
Ben Skeggs6ee73862009-12-11 19:24:15 +1000363 case NOUVEAU_GART_AGP:
364 return ttm_agp_backend_init(bdev, dev->agp->bridge);
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000365#endif
Ben Skeggs58e6c7a2011-01-11 14:10:09 +1000366 case NOUVEAU_GART_PDMA:
367 case NOUVEAU_GART_HW:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000368 return nouveau_sgdma_init_ttm(dev);
369 default:
370 NV_ERROR(dev, "Unknown GART type %d\n",
371 dev_priv->gart_info.type);
372 break;
373 }
374
375 return NULL;
376}
377
378static int
379nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
380{
381 /* We'll do this from user space. */
382 return 0;
383}
384
385static int
386nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
387 struct ttm_mem_type_manager *man)
388{
389 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
390 struct drm_device *dev = dev_priv->dev;
391
392 switch (type) {
393 case TTM_PL_SYSTEM:
394 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
395 man->available_caching = TTM_PL_MASK_CACHING;
396 man->default_caching = TTM_PL_FLAG_CACHED;
397 break;
398 case TTM_PL_VRAM:
Ben Skeggs8984e042010-11-15 11:48:33 +1000399 if (dev_priv->card_type >= NV_50) {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000400 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000401 man->io_reserve_fastpath = false;
402 man->use_io_reserve_lru = true;
403 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000404 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000405 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000406 man->flags = TTM_MEMTYPE_FLAG_FIXED |
Jerome Glissef32f02f2010-04-09 14:39:25 +0200407 TTM_MEMTYPE_FLAG_MAPPABLE;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000408 man->available_caching = TTM_PL_FLAG_UNCACHED |
409 TTM_PL_FLAG_WC;
410 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000411 break;
412 case TTM_PL_TT:
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000413 if (dev_priv->card_type >= NV_50)
414 man->func = &nouveau_gart_manager;
415 else
416 man->func = &ttm_bo_manager_func;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000417 switch (dev_priv->gart_info.type) {
418 case NOUVEAU_GART_AGP:
Jerome Glissef32f02f2010-04-09 14:39:25 +0200419 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100420 man->available_caching = TTM_PL_FLAG_UNCACHED |
421 TTM_PL_FLAG_WC;
422 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000423 break;
Ben Skeggs58e6c7a2011-01-11 14:10:09 +1000424 case NOUVEAU_GART_PDMA:
425 case NOUVEAU_GART_HW:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000426 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
427 TTM_MEMTYPE_FLAG_CMA;
428 man->available_caching = TTM_PL_MASK_CACHING;
429 man->default_caching = TTM_PL_FLAG_CACHED;
430 break;
431 default:
432 NV_ERROR(dev, "Unknown GART type: %d\n",
433 dev_priv->gart_info.type);
434 return -EINVAL;
435 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000436 break;
437 default:
438 NV_ERROR(dev, "Unsupported memory type %u\n", (unsigned)type);
439 return -EINVAL;
440 }
441 return 0;
442}
443
444static void
445nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
446{
447 struct nouveau_bo *nvbo = nouveau_bo(bo);
448
449 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100450 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100451 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
452 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100453 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000454 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100455 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000456 break;
457 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100458
459 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000460}
461
462
463/* GPU-assisted copy using NV_MEMORY_TO_MEMORY_FORMAT, can access
464 * TTM_PL_{VRAM,TT} directly.
465 */
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100466
Ben Skeggs6ee73862009-12-11 19:24:15 +1000467static int
468nouveau_bo_move_accel_cleanup(struct nouveau_channel *chan,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000469 struct nouveau_bo *nvbo, bool evict,
470 bool no_wait_reserve, bool no_wait_gpu,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000471 struct ttm_mem_reg *new_mem)
472{
473 struct nouveau_fence *fence = NULL;
474 int ret;
475
476 ret = nouveau_fence_new(chan, &fence, true);
477 if (ret)
478 return ret;
479
Francisco Jerez64798812010-09-21 19:02:01 +0200480 ret = ttm_bo_move_accel_cleanup(&nvbo->bo, fence, NULL, evict,
Francisco Jerez311ab692010-07-04 12:54:23 +0200481 no_wait_reserve, no_wait_gpu, new_mem);
Marcin Slusarz382d62e2010-10-20 21:50:24 +0200482 nouveau_fence_unref(&fence);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000483 return ret;
484}
485
Ben Skeggs6ee73862009-12-11 19:24:15 +1000486static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000487nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
488 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
489{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000490 struct nouveau_mem *node = old_mem->mm_node;
491 u64 src_offset = node->vma[0].offset;
492 u64 dst_offset = node->vma[1].offset;
Ben Skeggs183720b2010-12-09 15:17:10 +1000493 u32 page_count = new_mem->num_pages;
494 int ret;
495
Ben Skeggs183720b2010-12-09 15:17:10 +1000496 page_count = new_mem->num_pages;
497 while (page_count) {
498 int line_count = (page_count > 2047) ? 2047 : page_count;
499
500 ret = RING_SPACE(chan, 12);
501 if (ret)
502 return ret;
503
504 BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0238, 2);
505 OUT_RING (chan, upper_32_bits(dst_offset));
506 OUT_RING (chan, lower_32_bits(dst_offset));
507 BEGIN_NVC0(chan, 2, NvSubM2MF, 0x030c, 6);
508 OUT_RING (chan, upper_32_bits(src_offset));
509 OUT_RING (chan, lower_32_bits(src_offset));
510 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
511 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
512 OUT_RING (chan, PAGE_SIZE); /* line_length */
513 OUT_RING (chan, line_count);
514 BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0300, 1);
515 OUT_RING (chan, 0x00100110);
516
517 page_count -= line_count;
518 src_offset += (PAGE_SIZE * line_count);
519 dst_offset += (PAGE_SIZE * line_count);
520 }
521
522 return 0;
523}
524
525static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000526nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
527 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000528{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000529 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000530 struct nouveau_bo *nvbo = nouveau_bo(bo);
531 u64 length = (new_mem->num_pages << PAGE_SHIFT);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000532 u64 src_offset = node->vma[0].offset;
533 u64 dst_offset = node->vma[1].offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000534 int ret;
535
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000536 while (length) {
537 u32 amount, stride, height;
538
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000539 amount = min(length, (u64)(4 * 1024 * 1024));
540 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000541 height = amount / stride;
542
Francisco Jerezf13b3262010-10-10 06:01:08 +0200543 if (new_mem->mem_type == TTM_PL_VRAM &&
544 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000545 ret = RING_SPACE(chan, 8);
546 if (ret)
547 return ret;
548
549 BEGIN_RING(chan, NvSubM2MF, 0x0200, 7);
550 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000551 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000552 OUT_RING (chan, stride);
553 OUT_RING (chan, height);
554 OUT_RING (chan, 1);
555 OUT_RING (chan, 0);
556 OUT_RING (chan, 0);
557 } else {
558 ret = RING_SPACE(chan, 2);
559 if (ret)
560 return ret;
561
562 BEGIN_RING(chan, NvSubM2MF, 0x0200, 1);
563 OUT_RING (chan, 1);
564 }
Francisco Jerezf13b3262010-10-10 06:01:08 +0200565 if (old_mem->mem_type == TTM_PL_VRAM &&
566 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000567 ret = RING_SPACE(chan, 8);
568 if (ret)
569 return ret;
570
571 BEGIN_RING(chan, NvSubM2MF, 0x021c, 7);
572 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000573 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000574 OUT_RING (chan, stride);
575 OUT_RING (chan, height);
576 OUT_RING (chan, 1);
577 OUT_RING (chan, 0);
578 OUT_RING (chan, 0);
579 } else {
580 ret = RING_SPACE(chan, 2);
581 if (ret)
582 return ret;
583
584 BEGIN_RING(chan, NvSubM2MF, 0x021c, 1);
585 OUT_RING (chan, 1);
586 }
587
588 ret = RING_SPACE(chan, 14);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000589 if (ret)
590 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000591
592 BEGIN_RING(chan, NvSubM2MF, 0x0238, 2);
593 OUT_RING (chan, upper_32_bits(src_offset));
594 OUT_RING (chan, upper_32_bits(dst_offset));
595 BEGIN_RING(chan, NvSubM2MF, 0x030c, 8);
596 OUT_RING (chan, lower_32_bits(src_offset));
597 OUT_RING (chan, lower_32_bits(dst_offset));
598 OUT_RING (chan, stride);
599 OUT_RING (chan, stride);
600 OUT_RING (chan, stride);
601 OUT_RING (chan, height);
602 OUT_RING (chan, 0x00000101);
603 OUT_RING (chan, 0x00000000);
604 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
605 OUT_RING (chan, 0);
606
607 length -= amount;
608 src_offset += amount;
609 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000610 }
611
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000612 return 0;
613}
614
Ben Skeggsa6704782011-02-16 09:10:20 +1000615static inline uint32_t
616nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
617 struct nouveau_channel *chan, struct ttm_mem_reg *mem)
618{
619 if (mem->mem_type == TTM_PL_TT)
620 return chan->gart_handle;
621 return chan->vram_handle;
622}
623
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000624static int
625nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
626 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
627{
Ben Skeggsd961db72010-08-05 10:48:18 +1000628 u32 src_offset = old_mem->start << PAGE_SHIFT;
629 u32 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000630 u32 page_count = new_mem->num_pages;
631 int ret;
632
633 ret = RING_SPACE(chan, 3);
634 if (ret)
635 return ret;
636
637 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
638 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
639 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
640
Ben Skeggs6ee73862009-12-11 19:24:15 +1000641 page_count = new_mem->num_pages;
642 while (page_count) {
643 int line_count = (page_count > 2047) ? 2047 : page_count;
644
Ben Skeggs6ee73862009-12-11 19:24:15 +1000645 ret = RING_SPACE(chan, 11);
646 if (ret)
647 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000648
Ben Skeggs6ee73862009-12-11 19:24:15 +1000649 BEGIN_RING(chan, NvSubM2MF,
650 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000651 OUT_RING (chan, src_offset);
652 OUT_RING (chan, dst_offset);
653 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
654 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
655 OUT_RING (chan, PAGE_SIZE); /* line_length */
656 OUT_RING (chan, line_count);
657 OUT_RING (chan, 0x00000101);
658 OUT_RING (chan, 0x00000000);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000659 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000660 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000661
662 page_count -= line_count;
663 src_offset += (PAGE_SIZE * line_count);
664 dst_offset += (PAGE_SIZE * line_count);
665 }
666
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000667 return 0;
668}
669
670static int
Ben Skeggsd2f966662011-06-06 20:54:42 +1000671nouveau_vma_getmap(struct nouveau_channel *chan, struct nouveau_bo *nvbo,
672 struct ttm_mem_reg *mem, struct nouveau_vma *vma)
673{
674 struct nouveau_mem *node = mem->mm_node;
675 int ret;
676
677 ret = nouveau_vm_get(chan->vm, mem->num_pages << PAGE_SHIFT,
678 node->page_shift, NV_MEM_ACCESS_RO, vma);
679 if (ret)
680 return ret;
681
682 if (mem->mem_type == TTM_PL_VRAM)
683 nouveau_vm_map(vma, node);
684 else
685 nouveau_vm_map_sg(vma, 0, mem->num_pages << PAGE_SHIFT,
686 node, node->pages);
687
688 return 0;
689}
690
691static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000692nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
693 bool no_wait_reserve, bool no_wait_gpu,
694 struct ttm_mem_reg *new_mem)
695{
696 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
697 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs3425df42011-02-10 11:22:12 +1000698 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000699 struct nouveau_channel *chan;
700 int ret;
701
702 chan = nvbo->channel;
Ben Skeggsd550c412011-02-16 08:41:56 +1000703 if (!chan) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000704 chan = dev_priv->channel;
Francisco Jereze419cf02010-10-25 23:38:59 +0200705 mutex_lock_nested(&chan->mutex, NOUVEAU_KCHANNEL_MUTEX);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000706 }
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000707
Ben Skeggsd2f966662011-06-06 20:54:42 +1000708 /* create temporary vmas for the transfer and attach them to the
709 * old nouveau_mem node, these will get cleaned up after ttm has
710 * destroyed the ttm_mem_reg
Ben Skeggs3425df42011-02-10 11:22:12 +1000711 */
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000712 if (dev_priv->card_type >= NV_50) {
Ben Skeggsd5f42392011-02-10 12:22:52 +1000713 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggs3425df42011-02-10 11:22:12 +1000714
Ben Skeggsd2f966662011-06-06 20:54:42 +1000715 ret = nouveau_vma_getmap(chan, nvbo, old_mem, &node->vma[0]);
716 if (ret)
717 goto out;
Ben Skeggs3425df42011-02-10 11:22:12 +1000718
Ben Skeggsd2f966662011-06-06 20:54:42 +1000719 ret = nouveau_vma_getmap(chan, nvbo, new_mem, &node->vma[1]);
720 if (ret)
721 goto out;
Ben Skeggs3425df42011-02-10 11:22:12 +1000722 }
723
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000724 if (dev_priv->card_type < NV_50)
725 ret = nv04_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
726 else
Ben Skeggs183720b2010-12-09 15:17:10 +1000727 if (dev_priv->card_type < NV_C0)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000728 ret = nv50_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
Ben Skeggs183720b2010-12-09 15:17:10 +1000729 else
730 ret = nvc0_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000731 if (ret == 0) {
732 ret = nouveau_bo_move_accel_cleanup(chan, nvbo, evict,
733 no_wait_reserve,
734 no_wait_gpu, new_mem);
735 }
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000736
Ben Skeggs3425df42011-02-10 11:22:12 +1000737out:
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000738 if (chan == dev_priv->channel)
739 mutex_unlock(&chan->mutex);
740 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000741}
742
743static int
744nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000745 bool no_wait_reserve, bool no_wait_gpu,
746 struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000747{
748 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
749 struct ttm_placement placement;
750 struct ttm_mem_reg tmp_mem;
751 int ret;
752
753 placement.fpfn = placement.lpfn = 0;
754 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +0100755 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000756
757 tmp_mem = *new_mem;
758 tmp_mem.mm_node = NULL;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000759 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000760 if (ret)
761 return ret;
762
763 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
764 if (ret)
765 goto out;
766
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000767 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000768 if (ret)
769 goto out;
770
Ben Skeggsb8884da2011-02-14 13:51:28 +1000771 ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000772out:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000773 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000774 return ret;
775}
776
777static int
778nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000779 bool no_wait_reserve, bool no_wait_gpu,
780 struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000781{
782 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
783 struct ttm_placement placement;
784 struct ttm_mem_reg tmp_mem;
785 int ret;
786
787 placement.fpfn = placement.lpfn = 0;
788 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +0100789 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000790
791 tmp_mem = *new_mem;
792 tmp_mem.mm_node = NULL;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000793 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000794 if (ret)
795 return ret;
796
Ben Skeggsb8884da2011-02-14 13:51:28 +1000797 ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000798 if (ret)
799 goto out;
800
Ben Skeggsb8884da2011-02-14 13:51:28 +1000801 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000802 if (ret)
803 goto out;
804
805out:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000806 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000807 return ret;
808}
809
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000810static void
811nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
812{
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000813 struct nouveau_mem *node = new_mem->mm_node;
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000814 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000815 struct nouveau_vma *vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000816
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000817 list_for_each_entry(vma, &nvbo->vma_list, head) {
818 if (new_mem->mem_type == TTM_PL_VRAM) {
819 nouveau_vm_map(vma, new_mem->mm_node);
820 } else
821 if (new_mem->mem_type == TTM_PL_TT &&
822 nvbo->page_shift == vma->vm->spg_shift) {
823 nouveau_vm_map_sg(vma, 0, new_mem->
824 num_pages << PAGE_SHIFT,
825 node, node->pages);
826 } else {
827 nouveau_vm_unmap(vma);
828 }
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000829 }
830}
831
Ben Skeggs6ee73862009-12-11 19:24:15 +1000832static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100833nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
834 struct nouveau_tile_reg **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000835{
836 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000837 struct drm_device *dev = dev_priv->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100838 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000839 u64 offset = new_mem->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000840
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000841 *new_tile = NULL;
842 if (new_mem->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100843 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000844
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000845 if (dev_priv->card_type >= NV_10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100846 *new_tile = nv10_mem_set_tiling(dev, offset, new_mem->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200847 nvbo->tile_mode,
848 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000849 }
850
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100851 return 0;
852}
Ben Skeggs6ee73862009-12-11 19:24:15 +1000853
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100854static void
855nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
856 struct nouveau_tile_reg *new_tile,
857 struct nouveau_tile_reg **old_tile)
858{
859 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
860 struct drm_device *dev = dev_priv->dev;
861
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000862 nv10_mem_put_tile_region(dev, *old_tile, bo->sync_obj);
863 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100864}
865
866static int
867nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000868 bool no_wait_reserve, bool no_wait_gpu,
869 struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100870{
871 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
872 struct nouveau_bo *nvbo = nouveau_bo(bo);
873 struct ttm_mem_reg *old_mem = &bo->mem;
874 struct nouveau_tile_reg *new_tile = NULL;
875 int ret = 0;
876
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000877 if (dev_priv->card_type < NV_50) {
878 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
879 if (ret)
880 return ret;
881 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100882
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100883 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000884 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
885 BUG_ON(bo->mem.mm_node != NULL);
886 bo->mem = *new_mem;
887 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100888 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000889 }
890
Ben Skeggsb8a6a802010-08-27 11:55:43 +1000891 /* Software copy if the card isn't up and running yet. */
Ben Skeggs183720b2010-12-09 15:17:10 +1000892 if (!dev_priv->channel) {
Ben Skeggsb8a6a802010-08-27 11:55:43 +1000893 ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
894 goto out;
895 }
896
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100897 /* Hardware assisted copy. */
898 if (new_mem->mem_type == TTM_PL_SYSTEM)
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000899 ret = nouveau_bo_move_flipd(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100900 else if (old_mem->mem_type == TTM_PL_SYSTEM)
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000901 ret = nouveau_bo_move_flips(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100902 else
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000903 ret = nouveau_bo_move_m2mf(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000904
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100905 if (!ret)
906 goto out;
907
908 /* Fallback to software copy. */
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000909 ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100910
911out:
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000912 if (dev_priv->card_type < NV_50) {
913 if (ret)
914 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
915 else
916 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
917 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100918
919 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000920}
921
922static int
923nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
924{
925 return 0;
926}
927
Jerome Glissef32f02f2010-04-09 14:39:25 +0200928static int
929nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
930{
931 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
932 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
933 struct drm_device *dev = dev_priv->dev;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000934 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +0200935
936 mem->bus.addr = NULL;
937 mem->bus.offset = 0;
938 mem->bus.size = mem->num_pages << PAGE_SHIFT;
939 mem->bus.base = 0;
940 mem->bus.is_iomem = false;
941 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
942 return -EINVAL;
943 switch (mem->mem_type) {
944 case TTM_PL_SYSTEM:
945 /* System memory */
946 return 0;
947 case TTM_PL_TT:
948#if __OS_HAS_AGP
949 if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
Ben Skeggsd961db72010-08-05 10:48:18 +1000950 mem->bus.offset = mem->start << PAGE_SHIFT;
Jerome Glissef32f02f2010-04-09 14:39:25 +0200951 mem->bus.base = dev_priv->gart_info.aper_base;
952 mem->bus.is_iomem = true;
953 }
954#endif
955 break;
956 case TTM_PL_VRAM:
Ben Skeggsf869ef82010-11-15 11:53:16 +1000957 {
Ben Skeggsd5f42392011-02-10 12:22:52 +1000958 struct nouveau_mem *node = mem->mm_node;
Ben Skeggs8984e042010-11-15 11:48:33 +1000959 u8 page_shift;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000960
961 if (!dev_priv->bar1_vm) {
962 mem->bus.offset = mem->start << PAGE_SHIFT;
963 mem->bus.base = pci_resource_start(dev->pdev, 1);
964 mem->bus.is_iomem = true;
965 break;
966 }
967
Ben Skeggs8984e042010-11-15 11:48:33 +1000968 if (dev_priv->card_type == NV_C0)
Ben Skeggsd5f42392011-02-10 12:22:52 +1000969 page_shift = node->page_shift;
Ben Skeggs8984e042010-11-15 11:48:33 +1000970 else
971 page_shift = 12;
972
Ben Skeggs4c74eb72010-11-10 14:10:04 +1000973 ret = nouveau_vm_get(dev_priv->bar1_vm, mem->bus.size,
Ben Skeggs8984e042010-11-15 11:48:33 +1000974 page_shift, NV_MEM_ACCESS_RW,
Ben Skeggsd5f42392011-02-10 12:22:52 +1000975 &node->bar_vma);
Ben Skeggsf869ef82010-11-15 11:53:16 +1000976 if (ret)
977 return ret;
978
Ben Skeggsd5f42392011-02-10 12:22:52 +1000979 nouveau_vm_map(&node->bar_vma, node);
Ben Skeggsf869ef82010-11-15 11:53:16 +1000980 if (ret) {
Ben Skeggsd5f42392011-02-10 12:22:52 +1000981 nouveau_vm_put(&node->bar_vma);
Ben Skeggsf869ef82010-11-15 11:53:16 +1000982 return ret;
983 }
984
Ben Skeggsd5f42392011-02-10 12:22:52 +1000985 mem->bus.offset = node->bar_vma.offset;
Ben Skeggs8984e042010-11-15 11:48:33 +1000986 if (dev_priv->card_type == NV_50) /*XXX*/
987 mem->bus.offset -= 0x0020000000ULL;
Jordan Crouse01d73a62010-05-27 13:40:24 -0600988 mem->bus.base = pci_resource_start(dev->pdev, 1);
Jerome Glissef32f02f2010-04-09 14:39:25 +0200989 mem->bus.is_iomem = true;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000990 }
Jerome Glissef32f02f2010-04-09 14:39:25 +0200991 break;
992 default:
993 return -EINVAL;
994 }
995 return 0;
996}
997
998static void
999nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1000{
Ben Skeggsf869ef82010-11-15 11:53:16 +10001001 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
Ben Skeggsd5f42392011-02-10 12:22:52 +10001002 struct nouveau_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001003
1004 if (!dev_priv->bar1_vm || mem->mem_type != TTM_PL_VRAM)
1005 return;
1006
Ben Skeggsd5f42392011-02-10 12:22:52 +10001007 if (!node->bar_vma.node)
Ben Skeggsf869ef82010-11-15 11:53:16 +10001008 return;
1009
Ben Skeggsd5f42392011-02-10 12:22:52 +10001010 nouveau_vm_unmap(&node->bar_vma);
1011 nouveau_vm_put(&node->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001012}
1013
1014static int
1015nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1016{
Ben Skeggse1429b42010-09-10 11:12:25 +10001017 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
1018 struct nouveau_bo *nvbo = nouveau_bo(bo);
1019
1020 /* as long as the bo isn't in vram, and isn't tiled, we've got
1021 * nothing to do here.
1022 */
1023 if (bo->mem.mem_type != TTM_PL_VRAM) {
Francisco Jerezf13b3262010-10-10 06:01:08 +02001024 if (dev_priv->card_type < NV_50 ||
1025 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +10001026 return 0;
1027 }
1028
1029 /* make sure bo is in mappable vram */
Ben Skeggsd961db72010-08-05 10:48:18 +10001030 if (bo->mem.start + bo->mem.num_pages < dev_priv->fb_mappable_pages)
Ben Skeggse1429b42010-09-10 11:12:25 +10001031 return 0;
1032
1033
1034 nvbo->placement.fpfn = 0;
1035 nvbo->placement.lpfn = dev_priv->fb_mappable_pages;
1036 nouveau_bo_placement_set(nvbo, TTM_PL_VRAM, 0);
Ben Skeggs7a45d762010-11-22 08:50:27 +10001037 return nouveau_bo_validate(nvbo, false, true, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001038}
1039
Francisco Jerez332b2422010-10-20 23:35:40 +02001040void
1041nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
1042{
Francisco Jerez23c45e82010-10-28 23:10:29 +02001043 struct nouveau_fence *old_fence;
Francisco Jerez332b2422010-10-20 23:35:40 +02001044
1045 if (likely(fence))
Francisco Jerez23c45e82010-10-28 23:10:29 +02001046 nouveau_fence_ref(fence);
Francisco Jerez332b2422010-10-20 23:35:40 +02001047
Francisco Jerez23c45e82010-10-28 23:10:29 +02001048 spin_lock(&nvbo->bo.bdev->fence_lock);
1049 old_fence = nvbo->bo.sync_obj;
1050 nvbo->bo.sync_obj = fence;
Francisco Jerez332b2422010-10-20 23:35:40 +02001051 spin_unlock(&nvbo->bo.bdev->fence_lock);
Francisco Jerez23c45e82010-10-28 23:10:29 +02001052
1053 nouveau_fence_unref(&old_fence);
Francisco Jerez332b2422010-10-20 23:35:40 +02001054}
1055
Ben Skeggs6ee73862009-12-11 19:24:15 +10001056struct ttm_bo_driver nouveau_bo_driver = {
1057 .create_ttm_backend_entry = nouveau_bo_create_ttm_backend_entry,
1058 .invalidate_caches = nouveau_bo_invalidate_caches,
1059 .init_mem_type = nouveau_bo_init_mem_type,
1060 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001061 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001062 .move = nouveau_bo_move,
1063 .verify_access = nouveau_bo_verify_access,
Marcin Slusarz382d62e2010-10-20 21:50:24 +02001064 .sync_obj_signaled = __nouveau_fence_signalled,
1065 .sync_obj_wait = __nouveau_fence_wait,
1066 .sync_obj_flush = __nouveau_fence_flush,
1067 .sync_obj_unref = __nouveau_fence_unref,
1068 .sync_obj_ref = __nouveau_fence_ref,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001069 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1070 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1071 .io_mem_free = &nouveau_ttm_io_mem_free,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001072};
1073
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001074struct nouveau_vma *
1075nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
1076{
1077 struct nouveau_vma *vma;
1078 list_for_each_entry(vma, &nvbo->vma_list, head) {
1079 if (vma->vm == vm)
1080 return vma;
1081 }
1082
1083 return NULL;
1084}
1085
1086int
1087nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
1088 struct nouveau_vma *vma)
1089{
1090 const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
1091 struct nouveau_mem *node = nvbo->bo.mem.mm_node;
1092 int ret;
1093
1094 ret = nouveau_vm_get(vm, size, nvbo->page_shift,
1095 NV_MEM_ACCESS_RW, vma);
1096 if (ret)
1097 return ret;
1098
1099 if (nvbo->bo.mem.mem_type == TTM_PL_VRAM)
1100 nouveau_vm_map(vma, nvbo->bo.mem.mm_node);
1101 else
1102 if (nvbo->bo.mem.mem_type == TTM_PL_TT)
1103 nouveau_vm_map_sg(vma, 0, size, node, node->pages);
1104
1105 list_add_tail(&vma->head, &nvbo->vma_list);
1106 return 0;
1107}
1108
1109void
1110nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
1111{
1112 if (vma->node) {
1113 if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM) {
1114 spin_lock(&nvbo->bo.bdev->fence_lock);
1115 ttm_bo_wait(&nvbo->bo, false, false, false);
1116 spin_unlock(&nvbo->bo.bdev->fence_lock);
1117 nouveau_vm_unmap(vma);
1118 }
1119
1120 nouveau_vm_put(vma);
1121 list_del(&vma->head);
1122 }
1123}