blob: 128714622bf5d154a21ad17ff906d1bb17518c2d [file] [log] [blame]
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001/*
2 * drivers/dma/imx-sdma.c
3 *
4 * This file contains a driver for the Freescale Smart DMA engine
5 *
6 * Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
7 *
8 * Based on code from Freescale:
9 *
10 * Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved.
11 *
12 * The code contained herein is licensed under the GNU General Public
13 * License. You may obtain a copy of the GNU General Public License
14 * Version 2 or later at the following locations:
15 *
16 * http://www.opensource.org/licenses/gpl-license.html
17 * http://www.gnu.org/copyleft/gpl.html
18 */
19
20#include <linux/init.h>
Axel Linf8de8f42011-08-30 15:08:24 +080021#include <linux/module.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000022#include <linux/types.h>
Richard Zhao0bbc1412012-01-13 11:10:01 +080023#include <linux/bitops.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000024#include <linux/mm.h>
25#include <linux/interrupt.h>
26#include <linux/clk.h>
Richard Zhao2ccaef02012-05-11 15:14:27 +080027#include <linux/delay.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000028#include <linux/sched.h>
29#include <linux/semaphore.h>
30#include <linux/spinlock.h>
31#include <linux/device.h>
32#include <linux/dma-mapping.h>
33#include <linux/firmware.h>
34#include <linux/slab.h>
35#include <linux/platform_device.h>
36#include <linux/dmaengine.h>
Shawn Guo580975d2011-07-14 08:35:48 +080037#include <linux/of.h>
38#include <linux/of_device.h>
Shawn Guo9479e172013-05-30 22:23:32 +080039#include <linux/of_dma.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000040
41#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020042#include <linux/platform_data/dma-imx-sdma.h>
43#include <linux/platform_data/dma-imx.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000044
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000045#include "dmaengine.h"
46
Sascha Hauer1ec1e822010-09-30 13:56:34 +000047/* SDMA registers */
48#define SDMA_H_C0PTR 0x000
49#define SDMA_H_INTR 0x004
50#define SDMA_H_STATSTOP 0x008
51#define SDMA_H_START 0x00c
52#define SDMA_H_EVTOVR 0x010
53#define SDMA_H_DSPOVR 0x014
54#define SDMA_H_HOSTOVR 0x018
55#define SDMA_H_EVTPEND 0x01c
56#define SDMA_H_DSPENBL 0x020
57#define SDMA_H_RESET 0x024
58#define SDMA_H_EVTERR 0x028
59#define SDMA_H_INTRMSK 0x02c
60#define SDMA_H_PSW 0x030
61#define SDMA_H_EVTERRDBG 0x034
62#define SDMA_H_CONFIG 0x038
63#define SDMA_ONCE_ENB 0x040
64#define SDMA_ONCE_DATA 0x044
65#define SDMA_ONCE_INSTR 0x048
66#define SDMA_ONCE_STAT 0x04c
67#define SDMA_ONCE_CMD 0x050
68#define SDMA_EVT_MIRROR 0x054
69#define SDMA_ILLINSTADDR 0x058
70#define SDMA_CHN0ADDR 0x05c
71#define SDMA_ONCE_RTB 0x060
72#define SDMA_XTRIG_CONF1 0x070
73#define SDMA_XTRIG_CONF2 0x074
Shawn Guo62550cd2011-07-13 21:33:17 +080074#define SDMA_CHNENBL0_IMX35 0x200
75#define SDMA_CHNENBL0_IMX31 0x080
Sascha Hauer1ec1e822010-09-30 13:56:34 +000076#define SDMA_CHNPRI_0 0x100
77
78/*
79 * Buffer descriptor status values.
80 */
81#define BD_DONE 0x01
82#define BD_WRAP 0x02
83#define BD_CONT 0x04
84#define BD_INTR 0x08
85#define BD_RROR 0x10
86#define BD_LAST 0x20
87#define BD_EXTD 0x80
88
89/*
90 * Data Node descriptor status values.
91 */
92#define DND_END_OF_FRAME 0x80
93#define DND_END_OF_XFER 0x40
94#define DND_DONE 0x20
95#define DND_UNUSED 0x01
96
97/*
98 * IPCV2 descriptor status values.
99 */
100#define BD_IPCV2_END_OF_FRAME 0x40
101
102#define IPCV2_MAX_NODES 50
103/*
104 * Error bit set in the CCB status field by the SDMA,
105 * in setbd routine, in case of a transfer error
106 */
107#define DATA_ERROR 0x10000000
108
109/*
110 * Buffer descriptor commands.
111 */
112#define C0_ADDR 0x01
113#define C0_LOAD 0x02
114#define C0_DUMP 0x03
115#define C0_SETCTX 0x07
116#define C0_GETCTX 0x03
117#define C0_SETDM 0x01
118#define C0_SETPM 0x04
119#define C0_GETDM 0x02
120#define C0_GETPM 0x08
121/*
122 * Change endianness indicator in the BD command field
123 */
124#define CHANGE_ENDIANNESS 0x80
125
126/*
127 * Mode/Count of data node descriptors - IPCv2
128 */
129struct sdma_mode_count {
130 u32 count : 16; /* size of the buffer pointed by this BD */
131 u32 status : 8; /* E,R,I,C,W,D status bits stored here */
132 u32 command : 8; /* command mostlky used for channel 0 */
133};
134
135/*
136 * Buffer descriptor
137 */
138struct sdma_buffer_descriptor {
139 struct sdma_mode_count mode;
140 u32 buffer_addr; /* address of the buffer described */
141 u32 ext_buffer_addr; /* extended buffer address */
142} __attribute__ ((packed));
143
144/**
145 * struct sdma_channel_control - Channel control Block
146 *
147 * @current_bd_ptr current buffer descriptor processed
148 * @base_bd_ptr first element of buffer descriptor array
149 * @unused padding. The SDMA engine expects an array of 128 byte
150 * control blocks
151 */
152struct sdma_channel_control {
153 u32 current_bd_ptr;
154 u32 base_bd_ptr;
155 u32 unused[2];
156} __attribute__ ((packed));
157
158/**
159 * struct sdma_state_registers - SDMA context for a channel
160 *
161 * @pc: program counter
162 * @t: test bit: status of arithmetic & test instruction
163 * @rpc: return program counter
164 * @sf: source fault while loading data
165 * @spc: loop start program counter
166 * @df: destination fault while storing data
167 * @epc: loop end program counter
168 * @lm: loop mode
169 */
170struct sdma_state_registers {
171 u32 pc :14;
172 u32 unused1: 1;
173 u32 t : 1;
174 u32 rpc :14;
175 u32 unused0: 1;
176 u32 sf : 1;
177 u32 spc :14;
178 u32 unused2: 1;
179 u32 df : 1;
180 u32 epc :14;
181 u32 lm : 2;
182} __attribute__ ((packed));
183
184/**
185 * struct sdma_context_data - sdma context specific to a channel
186 *
187 * @channel_state: channel state bits
188 * @gReg: general registers
189 * @mda: burst dma destination address register
190 * @msa: burst dma source address register
191 * @ms: burst dma status register
192 * @md: burst dma data register
193 * @pda: peripheral dma destination address register
194 * @psa: peripheral dma source address register
195 * @ps: peripheral dma status register
196 * @pd: peripheral dma data register
197 * @ca: CRC polynomial register
198 * @cs: CRC accumulator register
199 * @dda: dedicated core destination address register
200 * @dsa: dedicated core source address register
201 * @ds: dedicated core status register
202 * @dd: dedicated core data register
203 */
204struct sdma_context_data {
205 struct sdma_state_registers channel_state;
206 u32 gReg[8];
207 u32 mda;
208 u32 msa;
209 u32 ms;
210 u32 md;
211 u32 pda;
212 u32 psa;
213 u32 ps;
214 u32 pd;
215 u32 ca;
216 u32 cs;
217 u32 dda;
218 u32 dsa;
219 u32 ds;
220 u32 dd;
221 u32 scratch0;
222 u32 scratch1;
223 u32 scratch2;
224 u32 scratch3;
225 u32 scratch4;
226 u32 scratch5;
227 u32 scratch6;
228 u32 scratch7;
229} __attribute__ ((packed));
230
231#define NUM_BD (int)(PAGE_SIZE / sizeof(struct sdma_buffer_descriptor))
232
233struct sdma_engine;
234
235/**
236 * struct sdma_channel - housekeeping for a SDMA channel
237 *
238 * @sdma pointer to the SDMA engine for this channel
Sascha Hauer23889c62011-01-31 10:56:58 +0100239 * @channel the channel number, matches dmaengine chan_id + 1
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000240 * @direction transfer type. Needed for setting SDMA script
241 * @peripheral_type Peripheral type. Needed for setting SDMA script
242 * @event_id0 aka dma request line
243 * @event_id1 for channels that use 2 events
244 * @word_size peripheral access size
245 * @buf_tail ID of the buffer that was processed
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000246 * @num_bd max NUM_BD. number of descriptors currently handling
247 */
248struct sdma_channel {
249 struct sdma_engine *sdma;
250 unsigned int channel;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530251 enum dma_transfer_direction direction;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000252 enum sdma_peripheral_type peripheral_type;
253 unsigned int event_id0;
254 unsigned int event_id1;
255 enum dma_slave_buswidth word_size;
256 unsigned int buf_tail;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000257 unsigned int num_bd;
258 struct sdma_buffer_descriptor *bd;
259 dma_addr_t bd_phys;
260 unsigned int pc_from_device, pc_to_device;
261 unsigned long flags;
262 dma_addr_t per_address;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800263 unsigned long event_mask[2];
264 unsigned long watermark_level;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000265 u32 shp_addr, per_addr;
266 struct dma_chan chan;
267 spinlock_t lock;
268 struct dma_async_tx_descriptor desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000269 enum dma_status status;
Huang Shijieab59a512011-12-02 10:16:25 +0800270 unsigned int chn_count;
271 unsigned int chn_real_count;
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800272 struct tasklet_struct tasklet;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000273};
274
Richard Zhao0bbc1412012-01-13 11:10:01 +0800275#define IMX_DMA_SG_LOOP BIT(0)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000276
277#define MAX_DMA_CHANNELS 32
278#define MXC_SDMA_DEFAULT_PRIORITY 1
279#define MXC_SDMA_MIN_PRIORITY 1
280#define MXC_SDMA_MAX_PRIORITY 7
281
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000282#define SDMA_FIRMWARE_MAGIC 0x414d4453
283
284/**
285 * struct sdma_firmware_header - Layout of the firmware image
286 *
287 * @magic "SDMA"
288 * @version_major increased whenever layout of struct sdma_script_start_addrs
289 * changes.
290 * @version_minor firmware minor version (for binary compatible changes)
291 * @script_addrs_start offset of struct sdma_script_start_addrs in this image
292 * @num_script_addrs Number of script addresses in this image
293 * @ram_code_start offset of SDMA ram image in this firmware image
294 * @ram_code_size size of SDMA ram image
295 * @script_addrs Stores the start address of the SDMA scripts
296 * (in SDMA memory space)
297 */
298struct sdma_firmware_header {
299 u32 magic;
300 u32 version_major;
301 u32 version_minor;
302 u32 script_addrs_start;
303 u32 num_script_addrs;
304 u32 ram_code_start;
305 u32 ram_code_size;
306};
307
Sascha Hauer17bba722013-08-20 10:04:31 +0200308struct sdma_driver_data {
309 int chnenbl0;
310 int num_events;
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200311 struct sdma_script_start_addrs *script_addrs;
Shawn Guo62550cd2011-07-13 21:33:17 +0800312};
313
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000314struct sdma_engine {
315 struct device *dev;
Sascha Hauerb9b3f822011-01-12 12:12:31 +0100316 struct device_dma_parameters dma_parms;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000317 struct sdma_channel channel[MAX_DMA_CHANNELS];
318 struct sdma_channel_control *channel_control;
319 void __iomem *regs;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000320 struct sdma_context_data *context;
321 dma_addr_t context_phys;
322 struct dma_device dma_device;
Sascha Hauer7560e3f2012-03-07 09:30:06 +0100323 struct clk *clk_ipg;
324 struct clk *clk_ahb;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800325 spinlock_t channel_0_lock;
Nicolin Chencd72b842013-11-13 22:55:24 +0800326 u32 script_number;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000327 struct sdma_script_start_addrs *script_addrs;
Sascha Hauer17bba722013-08-20 10:04:31 +0200328 const struct sdma_driver_data *drvdata;
329};
330
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300331static struct sdma_driver_data sdma_imx31 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200332 .chnenbl0 = SDMA_CHNENBL0_IMX31,
333 .num_events = 32,
334};
335
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200336static struct sdma_script_start_addrs sdma_script_imx25 = {
337 .ap_2_ap_addr = 729,
338 .uart_2_mcu_addr = 904,
339 .per_2_app_addr = 1255,
340 .mcu_2_app_addr = 834,
341 .uartsh_2_mcu_addr = 1120,
342 .per_2_shp_addr = 1329,
343 .mcu_2_shp_addr = 1048,
344 .ata_2_mcu_addr = 1560,
345 .mcu_2_ata_addr = 1479,
346 .app_2_per_addr = 1189,
347 .app_2_mcu_addr = 770,
348 .shp_2_per_addr = 1407,
349 .shp_2_mcu_addr = 979,
350};
351
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300352static struct sdma_driver_data sdma_imx25 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200353 .chnenbl0 = SDMA_CHNENBL0_IMX35,
354 .num_events = 48,
355 .script_addrs = &sdma_script_imx25,
356};
357
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300358static struct sdma_driver_data sdma_imx35 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200359 .chnenbl0 = SDMA_CHNENBL0_IMX35,
360 .num_events = 48,
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000361};
362
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200363static struct sdma_script_start_addrs sdma_script_imx51 = {
364 .ap_2_ap_addr = 642,
365 .uart_2_mcu_addr = 817,
366 .mcu_2_app_addr = 747,
367 .mcu_2_shp_addr = 961,
368 .ata_2_mcu_addr = 1473,
369 .mcu_2_ata_addr = 1392,
370 .app_2_per_addr = 1033,
371 .app_2_mcu_addr = 683,
372 .shp_2_per_addr = 1251,
373 .shp_2_mcu_addr = 892,
374};
375
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300376static struct sdma_driver_data sdma_imx51 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200377 .chnenbl0 = SDMA_CHNENBL0_IMX35,
378 .num_events = 48,
379 .script_addrs = &sdma_script_imx51,
380};
381
382static struct sdma_script_start_addrs sdma_script_imx53 = {
383 .ap_2_ap_addr = 642,
384 .app_2_mcu_addr = 683,
385 .mcu_2_app_addr = 747,
386 .uart_2_mcu_addr = 817,
387 .shp_2_mcu_addr = 891,
388 .mcu_2_shp_addr = 960,
389 .uartsh_2_mcu_addr = 1032,
390 .spdif_2_mcu_addr = 1100,
391 .mcu_2_spdif_addr = 1134,
392 .firi_2_mcu_addr = 1193,
393 .mcu_2_firi_addr = 1290,
394};
395
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300396static struct sdma_driver_data sdma_imx53 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200397 .chnenbl0 = SDMA_CHNENBL0_IMX35,
398 .num_events = 48,
399 .script_addrs = &sdma_script_imx53,
400};
401
402static struct sdma_script_start_addrs sdma_script_imx6q = {
403 .ap_2_ap_addr = 642,
404 .uart_2_mcu_addr = 817,
405 .mcu_2_app_addr = 747,
406 .per_2_per_addr = 6331,
407 .uartsh_2_mcu_addr = 1032,
408 .mcu_2_shp_addr = 960,
409 .app_2_mcu_addr = 683,
410 .shp_2_mcu_addr = 891,
411 .spdif_2_mcu_addr = 1100,
412 .mcu_2_spdif_addr = 1134,
413};
414
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300415static struct sdma_driver_data sdma_imx6q = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200416 .chnenbl0 = SDMA_CHNENBL0_IMX35,
417 .num_events = 48,
418 .script_addrs = &sdma_script_imx6q,
419};
420
Shawn Guo62550cd2011-07-13 21:33:17 +0800421static struct platform_device_id sdma_devtypes[] = {
422 {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200423 .name = "imx25-sdma",
424 .driver_data = (unsigned long)&sdma_imx25,
425 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800426 .name = "imx31-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200427 .driver_data = (unsigned long)&sdma_imx31,
Shawn Guo62550cd2011-07-13 21:33:17 +0800428 }, {
429 .name = "imx35-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200430 .driver_data = (unsigned long)&sdma_imx35,
Shawn Guo62550cd2011-07-13 21:33:17 +0800431 }, {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200432 .name = "imx51-sdma",
433 .driver_data = (unsigned long)&sdma_imx51,
434 }, {
435 .name = "imx53-sdma",
436 .driver_data = (unsigned long)&sdma_imx53,
437 }, {
438 .name = "imx6q-sdma",
439 .driver_data = (unsigned long)&sdma_imx6q,
440 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800441 /* sentinel */
442 }
443};
444MODULE_DEVICE_TABLE(platform, sdma_devtypes);
445
Shawn Guo580975d2011-07-14 08:35:48 +0800446static const struct of_device_id sdma_dt_ids[] = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200447 { .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, },
448 { .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, },
449 { .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, },
Sascha Hauer17bba722013-08-20 10:04:31 +0200450 { .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, },
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200451 { .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, },
Markus Pargmann63edea12014-02-16 20:10:55 +0100452 { .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, },
Shawn Guo580975d2011-07-14 08:35:48 +0800453 { /* sentinel */ }
454};
455MODULE_DEVICE_TABLE(of, sdma_dt_ids);
456
Richard Zhao0bbc1412012-01-13 11:10:01 +0800457#define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */
458#define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */
459#define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000460#define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/
461
462static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event)
463{
Sascha Hauer17bba722013-08-20 10:04:31 +0200464 u32 chnenbl0 = sdma->drvdata->chnenbl0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000465 return chnenbl0 + event * 4;
466}
467
468static int sdma_config_ownership(struct sdma_channel *sdmac,
469 bool event_override, bool mcu_override, bool dsp_override)
470{
471 struct sdma_engine *sdma = sdmac->sdma;
472 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800473 unsigned long evt, mcu, dsp;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000474
475 if (event_override && mcu_override && dsp_override)
476 return -EINVAL;
477
Richard Zhaoc4b56852012-01-13 11:09:57 +0800478 evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR);
479 mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR);
480 dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000481
482 if (dsp_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800483 __clear_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000484 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800485 __set_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000486
487 if (event_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800488 __clear_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000489 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800490 __set_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000491
492 if (mcu_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800493 __clear_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000494 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800495 __set_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000496
Richard Zhaoc4b56852012-01-13 11:09:57 +0800497 writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR);
498 writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR);
499 writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000500
501 return 0;
502}
503
Richard Zhaob9a591662012-01-13 11:09:56 +0800504static void sdma_enable_channel(struct sdma_engine *sdma, int channel)
505{
Richard Zhao0bbc1412012-01-13 11:10:01 +0800506 writel(BIT(channel), sdma->regs + SDMA_H_START);
Richard Zhaob9a591662012-01-13 11:09:56 +0800507}
508
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000509/*
Richard Zhao2ccaef02012-05-11 15:14:27 +0800510 * sdma_run_channel0 - run a channel and wait till it's done
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000511 */
Richard Zhao2ccaef02012-05-11 15:14:27 +0800512static int sdma_run_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000513{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000514 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800515 unsigned long timeout = 500;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000516
Richard Zhao2ccaef02012-05-11 15:14:27 +0800517 sdma_enable_channel(sdma, 0);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000518
Richard Zhao2ccaef02012-05-11 15:14:27 +0800519 while (!(ret = readl_relaxed(sdma->regs + SDMA_H_INTR) & 1)) {
520 if (timeout-- <= 0)
521 break;
522 udelay(1);
523 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000524
Richard Zhao2ccaef02012-05-11 15:14:27 +0800525 if (ret) {
526 /* Clear the interrupt status */
527 writel_relaxed(ret, sdma->regs + SDMA_H_INTR);
528 } else {
529 dev_err(sdma->dev, "Timeout waiting for CH0 ready\n");
530 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000531
532 return ret ? 0 : -ETIMEDOUT;
533}
534
535static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size,
536 u32 address)
537{
538 struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd;
539 void *buf_virt;
540 dma_addr_t buf_phys;
541 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800542 unsigned long flags;
Sascha Hauer73eab972011-08-25 11:03:35 +0200543
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000544 buf_virt = dma_alloc_coherent(NULL,
545 size,
546 &buf_phys, GFP_KERNEL);
Sascha Hauer73eab972011-08-25 11:03:35 +0200547 if (!buf_virt) {
Richard Zhao2ccaef02012-05-11 15:14:27 +0800548 return -ENOMEM;
Sascha Hauer73eab972011-08-25 11:03:35 +0200549 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000550
Richard Zhao2ccaef02012-05-11 15:14:27 +0800551 spin_lock_irqsave(&sdma->channel_0_lock, flags);
552
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000553 bd0->mode.command = C0_SETPM;
554 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
555 bd0->mode.count = size / 2;
556 bd0->buffer_addr = buf_phys;
557 bd0->ext_buffer_addr = address;
558
559 memcpy(buf_virt, buf, size);
560
Richard Zhao2ccaef02012-05-11 15:14:27 +0800561 ret = sdma_run_channel0(sdma);
562
563 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000564
565 dma_free_coherent(NULL, size, buf_virt, buf_phys);
566
567 return ret;
568}
569
570static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event)
571{
572 struct sdma_engine *sdma = sdmac->sdma;
573 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800574 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000575 u32 chnenbl = chnenbl_ofs(sdma, event);
576
Richard Zhaoc4b56852012-01-13 11:09:57 +0800577 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800578 __set_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800579 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000580}
581
582static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event)
583{
584 struct sdma_engine *sdma = sdmac->sdma;
585 int channel = sdmac->channel;
586 u32 chnenbl = chnenbl_ofs(sdma, event);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800587 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000588
Richard Zhaoc4b56852012-01-13 11:09:57 +0800589 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800590 __clear_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800591 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000592}
593
594static void sdma_handle_channel_loop(struct sdma_channel *sdmac)
595{
596 struct sdma_buffer_descriptor *bd;
597
598 /*
599 * loop mode. Iterate over descriptors, re-setup them and
600 * call callback function.
601 */
602 while (1) {
603 bd = &sdmac->bd[sdmac->buf_tail];
604
605 if (bd->mode.status & BD_DONE)
606 break;
607
608 if (bd->mode.status & BD_RROR)
609 sdmac->status = DMA_ERROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000610
611 bd->mode.status |= BD_DONE;
612 sdmac->buf_tail++;
613 sdmac->buf_tail %= sdmac->num_bd;
614
615 if (sdmac->desc.callback)
616 sdmac->desc.callback(sdmac->desc.callback_param);
617 }
618}
619
620static void mxc_sdma_handle_channel_normal(struct sdma_channel *sdmac)
621{
622 struct sdma_buffer_descriptor *bd;
623 int i, error = 0;
624
Huang Shijieab59a512011-12-02 10:16:25 +0800625 sdmac->chn_real_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000626 /*
627 * non loop mode. Iterate over all descriptors, collect
628 * errors and call callback function
629 */
630 for (i = 0; i < sdmac->num_bd; i++) {
631 bd = &sdmac->bd[i];
632
633 if (bd->mode.status & (BD_DONE | BD_RROR))
634 error = -EIO;
Huang Shijieab59a512011-12-02 10:16:25 +0800635 sdmac->chn_real_count += bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000636 }
637
638 if (error)
639 sdmac->status = DMA_ERROR;
640 else
Vinod Koul409bff62013-10-16 14:07:06 +0530641 sdmac->status = DMA_COMPLETE;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000642
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000643 dma_cookie_complete(&sdmac->desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000644 if (sdmac->desc.callback)
645 sdmac->desc.callback(sdmac->desc.callback_param);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000646}
647
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800648static void sdma_tasklet(unsigned long data)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000649{
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800650 struct sdma_channel *sdmac = (struct sdma_channel *) data;
651
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000652 if (sdmac->flags & IMX_DMA_SG_LOOP)
653 sdma_handle_channel_loop(sdmac);
654 else
655 mxc_sdma_handle_channel_normal(sdmac);
656}
657
658static irqreturn_t sdma_int_handler(int irq, void *dev_id)
659{
660 struct sdma_engine *sdma = dev_id;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800661 unsigned long stat;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000662
Richard Zhaoc4b56852012-01-13 11:09:57 +0800663 stat = readl_relaxed(sdma->regs + SDMA_H_INTR);
Richard Zhao2ccaef02012-05-11 15:14:27 +0800664 /* not interested in channel 0 interrupts */
665 stat &= ~1;
Richard Zhaoc4b56852012-01-13 11:09:57 +0800666 writel_relaxed(stat, sdma->regs + SDMA_H_INTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000667
668 while (stat) {
669 int channel = fls(stat) - 1;
670 struct sdma_channel *sdmac = &sdma->channel[channel];
671
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800672 tasklet_schedule(&sdmac->tasklet);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000673
Richard Zhao0bbc1412012-01-13 11:10:01 +0800674 __clear_bit(channel, &stat);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000675 }
676
677 return IRQ_HANDLED;
678}
679
680/*
681 * sets the pc of SDMA script according to the peripheral type
682 */
683static void sdma_get_pc(struct sdma_channel *sdmac,
684 enum sdma_peripheral_type peripheral_type)
685{
686 struct sdma_engine *sdma = sdmac->sdma;
687 int per_2_emi = 0, emi_2_per = 0;
688 /*
689 * These are needed once we start to support transfers between
690 * two peripherals or memory-to-memory transfers
691 */
692 int per_2_per = 0, emi_2_emi = 0;
693
694 sdmac->pc_from_device = 0;
695 sdmac->pc_to_device = 0;
696
697 switch (peripheral_type) {
698 case IMX_DMATYPE_MEMORY:
699 emi_2_emi = sdma->script_addrs->ap_2_ap_addr;
700 break;
701 case IMX_DMATYPE_DSP:
702 emi_2_per = sdma->script_addrs->bp_2_ap_addr;
703 per_2_emi = sdma->script_addrs->ap_2_bp_addr;
704 break;
705 case IMX_DMATYPE_FIRI:
706 per_2_emi = sdma->script_addrs->firi_2_mcu_addr;
707 emi_2_per = sdma->script_addrs->mcu_2_firi_addr;
708 break;
709 case IMX_DMATYPE_UART:
710 per_2_emi = sdma->script_addrs->uart_2_mcu_addr;
711 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
712 break;
713 case IMX_DMATYPE_UART_SP:
714 per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr;
715 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
716 break;
717 case IMX_DMATYPE_ATA:
718 per_2_emi = sdma->script_addrs->ata_2_mcu_addr;
719 emi_2_per = sdma->script_addrs->mcu_2_ata_addr;
720 break;
721 case IMX_DMATYPE_CSPI:
722 case IMX_DMATYPE_EXT:
723 case IMX_DMATYPE_SSI:
724 per_2_emi = sdma->script_addrs->app_2_mcu_addr;
725 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
726 break;
Nicolin Chen1a895572013-11-13 22:55:25 +0800727 case IMX_DMATYPE_SSI_DUAL:
728 per_2_emi = sdma->script_addrs->ssish_2_mcu_addr;
729 emi_2_per = sdma->script_addrs->mcu_2_ssish_addr;
730 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000731 case IMX_DMATYPE_SSI_SP:
732 case IMX_DMATYPE_MMC:
733 case IMX_DMATYPE_SDHC:
734 case IMX_DMATYPE_CSPI_SP:
735 case IMX_DMATYPE_ESAI:
736 case IMX_DMATYPE_MSHC_SP:
737 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
738 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
739 break;
740 case IMX_DMATYPE_ASRC:
741 per_2_emi = sdma->script_addrs->asrc_2_mcu_addr;
742 emi_2_per = sdma->script_addrs->asrc_2_mcu_addr;
743 per_2_per = sdma->script_addrs->per_2_per_addr;
744 break;
745 case IMX_DMATYPE_MSHC:
746 per_2_emi = sdma->script_addrs->mshc_2_mcu_addr;
747 emi_2_per = sdma->script_addrs->mcu_2_mshc_addr;
748 break;
749 case IMX_DMATYPE_CCM:
750 per_2_emi = sdma->script_addrs->dptc_dvfs_addr;
751 break;
752 case IMX_DMATYPE_SPDIF:
753 per_2_emi = sdma->script_addrs->spdif_2_mcu_addr;
754 emi_2_per = sdma->script_addrs->mcu_2_spdif_addr;
755 break;
756 case IMX_DMATYPE_IPU_MEMORY:
757 emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr;
758 break;
759 default:
760 break;
761 }
762
763 sdmac->pc_from_device = per_2_emi;
764 sdmac->pc_to_device = emi_2_per;
765}
766
767static int sdma_load_context(struct sdma_channel *sdmac)
768{
769 struct sdma_engine *sdma = sdmac->sdma;
770 int channel = sdmac->channel;
771 int load_address;
772 struct sdma_context_data *context = sdma->context;
773 struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd;
774 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800775 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000776
Vinod Kouldb8196d2011-10-13 22:34:23 +0530777 if (sdmac->direction == DMA_DEV_TO_MEM) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000778 load_address = sdmac->pc_from_device;
779 } else {
780 load_address = sdmac->pc_to_device;
781 }
782
783 if (load_address < 0)
784 return load_address;
785
786 dev_dbg(sdma->dev, "load_address = %d\n", load_address);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800787 dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000788 dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr);
789 dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800790 dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]);
791 dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000792
Richard Zhao2ccaef02012-05-11 15:14:27 +0800793 spin_lock_irqsave(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +0200794
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000795 memset(context, 0, sizeof(*context));
796 context->channel_state.pc = load_address;
797
798 /* Send by context the event mask,base address for peripheral
799 * and watermark level
800 */
Richard Zhao0bbc1412012-01-13 11:10:01 +0800801 context->gReg[0] = sdmac->event_mask[1];
802 context->gReg[1] = sdmac->event_mask[0];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000803 context->gReg[2] = sdmac->per_addr;
804 context->gReg[6] = sdmac->shp_addr;
805 context->gReg[7] = sdmac->watermark_level;
806
807 bd0->mode.command = C0_SETDM;
808 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
809 bd0->mode.count = sizeof(*context) / 4;
810 bd0->buffer_addr = sdma->context_phys;
811 bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800812 ret = sdma_run_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000813
Richard Zhao2ccaef02012-05-11 15:14:27 +0800814 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +0200815
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000816 return ret;
817}
818
819static void sdma_disable_channel(struct sdma_channel *sdmac)
820{
821 struct sdma_engine *sdma = sdmac->sdma;
822 int channel = sdmac->channel;
823
Richard Zhao0bbc1412012-01-13 11:10:01 +0800824 writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000825 sdmac->status = DMA_ERROR;
826}
827
828static int sdma_config_channel(struct sdma_channel *sdmac)
829{
830 int ret;
831
832 sdma_disable_channel(sdmac);
833
Richard Zhao0bbc1412012-01-13 11:10:01 +0800834 sdmac->event_mask[0] = 0;
835 sdmac->event_mask[1] = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000836 sdmac->shp_addr = 0;
837 sdmac->per_addr = 0;
838
839 if (sdmac->event_id0) {
Sascha Hauer17bba722013-08-20 10:04:31 +0200840 if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000841 return -EINVAL;
842 sdma_event_enable(sdmac, sdmac->event_id0);
843 }
844
845 switch (sdmac->peripheral_type) {
846 case IMX_DMATYPE_DSP:
847 sdma_config_ownership(sdmac, false, true, true);
848 break;
849 case IMX_DMATYPE_MEMORY:
850 sdma_config_ownership(sdmac, false, true, false);
851 break;
852 default:
853 sdma_config_ownership(sdmac, true, true, false);
854 break;
855 }
856
857 sdma_get_pc(sdmac, sdmac->peripheral_type);
858
859 if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) &&
860 (sdmac->peripheral_type != IMX_DMATYPE_DSP)) {
861 /* Handle multiple event channels differently */
862 if (sdmac->event_id1) {
Richard Zhao0bbc1412012-01-13 11:10:01 +0800863 sdmac->event_mask[1] = BIT(sdmac->event_id1 % 32);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000864 if (sdmac->event_id1 > 31)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800865 __set_bit(31, &sdmac->watermark_level);
866 sdmac->event_mask[0] = BIT(sdmac->event_id0 % 32);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000867 if (sdmac->event_id0 > 31)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800868 __set_bit(30, &sdmac->watermark_level);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000869 } else {
Richard Zhao0bbc1412012-01-13 11:10:01 +0800870 __set_bit(sdmac->event_id0, sdmac->event_mask);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000871 }
872 /* Watermark Level */
873 sdmac->watermark_level |= sdmac->watermark_level;
874 /* Address */
875 sdmac->shp_addr = sdmac->per_address;
876 } else {
877 sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */
878 }
879
880 ret = sdma_load_context(sdmac);
881
882 return ret;
883}
884
885static int sdma_set_channel_priority(struct sdma_channel *sdmac,
886 unsigned int priority)
887{
888 struct sdma_engine *sdma = sdmac->sdma;
889 int channel = sdmac->channel;
890
891 if (priority < MXC_SDMA_MIN_PRIORITY
892 || priority > MXC_SDMA_MAX_PRIORITY) {
893 return -EINVAL;
894 }
895
Richard Zhaoc4b56852012-01-13 11:09:57 +0800896 writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000897
898 return 0;
899}
900
901static int sdma_request_channel(struct sdma_channel *sdmac)
902{
903 struct sdma_engine *sdma = sdmac->sdma;
904 int channel = sdmac->channel;
905 int ret = -EBUSY;
906
907 sdmac->bd = dma_alloc_coherent(NULL, PAGE_SIZE, &sdmac->bd_phys, GFP_KERNEL);
908 if (!sdmac->bd) {
909 ret = -ENOMEM;
910 goto out;
911 }
912
913 memset(sdmac->bd, 0, PAGE_SIZE);
914
915 sdma->channel_control[channel].base_bd_ptr = sdmac->bd_phys;
916 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
917
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000918 sdma_set_channel_priority(sdmac, MXC_SDMA_DEFAULT_PRIORITY);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000919 return 0;
920out:
921
922 return ret;
923}
924
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000925static struct sdma_channel *to_sdma_chan(struct dma_chan *chan)
926{
927 return container_of(chan, struct sdma_channel, chan);
928}
929
930static dma_cookie_t sdma_tx_submit(struct dma_async_tx_descriptor *tx)
931{
Haitao Zhangf69f2e22012-01-01 11:30:06 +0800932 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000933 struct sdma_channel *sdmac = to_sdma_chan(tx->chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000934 dma_cookie_t cookie;
935
Haitao Zhangf69f2e22012-01-01 11:30:06 +0800936 spin_lock_irqsave(&sdmac->lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000937
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000938 cookie = dma_cookie_assign(tx);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000939
Haitao Zhangf69f2e22012-01-01 11:30:06 +0800940 spin_unlock_irqrestore(&sdmac->lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000941
942 return cookie;
943}
944
945static int sdma_alloc_chan_resources(struct dma_chan *chan)
946{
947 struct sdma_channel *sdmac = to_sdma_chan(chan);
948 struct imx_dma_data *data = chan->private;
949 int prio, ret;
950
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000951 if (!data)
952 return -EINVAL;
953
954 switch (data->priority) {
955 case DMA_PRIO_HIGH:
956 prio = 3;
957 break;
958 case DMA_PRIO_MEDIUM:
959 prio = 2;
960 break;
961 case DMA_PRIO_LOW:
962 default:
963 prio = 1;
964 break;
965 }
966
967 sdmac->peripheral_type = data->peripheral_type;
968 sdmac->event_id0 = data->dma_request;
Richard Zhaoc2c744d2012-01-13 11:09:59 +0800969
Sascha Hauer7560e3f2012-03-07 09:30:06 +0100970 clk_enable(sdmac->sdma->clk_ipg);
971 clk_enable(sdmac->sdma->clk_ahb);
Richard Zhaoc2c744d2012-01-13 11:09:59 +0800972
Richard Zhao3bb5e7c2012-01-13 11:09:58 +0800973 ret = sdma_request_channel(sdmac);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000974 if (ret)
975 return ret;
976
Richard Zhao3bb5e7c2012-01-13 11:09:58 +0800977 ret = sdma_set_channel_priority(sdmac, prio);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000978 if (ret)
979 return ret;
980
981 dma_async_tx_descriptor_init(&sdmac->desc, chan);
982 sdmac->desc.tx_submit = sdma_tx_submit;
983 /* txd.flags will be overwritten in prep funcs */
984 sdmac->desc.flags = DMA_CTRL_ACK;
985
986 return 0;
987}
988
989static void sdma_free_chan_resources(struct dma_chan *chan)
990{
991 struct sdma_channel *sdmac = to_sdma_chan(chan);
992 struct sdma_engine *sdma = sdmac->sdma;
993
994 sdma_disable_channel(sdmac);
995
996 if (sdmac->event_id0)
997 sdma_event_disable(sdmac, sdmac->event_id0);
998 if (sdmac->event_id1)
999 sdma_event_disable(sdmac, sdmac->event_id1);
1000
1001 sdmac->event_id0 = 0;
1002 sdmac->event_id1 = 0;
1003
1004 sdma_set_channel_priority(sdmac, 0);
1005
1006 dma_free_coherent(NULL, PAGE_SIZE, sdmac->bd, sdmac->bd_phys);
1007
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001008 clk_disable(sdma->clk_ipg);
1009 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001010}
1011
1012static struct dma_async_tx_descriptor *sdma_prep_slave_sg(
1013 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301014 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001015 unsigned long flags, void *context)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001016{
1017 struct sdma_channel *sdmac = to_sdma_chan(chan);
1018 struct sdma_engine *sdma = sdmac->sdma;
1019 int ret, i, count;
Sascha Hauer23889c62011-01-31 10:56:58 +01001020 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001021 struct scatterlist *sg;
1022
1023 if (sdmac->status == DMA_IN_PROGRESS)
1024 return NULL;
1025 sdmac->status = DMA_IN_PROGRESS;
1026
1027 sdmac->flags = 0;
1028
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001029 sdmac->buf_tail = 0;
1030
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001031 dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n",
1032 sg_len, channel);
1033
1034 sdmac->direction = direction;
1035 ret = sdma_load_context(sdmac);
1036 if (ret)
1037 goto err_out;
1038
1039 if (sg_len > NUM_BD) {
1040 dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n",
1041 channel, sg_len, NUM_BD);
1042 ret = -EINVAL;
1043 goto err_out;
1044 }
1045
Huang Shijieab59a512011-12-02 10:16:25 +08001046 sdmac->chn_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001047 for_each_sg(sgl, sg, sg_len, i) {
1048 struct sdma_buffer_descriptor *bd = &sdmac->bd[i];
1049 int param;
1050
Anatolij Gustschind2f5c272010-11-22 18:35:18 +01001051 bd->buffer_addr = sg->dma_address;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001052
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +02001053 count = sg_dma_len(sg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001054
1055 if (count > 0xffff) {
1056 dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n",
1057 channel, count, 0xffff);
1058 ret = -EINVAL;
1059 goto err_out;
1060 }
1061
1062 bd->mode.count = count;
Huang Shijieab59a512011-12-02 10:16:25 +08001063 sdmac->chn_count += count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001064
1065 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) {
1066 ret = -EINVAL;
1067 goto err_out;
1068 }
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001069
1070 switch (sdmac->word_size) {
1071 case DMA_SLAVE_BUSWIDTH_4_BYTES:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001072 bd->mode.command = 0;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001073 if (count & 3 || sg->dma_address & 3)
1074 return NULL;
1075 break;
1076 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1077 bd->mode.command = 2;
1078 if (count & 1 || sg->dma_address & 1)
1079 return NULL;
1080 break;
1081 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1082 bd->mode.command = 1;
1083 break;
1084 default:
1085 return NULL;
1086 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001087
1088 param = BD_DONE | BD_EXTD | BD_CONT;
1089
Shawn Guo341b9412011-01-20 05:50:39 +08001090 if (i + 1 == sg_len) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001091 param |= BD_INTR;
Shawn Guo341b9412011-01-20 05:50:39 +08001092 param |= BD_LAST;
1093 param &= ~BD_CONT;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001094 }
1095
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001096 dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1097 i, count, (u64)sg->dma_address,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001098 param & BD_WRAP ? "wrap" : "",
1099 param & BD_INTR ? " intr" : "");
1100
1101 bd->mode.status = param;
1102 }
1103
1104 sdmac->num_bd = sg_len;
1105 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
1106
1107 return &sdmac->desc;
1108err_out:
Shawn Guo4b2ce9d2011-01-20 05:50:36 +08001109 sdmac->status = DMA_ERROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001110 return NULL;
1111}
1112
1113static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic(
1114 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001115 size_t period_len, enum dma_transfer_direction direction,
Peter Ujfalusiec8b5e42012-09-14 15:05:47 +03001116 unsigned long flags, void *context)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001117{
1118 struct sdma_channel *sdmac = to_sdma_chan(chan);
1119 struct sdma_engine *sdma = sdmac->sdma;
1120 int num_periods = buf_len / period_len;
Sascha Hauer23889c62011-01-31 10:56:58 +01001121 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001122 int ret, i = 0, buf = 0;
1123
1124 dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel);
1125
1126 if (sdmac->status == DMA_IN_PROGRESS)
1127 return NULL;
1128
1129 sdmac->status = DMA_IN_PROGRESS;
1130
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001131 sdmac->buf_tail = 0;
1132
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001133 sdmac->flags |= IMX_DMA_SG_LOOP;
1134 sdmac->direction = direction;
1135 ret = sdma_load_context(sdmac);
1136 if (ret)
1137 goto err_out;
1138
1139 if (num_periods > NUM_BD) {
1140 dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n",
1141 channel, num_periods, NUM_BD);
1142 goto err_out;
1143 }
1144
1145 if (period_len > 0xffff) {
1146 dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %d > %d\n",
1147 channel, period_len, 0xffff);
1148 goto err_out;
1149 }
1150
1151 while (buf < buf_len) {
1152 struct sdma_buffer_descriptor *bd = &sdmac->bd[i];
1153 int param;
1154
1155 bd->buffer_addr = dma_addr;
1156
1157 bd->mode.count = period_len;
1158
1159 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
1160 goto err_out;
1161 if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES)
1162 bd->mode.command = 0;
1163 else
1164 bd->mode.command = sdmac->word_size;
1165
1166 param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR;
1167 if (i + 1 == num_periods)
1168 param |= BD_WRAP;
1169
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001170 dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1171 i, period_len, (u64)dma_addr,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001172 param & BD_WRAP ? "wrap" : "",
1173 param & BD_INTR ? " intr" : "");
1174
1175 bd->mode.status = param;
1176
1177 dma_addr += period_len;
1178 buf += period_len;
1179
1180 i++;
1181 }
1182
1183 sdmac->num_bd = num_periods;
1184 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
1185
1186 return &sdmac->desc;
1187err_out:
1188 sdmac->status = DMA_ERROR;
1189 return NULL;
1190}
1191
1192static int sdma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1193 unsigned long arg)
1194{
1195 struct sdma_channel *sdmac = to_sdma_chan(chan);
1196 struct dma_slave_config *dmaengine_cfg = (void *)arg;
1197
1198 switch (cmd) {
1199 case DMA_TERMINATE_ALL:
1200 sdma_disable_channel(sdmac);
1201 return 0;
1202 case DMA_SLAVE_CONFIG:
Vinod Kouldb8196d2011-10-13 22:34:23 +05301203 if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001204 sdmac->per_address = dmaengine_cfg->src_addr;
Philippe Rétornaz94ac27a2012-01-24 14:22:01 +01001205 sdmac->watermark_level = dmaengine_cfg->src_maxburst *
1206 dmaengine_cfg->src_addr_width;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001207 sdmac->word_size = dmaengine_cfg->src_addr_width;
1208 } else {
1209 sdmac->per_address = dmaengine_cfg->dst_addr;
Philippe Rétornaz94ac27a2012-01-24 14:22:01 +01001210 sdmac->watermark_level = dmaengine_cfg->dst_maxburst *
1211 dmaengine_cfg->dst_addr_width;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001212 sdmac->word_size = dmaengine_cfg->dst_addr_width;
1213 }
Huang Shijiee6966432011-11-18 16:38:02 +08001214 sdmac->direction = dmaengine_cfg->direction;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001215 return sdma_config_channel(sdmac);
1216 default:
1217 return -ENOSYS;
1218 }
1219
1220 return -EINVAL;
1221}
1222
1223static enum dma_status sdma_tx_status(struct dma_chan *chan,
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001224 dma_cookie_t cookie,
1225 struct dma_tx_state *txstate)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001226{
1227 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001228
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001229 dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
Huang Shijieab59a512011-12-02 10:16:25 +08001230 sdmac->chn_count - sdmac->chn_real_count);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001231
Shawn Guo8a965912011-01-20 05:50:37 +08001232 return sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001233}
1234
1235static void sdma_issue_pending(struct dma_chan *chan)
1236{
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001237 struct sdma_channel *sdmac = to_sdma_chan(chan);
1238 struct sdma_engine *sdma = sdmac->sdma;
1239
1240 if (sdmac->status == DMA_IN_PROGRESS)
1241 sdma_enable_channel(sdma, sdmac->channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001242}
1243
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001244#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34
Nicolin Chencd72b842013-11-13 22:55:24 +08001245#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2 38
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001246
1247static void sdma_add_scripts(struct sdma_engine *sdma,
1248 const struct sdma_script_start_addrs *addr)
1249{
1250 s32 *addr_arr = (u32 *)addr;
1251 s32 *saddr_arr = (u32 *)sdma->script_addrs;
1252 int i;
1253
Nicolin Chen70dabaed2014-01-08 16:45:56 +08001254 /* use the default firmware in ROM if missing external firmware */
1255 if (!sdma->script_number)
1256 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1257
Nicolin Chencd72b842013-11-13 22:55:24 +08001258 for (i = 0; i < sdma->script_number; i++)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001259 if (addr_arr[i] > 0)
1260 saddr_arr[i] = addr_arr[i];
1261}
1262
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001263static void sdma_load_firmware(const struct firmware *fw, void *context)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001264{
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001265 struct sdma_engine *sdma = context;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001266 const struct sdma_firmware_header *header;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001267 const struct sdma_script_start_addrs *addr;
1268 unsigned short *ram_code;
1269
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001270 if (!fw) {
1271 dev_err(sdma->dev, "firmware not found\n");
1272 return;
1273 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001274
1275 if (fw->size < sizeof(*header))
1276 goto err_firmware;
1277
1278 header = (struct sdma_firmware_header *)fw->data;
1279
1280 if (header->magic != SDMA_FIRMWARE_MAGIC)
1281 goto err_firmware;
1282 if (header->ram_code_start + header->ram_code_size > fw->size)
1283 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001284 switch (header->version_major) {
1285 case 1:
1286 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1287 break;
1288 case 2:
1289 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2;
1290 break;
1291 default:
1292 dev_err(sdma->dev, "unknown firmware version\n");
1293 goto err_firmware;
1294 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001295
1296 addr = (void *)header + header->script_addrs_start;
1297 ram_code = (void *)header + header->ram_code_start;
1298
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001299 clk_enable(sdma->clk_ipg);
1300 clk_enable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001301 /* download the RAM image for SDMA */
1302 sdma_load_script(sdma, ram_code,
1303 header->ram_code_size,
Sascha Hauer6866fd32011-01-12 11:18:14 +01001304 addr->ram_code_start_addr);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001305 clk_disable(sdma->clk_ipg);
1306 clk_disable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001307
1308 sdma_add_scripts(sdma, addr);
1309
1310 dev_info(sdma->dev, "loaded firmware %d.%d\n",
1311 header->version_major,
1312 header->version_minor);
1313
1314err_firmware:
1315 release_firmware(fw);
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001316}
1317
1318static int __init sdma_get_firmware(struct sdma_engine *sdma,
1319 const char *fw_name)
1320{
1321 int ret;
1322
1323 ret = request_firmware_nowait(THIS_MODULE,
1324 FW_ACTION_HOTPLUG, fw_name, sdma->dev,
1325 GFP_KERNEL, sdma, sdma_load_firmware);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001326
1327 return ret;
1328}
1329
1330static int __init sdma_init(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001331{
1332 int i, ret;
1333 dma_addr_t ccb_phys;
1334
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001335 clk_enable(sdma->clk_ipg);
1336 clk_enable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001337
1338 /* Be sure SDMA has not started yet */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001339 writel_relaxed(0, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001340
1341 sdma->channel_control = dma_alloc_coherent(NULL,
1342 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) +
1343 sizeof(struct sdma_context_data),
1344 &ccb_phys, GFP_KERNEL);
1345
1346 if (!sdma->channel_control) {
1347 ret = -ENOMEM;
1348 goto err_dma_alloc;
1349 }
1350
1351 sdma->context = (void *)sdma->channel_control +
1352 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1353 sdma->context_phys = ccb_phys +
1354 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1355
1356 /* Zero-out the CCB structures array just allocated */
1357 memset(sdma->channel_control, 0,
1358 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control));
1359
1360 /* disable all channels */
Sascha Hauer17bba722013-08-20 10:04:31 +02001361 for (i = 0; i < sdma->drvdata->num_events; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001362 writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i));
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001363
1364 /* All channels have priority 0 */
1365 for (i = 0; i < MAX_DMA_CHANNELS; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001366 writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001367
1368 ret = sdma_request_channel(&sdma->channel[0]);
1369 if (ret)
1370 goto err_dma_alloc;
1371
1372 sdma_config_ownership(&sdma->channel[0], false, true, false);
1373
1374 /* Set Command Channel (Channel Zero) */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001375 writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001376
1377 /* Set bits of CONFIG register but with static context switching */
1378 /* FIXME: Check whether to set ACR bit depending on clock ratios */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001379 writel_relaxed(0, sdma->regs + SDMA_H_CONFIG);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001380
Richard Zhaoc4b56852012-01-13 11:09:57 +08001381 writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001382
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001383 /* Set bits of CONFIG register with given context switching mode */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001384 writel_relaxed(SDMA_H_CONFIG_CSM, sdma->regs + SDMA_H_CONFIG);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001385
1386 /* Initializes channel's priorities */
1387 sdma_set_channel_priority(&sdma->channel[0], 7);
1388
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001389 clk_disable(sdma->clk_ipg);
1390 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001391
1392 return 0;
1393
1394err_dma_alloc:
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001395 clk_disable(sdma->clk_ipg);
1396 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001397 dev_err(sdma->dev, "initialisation failed with %d\n", ret);
1398 return ret;
1399}
1400
Shawn Guo9479e172013-05-30 22:23:32 +08001401static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param)
1402{
1403 struct imx_dma_data *data = fn_param;
1404
1405 if (!imx_dma_is_general_purpose(chan))
1406 return false;
1407
1408 chan->private = data;
1409
1410 return true;
1411}
1412
1413static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec,
1414 struct of_dma *ofdma)
1415{
1416 struct sdma_engine *sdma = ofdma->of_dma_data;
1417 dma_cap_mask_t mask = sdma->dma_device.cap_mask;
1418 struct imx_dma_data data;
1419
1420 if (dma_spec->args_count != 3)
1421 return NULL;
1422
1423 data.dma_request = dma_spec->args[0];
1424 data.peripheral_type = dma_spec->args[1];
1425 data.priority = dma_spec->args[2];
1426
1427 return dma_request_channel(mask, sdma_filter_fn, &data);
1428}
1429
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001430static int __init sdma_probe(struct platform_device *pdev)
1431{
Shawn Guo580975d2011-07-14 08:35:48 +08001432 const struct of_device_id *of_id =
1433 of_match_device(sdma_dt_ids, &pdev->dev);
1434 struct device_node *np = pdev->dev.of_node;
1435 const char *fw_name;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001436 int ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001437 int irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001438 struct resource *iores;
Jingoo Hand4adcc02013-07-30 17:09:11 +09001439 struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001440 int i;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001441 struct sdma_engine *sdma;
Sascha Hauer36e2f212011-08-25 11:03:36 +02001442 s32 *saddr_arr;
Sascha Hauer17bba722013-08-20 10:04:31 +02001443 const struct sdma_driver_data *drvdata = NULL;
1444
1445 if (of_id)
1446 drvdata = of_id->data;
1447 else if (pdev->id_entry)
1448 drvdata = (void *)pdev->id_entry->driver_data;
1449
1450 if (!drvdata) {
1451 dev_err(&pdev->dev, "unable to find driver data\n");
1452 return -EINVAL;
1453 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001454
Philippe Retornaz42536b92013-10-14 09:45:17 +01001455 ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1456 if (ret)
1457 return ret;
1458
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001459 sdma = kzalloc(sizeof(*sdma), GFP_KERNEL);
1460 if (!sdma)
1461 return -ENOMEM;
1462
Richard Zhao2ccaef02012-05-11 15:14:27 +08001463 spin_lock_init(&sdma->channel_0_lock);
Sascha Hauer73eab972011-08-25 11:03:35 +02001464
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001465 sdma->dev = &pdev->dev;
Sascha Hauer17bba722013-08-20 10:04:31 +02001466 sdma->drvdata = drvdata;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001467
1468 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1469 irq = platform_get_irq(pdev, 0);
Shawn Guo580975d2011-07-14 08:35:48 +08001470 if (!iores || irq < 0) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001471 ret = -EINVAL;
1472 goto err_irq;
1473 }
1474
1475 if (!request_mem_region(iores->start, resource_size(iores), pdev->name)) {
1476 ret = -EBUSY;
1477 goto err_request_region;
1478 }
1479
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001480 sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1481 if (IS_ERR(sdma->clk_ipg)) {
1482 ret = PTR_ERR(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001483 goto err_clk;
1484 }
1485
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001486 sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
1487 if (IS_ERR(sdma->clk_ahb)) {
1488 ret = PTR_ERR(sdma->clk_ahb);
1489 goto err_clk;
1490 }
1491
1492 clk_prepare(sdma->clk_ipg);
1493 clk_prepare(sdma->clk_ahb);
1494
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001495 sdma->regs = ioremap(iores->start, resource_size(iores));
1496 if (!sdma->regs) {
1497 ret = -ENOMEM;
1498 goto err_ioremap;
1499 }
1500
1501 ret = request_irq(irq, sdma_int_handler, 0, "sdma", sdma);
1502 if (ret)
1503 goto err_request_irq;
1504
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001505 sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL);
Axel Lin1c1d9542011-07-12 21:00:13 +08001506 if (!sdma->script_addrs) {
1507 ret = -ENOMEM;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001508 goto err_alloc;
Axel Lin1c1d9542011-07-12 21:00:13 +08001509 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001510
Sascha Hauer36e2f212011-08-25 11:03:36 +02001511 /* initially no scripts available */
1512 saddr_arr = (s32 *)sdma->script_addrs;
1513 for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++)
1514 saddr_arr[i] = -EINVAL;
1515
Sascha Hauer7214a8b2011-01-31 10:21:35 +01001516 dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask);
1517 dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask);
1518
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001519 INIT_LIST_HEAD(&sdma->dma_device.channels);
1520 /* Initialize channel parameters */
1521 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
1522 struct sdma_channel *sdmac = &sdma->channel[i];
1523
1524 sdmac->sdma = sdma;
1525 spin_lock_init(&sdmac->lock);
1526
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001527 sdmac->chan.device = &sdma->dma_device;
Russell King - ARM Linux8ac69542012-03-06 22:36:27 +00001528 dma_cookie_init(&sdmac->chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001529 sdmac->channel = i;
1530
Huang Shijieabd9ccc2012-04-28 18:15:42 +08001531 tasklet_init(&sdmac->tasklet, sdma_tasklet,
1532 (unsigned long) sdmac);
Sascha Hauer23889c62011-01-31 10:56:58 +01001533 /*
1534 * Add the channel to the DMAC list. Do not add channel 0 though
1535 * because we need it internally in the SDMA driver. This also means
1536 * that channel 0 in dmaengine counting matches sdma channel 1.
1537 */
1538 if (i)
1539 list_add_tail(&sdmac->chan.device_node,
1540 &sdma->dma_device.channels);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001541 }
1542
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001543 ret = sdma_init(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001544 if (ret)
1545 goto err_init;
1546
Sascha Hauerdcfec3c2013-08-20 10:04:32 +02001547 if (sdma->drvdata->script_addrs)
1548 sdma_add_scripts(sdma, sdma->drvdata->script_addrs);
Shawn Guo580975d2011-07-14 08:35:48 +08001549 if (pdata && pdata->script_addrs)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001550 sdma_add_scripts(sdma, pdata->script_addrs);
1551
Shawn Guo580975d2011-07-14 08:35:48 +08001552 if (pdata) {
Fabio Estevam6d0d7e22012-02-29 11:20:38 -03001553 ret = sdma_get_firmware(sdma, pdata->fw_name);
1554 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001555 dev_warn(&pdev->dev, "failed to get firmware from platform data\n");
Shawn Guo580975d2011-07-14 08:35:48 +08001556 } else {
1557 /*
1558 * Because that device tree does not encode ROM script address,
1559 * the RAM script in firmware is mandatory for device tree
1560 * probe, otherwise it fails.
1561 */
1562 ret = of_property_read_string(np, "fsl,sdma-ram-script-name",
1563 &fw_name);
Fabio Estevam6602b0d2012-02-29 11:20:37 -03001564 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001565 dev_warn(&pdev->dev, "failed to get firmware name\n");
Fabio Estevam6602b0d2012-02-29 11:20:37 -03001566 else {
1567 ret = sdma_get_firmware(sdma, fw_name);
1568 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001569 dev_warn(&pdev->dev, "failed to get firmware from device tree\n");
Shawn Guo580975d2011-07-14 08:35:48 +08001570 }
1571 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001572
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001573 sdma->dma_device.dev = &pdev->dev;
1574
1575 sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources;
1576 sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources;
1577 sdma->dma_device.device_tx_status = sdma_tx_status;
1578 sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg;
1579 sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic;
1580 sdma->dma_device.device_control = sdma_control;
1581 sdma->dma_device.device_issue_pending = sdma_issue_pending;
Sascha Hauerb9b3f822011-01-12 12:12:31 +01001582 sdma->dma_device.dev->dma_parms = &sdma->dma_parms;
1583 dma_set_max_seg_size(sdma->dma_device.dev, 65535);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001584
1585 ret = dma_async_device_register(&sdma->dma_device);
1586 if (ret) {
1587 dev_err(&pdev->dev, "unable to register\n");
1588 goto err_init;
1589 }
1590
Shawn Guo9479e172013-05-30 22:23:32 +08001591 if (np) {
1592 ret = of_dma_controller_register(np, sdma_xlate, sdma);
1593 if (ret) {
1594 dev_err(&pdev->dev, "failed to register controller\n");
1595 goto err_register;
1596 }
1597 }
1598
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001599 dev_info(sdma->dev, "initialized\n");
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001600
1601 return 0;
1602
Shawn Guo9479e172013-05-30 22:23:32 +08001603err_register:
1604 dma_async_device_unregister(&sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001605err_init:
1606 kfree(sdma->script_addrs);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001607err_alloc:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001608 free_irq(irq, sdma);
1609err_request_irq:
1610 iounmap(sdma->regs);
1611err_ioremap:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001612err_clk:
1613 release_mem_region(iores->start, resource_size(iores));
1614err_request_region:
1615err_irq:
1616 kfree(sdma);
Shawn Guo939fd4f2011-01-19 19:13:06 +08001617 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001618}
1619
Maxin B. John1d1bbd32013-02-20 02:07:04 +02001620static int sdma_remove(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001621{
1622 return -EBUSY;
1623}
1624
1625static struct platform_driver sdma_driver = {
1626 .driver = {
1627 .name = "imx-sdma",
Shawn Guo580975d2011-07-14 08:35:48 +08001628 .of_match_table = sdma_dt_ids,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001629 },
Shawn Guo62550cd2011-07-13 21:33:17 +08001630 .id_table = sdma_devtypes,
Maxin B. John1d1bbd32013-02-20 02:07:04 +02001631 .remove = sdma_remove,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001632};
1633
1634static int __init sdma_module_init(void)
1635{
1636 return platform_driver_probe(&sdma_driver, sdma_probe);
1637}
Sascha Hauerc989a7f2010-12-06 11:09:57 +01001638module_init(sdma_module_init);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001639
1640MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
1641MODULE_DESCRIPTION("i.MX SDMA driver");
1642MODULE_LICENSE("GPL");