blob: 1133bb2f632b8316d9bf12011569df3cad982070 [file] [log] [blame]
Tony Lindgrenb824efa2006-04-02 17:46:20 +01001/*
Paul Walmsley96609ef2009-01-28 12:27:34 -07002 * linux/arch/arm/mach-omap2/sdrc2xxx.c
Tony Lindgrenb824efa2006-04-02 17:46:20 +01003 *
Paul Walmsley96609ef2009-01-28 12:27:34 -07004 * SDRAM timing related functions for OMAP2xxx
Tony Lindgrenb824efa2006-04-02 17:46:20 +01005 *
Paul Walmsleyf2ab9972009-01-28 12:27:37 -07006 * Copyright (C) 2005, 2008 Texas Instruments Inc.
7 * Copyright (C) 2005, 2008 Nokia Corporation
Tony Lindgrenb824efa2006-04-02 17:46:20 +01008 *
Tony Lindgrenb824efa2006-04-02 17:46:20 +01009 * Tony Lindgren <tony@atomide.com>
Paul Walmsleyf2ab9972009-01-28 12:27:37 -070010 * Paul Walmsley
11 * Richard Woodruff <r-woodruff2@ti.com>
Tony Lindgrenb824efa2006-04-02 17:46:20 +010012 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
Tony Lindgrenb824efa2006-04-02 17:46:20 +010018#include <linux/module.h>
19#include <linux/kernel.h>
20#include <linux/device.h>
21#include <linux/list.h>
22#include <linux/errno.h>
23#include <linux/delay.h>
24#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010025#include <linux/io.h>
Tony Lindgrenb824efa2006-04-02 17:46:20 +010026
Tony Lindgren2b43e4e2012-03-03 09:47:45 -080027#include <plat/hardware.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070028#include <plat/clock.h>
29#include <plat/sram.h>
Tony Lindgrenee0839c2012-02-24 10:34:35 -080030#include <plat/sdrc.h>
Tony Lindgrenb824efa2006-04-02 17:46:20 +010031
Tony Lindgrenee0839c2012-02-24 10:34:35 -080032#include "iomap.h"
33#include "common.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070034#include "prm2xxx_3xxx.h"
Russell Kingc0bf3132009-02-19 13:29:22 +000035#include "clock.h"
Paul Walmsley44595982008-03-18 10:04:51 +020036#include "sdrc.h"
37
Paul Walmsleyf8de9b22009-01-28 12:27:31 -070038/* Memory timing, DLL mode flags */
39#define M_DDR 1
40#define M_LOCK_CTRL (1 << 2)
41#define M_UNLOCK 0
42#define M_LOCK 1
43
44
Tony Lindgrenb824efa2006-04-02 17:46:20 +010045static struct memory_timings mem_timings;
Paul Walmsley44595982008-03-18 10:04:51 +020046static u32 curr_perf_level = CORE_CLK_SRC_DPLL_X2;
Tony Lindgrenb824efa2006-04-02 17:46:20 +010047
Paul Walmsleyf2ab9972009-01-28 12:27:37 -070048static u32 omap2xxx_sdrc_get_slow_dll_ctrl(void)
Tony Lindgrenb824efa2006-04-02 17:46:20 +010049{
50 return mem_timings.slow_dll_ctrl;
51}
52
Paul Walmsleyf2ab9972009-01-28 12:27:37 -070053static u32 omap2xxx_sdrc_get_fast_dll_ctrl(void)
Tony Lindgrenb824efa2006-04-02 17:46:20 +010054{
55 return mem_timings.fast_dll_ctrl;
56}
57
Paul Walmsleyf2ab9972009-01-28 12:27:37 -070058static u32 omap2xxx_sdrc_get_type(void)
Tony Lindgrenb824efa2006-04-02 17:46:20 +010059{
60 return mem_timings.m_type;
61}
62
Paul Walmsley6b8858a2008-03-18 10:35:15 +020063/*
64 * Check the DLL lock state, and return tue if running in unlock mode.
65 * This is needed to compensate for the shifted DLL value in unlock mode.
66 */
Paul Walmsleyf2ab9972009-01-28 12:27:37 -070067u32 omap2xxx_sdrc_dll_is_unlocked(void)
Paul Walmsley6b8858a2008-03-18 10:35:15 +020068{
69 /* dlla and dllb are a set */
70 u32 dll_state = sdrc_read_reg(SDRC_DLLA_CTRL);
71
72 if ((dll_state & (1 << 2)) == (1 << 2))
73 return 1;
74 else
75 return 0;
76}
77
78/*
79 * 'level' is the value to store to CM_CLKSEL2_PLL.CORE_CLK_SRC.
80 * Practical values are CORE_CLK_SRC_DPLL (for CORE_CLK = DPLL_CLK) or
81 * CORE_CLK_SRC_DPLL_X2 (for CORE_CLK = * DPLL_CLK * 2)
Paul Walmsleyf2ab9972009-01-28 12:27:37 -070082 *
83 * Used by the clock framework during CORE DPLL changes
Paul Walmsley6b8858a2008-03-18 10:35:15 +020084 */
Paul Walmsleyf2ab9972009-01-28 12:27:37 -070085u32 omap2xxx_sdrc_reprogram(u32 level, u32 force)
Paul Walmsley6b8858a2008-03-18 10:35:15 +020086{
87 u32 dll_ctrl, m_type;
88 u32 prev = curr_perf_level;
89 unsigned long flags;
90
91 if ((curr_perf_level == level) && !force)
92 return prev;
93
Paul Walmsley96609ef2009-01-28 12:27:34 -070094 if (level == CORE_CLK_SRC_DPLL)
Paul Walmsleyf2ab9972009-01-28 12:27:37 -070095 dll_ctrl = omap2xxx_sdrc_get_slow_dll_ctrl();
Paul Walmsley96609ef2009-01-28 12:27:34 -070096 else if (level == CORE_CLK_SRC_DPLL_X2)
Paul Walmsleyf2ab9972009-01-28 12:27:37 -070097 dll_ctrl = omap2xxx_sdrc_get_fast_dll_ctrl();
Paul Walmsley96609ef2009-01-28 12:27:34 -070098 else
Paul Walmsley6b8858a2008-03-18 10:35:15 +020099 return prev;
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200100
Paul Walmsleyf2ab9972009-01-28 12:27:37 -0700101 m_type = omap2xxx_sdrc_get_type();
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200102
103 local_irq_save(flags);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700104 /*
105 * XXX These calls should be abstracted out through a
106 * prm2xxx.c function
107 */
Tony Lindgren8e3bd352009-05-25 11:26:42 -0700108 if (cpu_is_omap2420())
109 __raw_writel(0xffff, OMAP2420_PRCM_VOLTSETUP);
110 else
111 __raw_writel(0xffff, OMAP2430_PRCM_VOLTSETUP);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200112 omap2_sram_reprogram_sdrc(level, dll_ctrl, m_type);
113 curr_perf_level = level;
114 local_irq_restore(flags);
115
116 return prev;
117}
118
Paul Walmsleyf2ab9972009-01-28 12:27:37 -0700119/* Used by the clock framework during CORE DPLL changes */
120void omap2xxx_sdrc_init_params(u32 force_lock_to_unlock_mode)
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100121{
122 unsigned long dll_cnt;
123 u32 fast_dll = 0;
124
Paul Walmsley96609ef2009-01-28 12:27:34 -0700125 /* DDR = 1, SDR = 0 */
126 mem_timings.m_type = !((sdrc_read_reg(SDRC_MR_0) & 0x3) == 0x1);
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100127
128 /* 2422 es2.05 and beyond has a single SIP DDR instead of 2 like others.
129 * In the case of 2422, its ok to use CS1 instead of CS0.
130 */
131 if (cpu_is_omap2422())
132 mem_timings.base_cs = 1;
133 else
134 mem_timings.base_cs = 0;
135
136 if (mem_timings.m_type != M_DDR)
137 return;
138
139 /* With DDR we need to determine the low frequency DLL value */
140 if (((mem_timings.fast_dll_ctrl & (1 << 2)) == M_LOCK_CTRL))
141 mem_timings.dll_mode = M_UNLOCK;
142 else
143 mem_timings.dll_mode = M_LOCK;
144
145 if (mem_timings.base_cs == 0) {
Paul Walmsley44595982008-03-18 10:04:51 +0200146 fast_dll = sdrc_read_reg(SDRC_DLLA_CTRL);
147 dll_cnt = sdrc_read_reg(SDRC_DLLA_STATUS) & 0xff00;
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100148 } else {
Paul Walmsley44595982008-03-18 10:04:51 +0200149 fast_dll = sdrc_read_reg(SDRC_DLLB_CTRL);
150 dll_cnt = sdrc_read_reg(SDRC_DLLB_STATUS) & 0xff00;
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100151 }
152 if (force_lock_to_unlock_mode) {
153 fast_dll &= ~0xff00;
154 fast_dll |= dll_cnt; /* Current lock mode */
155 }
156 /* set fast timings with DLL filter disabled */
157 mem_timings.fast_dll_ctrl = (fast_dll | (3 << 8));
158
159 /* No disruptions, DDR will be offline & C-ABI not followed */
160 omap2_sram_ddr_init(&mem_timings.slow_dll_ctrl,
161 mem_timings.fast_dll_ctrl,
162 mem_timings.base_cs,
163 force_lock_to_unlock_mode);
164 mem_timings.slow_dll_ctrl &= 0xff00; /* Keep lock value */
165
166 /* Turn status into unlock ctrl */
167 mem_timings.slow_dll_ctrl |=
168 ((mem_timings.fast_dll_ctrl & 0xF) | (1 << 2));
169
170 /* 90 degree phase for anything below 133Mhz + disable DLL filter */
171 mem_timings.slow_dll_ctrl |= ((1 << 1) | (3 << 8));
172}