Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2006 Dave Airlie <airlied@linux.ie> |
| 3 | * Copyright (c) 2007-2008 Intel Corporation |
| 4 | * Jesse Barnes <jesse.barnes@intel.com> |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice (including the next |
| 14 | * paragraph) shall be included in all copies or substantial portions of the |
| 15 | * Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 22 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 23 | * IN THE SOFTWARE. |
| 24 | */ |
| 25 | #ifndef __INTEL_DRV_H__ |
| 26 | #define __INTEL_DRV_H__ |
| 27 | |
Jesse Barnes | d1d7067 | 2014-05-28 14:39:03 -0700 | [diff] [blame] | 28 | #include <linux/async.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 29 | #include <linux/i2c.h> |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 30 | #include <linux/hdmi.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 31 | #include <drm/i915_drm.h> |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 32 | #include "i915_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 33 | #include <drm/drm_crtc.h> |
| 34 | #include <drm/drm_crtc_helper.h> |
| 35 | #include <drm/drm_fb_helper.h> |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 36 | #include <drm/drm_dp_mst_helper.h> |
Gustavo Padovan | eeca778 | 2014-09-05 17:04:46 -0300 | [diff] [blame] | 37 | #include <drm/drm_rect.h> |
Ander Conselvan de Oliveira | 10f81c1 | 2015-03-20 16:18:01 +0200 | [diff] [blame] | 38 | #include <drm/drm_atomic.h> |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 39 | |
Daniel Vetter | 1d5bfac | 2013-03-28 00:03:25 +0100 | [diff] [blame] | 40 | /** |
| 41 | * _wait_for - magic (register) wait macro |
| 42 | * |
| 43 | * Does the right thing for modeset paths when run under kdgb or similar atomic |
| 44 | * contexts. Note that it's important that we check the condition again after |
| 45 | * having timed out, since the timeout could be due to preemption or similar and |
| 46 | * we've never had a chance to check the condition before the timeout. |
| 47 | */ |
Chris Wilson | 481b6af | 2010-08-23 17:43:35 +0100 | [diff] [blame] | 48 | #define _wait_for(COND, MS, W) ({ \ |
Daniel Vetter | 1d5bfac | 2013-03-28 00:03:25 +0100 | [diff] [blame] | 49 | unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \ |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 50 | int ret__ = 0; \ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 51 | while (!(COND)) { \ |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 52 | if (time_after(jiffies, timeout__)) { \ |
Daniel Vetter | 1d5bfac | 2013-03-28 00:03:25 +0100 | [diff] [blame] | 53 | if (!(COND)) \ |
| 54 | ret__ = -ETIMEDOUT; \ |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 55 | break; \ |
| 56 | } \ |
Ville Syrjälä | 9848de0 | 2015-03-20 21:28:08 +0200 | [diff] [blame] | 57 | if ((W) && drm_can_sleep()) { \ |
| 58 | usleep_range((W)*1000, (W)*2000); \ |
Ben Widawsky | 0cc2764 | 2012-09-01 22:59:48 -0700 | [diff] [blame] | 59 | } else { \ |
| 60 | cpu_relax(); \ |
| 61 | } \ |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 62 | } \ |
| 63 | ret__; \ |
| 64 | }) |
| 65 | |
Chris Wilson | 481b6af | 2010-08-23 17:43:35 +0100 | [diff] [blame] | 66 | #define wait_for(COND, MS) _wait_for(COND, MS, 1) |
| 67 | #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0) |
Daniel Vetter | 6effa33 | 2013-03-28 11:31:04 +0100 | [diff] [blame] | 68 | #define wait_for_atomic_us(COND, US) _wait_for((COND), \ |
| 69 | DIV_ROUND_UP((US), 1000), 0) |
Chris Wilson | 481b6af | 2010-08-23 17:43:35 +0100 | [diff] [blame] | 70 | |
Jani Nikula | 49938ac | 2014-01-10 17:10:20 +0200 | [diff] [blame] | 71 | #define KHz(x) (1000 * (x)) |
| 72 | #define MHz(x) KHz(1000 * (x)) |
Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 73 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 74 | /* |
| 75 | * Display related stuff |
| 76 | */ |
| 77 | |
| 78 | /* store information about an Ixxx DVO */ |
| 79 | /* The i830->i865 use multiple DVOs with multiple i2cs */ |
| 80 | /* the i915, i945 have a single sDVO i2c bus - which is different */ |
| 81 | #define MAX_OUTPUTS 6 |
| 82 | /* maximum connectors per crtcs in the mode set */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 83 | |
Sagar Kamble | 4726e0b | 2014-03-10 17:06:23 +0530 | [diff] [blame] | 84 | /* Maximum cursor sizes */ |
| 85 | #define GEN2_CURSOR_WIDTH 64 |
| 86 | #define GEN2_CURSOR_HEIGHT 64 |
Damien Lespiau | 068be56 | 2014-03-28 14:17:49 +0000 | [diff] [blame] | 87 | #define MAX_CURSOR_WIDTH 256 |
| 88 | #define MAX_CURSOR_HEIGHT 256 |
Sagar Kamble | 4726e0b | 2014-03-10 17:06:23 +0530 | [diff] [blame] | 89 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 90 | #define INTEL_I2C_BUS_DVO 1 |
| 91 | #define INTEL_I2C_BUS_SDVO 2 |
| 92 | |
| 93 | /* these are outputs from the chip - integrated only |
| 94 | external chips are via DVO or SDVO output */ |
Paulo Zanoni | 6847d71 | 2014-10-27 17:47:52 -0200 | [diff] [blame] | 95 | enum intel_output_type { |
| 96 | INTEL_OUTPUT_UNUSED = 0, |
| 97 | INTEL_OUTPUT_ANALOG = 1, |
| 98 | INTEL_OUTPUT_DVO = 2, |
| 99 | INTEL_OUTPUT_SDVO = 3, |
| 100 | INTEL_OUTPUT_LVDS = 4, |
| 101 | INTEL_OUTPUT_TVOUT = 5, |
| 102 | INTEL_OUTPUT_HDMI = 6, |
| 103 | INTEL_OUTPUT_DISPLAYPORT = 7, |
| 104 | INTEL_OUTPUT_EDP = 8, |
| 105 | INTEL_OUTPUT_DSI = 9, |
| 106 | INTEL_OUTPUT_UNKNOWN = 10, |
| 107 | INTEL_OUTPUT_DP_MST = 11, |
| 108 | }; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 109 | |
| 110 | #define INTEL_DVO_CHIP_NONE 0 |
| 111 | #define INTEL_DVO_CHIP_LVDS 1 |
| 112 | #define INTEL_DVO_CHIP_TMDS 2 |
| 113 | #define INTEL_DVO_CHIP_TVOUT 4 |
| 114 | |
Shobhit Kumar | dfba2e2 | 2014-04-14 11:18:24 +0530 | [diff] [blame] | 115 | #define INTEL_DSI_VIDEO_MODE 0 |
| 116 | #define INTEL_DSI_COMMAND_MODE 1 |
Jani Nikula | 72ffa33 | 2013-08-27 15:12:17 +0300 | [diff] [blame] | 117 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 118 | struct intel_framebuffer { |
| 119 | struct drm_framebuffer base; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 120 | struct drm_i915_gem_object *obj; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 121 | }; |
| 122 | |
Chris Wilson | 37811fc | 2010-08-25 22:45:57 +0100 | [diff] [blame] | 123 | struct intel_fbdev { |
| 124 | struct drm_fb_helper helper; |
Jesse Barnes | 8bcd455 | 2014-02-07 12:10:38 -0800 | [diff] [blame] | 125 | struct intel_framebuffer *fb; |
Chris Wilson | 37811fc | 2010-08-25 22:45:57 +0100 | [diff] [blame] | 126 | struct list_head fbdev_list; |
| 127 | struct drm_display_mode *our_mode; |
Jesse Barnes | d978ef1 | 2014-03-07 08:57:51 -0800 | [diff] [blame] | 128 | int preferred_bpp; |
Chris Wilson | 37811fc | 2010-08-25 22:45:57 +0100 | [diff] [blame] | 129 | }; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 130 | |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 131 | struct intel_encoder { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 132 | struct drm_encoder base; |
Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 133 | |
Paulo Zanoni | 6847d71 | 2014-10-27 17:47:52 -0200 | [diff] [blame] | 134 | enum intel_output_type type; |
Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 135 | unsigned int cloneable; |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 136 | void (*hot_plug)(struct intel_encoder *); |
Daniel Vetter | 7ae8923 | 2013-03-27 00:44:52 +0100 | [diff] [blame] | 137 | bool (*compute_config)(struct intel_encoder *, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 138 | struct intel_crtc_state *); |
Daniel Vetter | dafd226 | 2012-11-26 17:22:07 +0100 | [diff] [blame] | 139 | void (*pre_pll_enable)(struct intel_encoder *); |
Daniel Vetter | bf49ec8 | 2012-09-06 22:15:40 +0200 | [diff] [blame] | 140 | void (*pre_enable)(struct intel_encoder *); |
Daniel Vetter | ef9c3ae | 2012-06-29 22:40:09 +0200 | [diff] [blame] | 141 | void (*enable)(struct intel_encoder *); |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 142 | void (*mode_set)(struct intel_encoder *intel_encoder); |
Daniel Vetter | ef9c3ae | 2012-06-29 22:40:09 +0200 | [diff] [blame] | 143 | void (*disable)(struct intel_encoder *); |
Daniel Vetter | bf49ec8 | 2012-09-06 22:15:40 +0200 | [diff] [blame] | 144 | void (*post_disable)(struct intel_encoder *); |
Ville Syrjälä | d6db995 | 2015-07-08 23:45:49 +0300 | [diff] [blame] | 145 | void (*post_pll_disable)(struct intel_encoder *); |
Daniel Vetter | f0947c3 | 2012-07-02 13:10:34 +0200 | [diff] [blame] | 146 | /* Read out the current hw state of this connector, returning true if |
| 147 | * the encoder is active. If the encoder is enabled it also set the pipe |
| 148 | * it is connected to in the pipe parameter. */ |
| 149 | bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 150 | /* Reconstructs the equivalent mode flags for the current hardware |
Daniel Vetter | fdafa9e | 2013-06-12 11:47:24 +0200 | [diff] [blame] | 151 | * state. This must be called _after_ display->get_pipe_config has |
Xiong Zhang | 63000ef | 2013-06-28 12:59:06 +0800 | [diff] [blame] | 152 | * pre-filled the pipe config. Note that intel_encoder->base.crtc must |
| 153 | * be set correctly before calling this function. */ |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 154 | void (*get_config)(struct intel_encoder *, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 155 | struct intel_crtc_state *pipe_config); |
Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 156 | /* |
| 157 | * Called during system suspend after all pending requests for the |
| 158 | * encoder are flushed (for example for DP AUX transactions) and |
| 159 | * device interrupts are disabled. |
| 160 | */ |
| 161 | void (*suspend)(struct intel_encoder *); |
Ma Ling | f8aed70 | 2009-08-24 13:50:24 +0800 | [diff] [blame] | 162 | int crtc_mask; |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 163 | enum hpd_pin hpd_pin; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 164 | }; |
| 165 | |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 166 | struct intel_panel { |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 167 | struct drm_display_mode *fixed_mode; |
Vandana Kannan | ec9ed19 | 2013-12-10 13:37:36 +0530 | [diff] [blame] | 168 | struct drm_display_mode *downclock_mode; |
Jani Nikula | 4d89152 | 2012-10-26 12:03:59 +0300 | [diff] [blame] | 169 | int fitting_mode; |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 170 | |
| 171 | /* backlight */ |
| 172 | struct { |
Jani Nikula | c91c9f3 | 2013-11-08 16:48:55 +0200 | [diff] [blame] | 173 | bool present; |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 174 | u32 level; |
Jani Nikula | 6dda730 | 2014-06-24 18:27:40 +0300 | [diff] [blame] | 175 | u32 min; |
Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 176 | u32 max; |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 177 | bool enabled; |
Jani Nikula | 636baeb | 2013-11-08 16:49:02 +0200 | [diff] [blame] | 178 | bool combination_mode; /* gen 2/4 only */ |
| 179 | bool active_low_pwm; |
Shobhit Kumar | b029e66 | 2015-06-26 14:32:10 +0530 | [diff] [blame] | 180 | |
| 181 | /* PWM chip */ |
Sunil Kamath | 022e4e5 | 2015-09-30 22:34:57 +0530 | [diff] [blame] | 182 | bool util_pin_active_low; /* bxt+ */ |
| 183 | u8 controller; /* bxt+ only */ |
Shobhit Kumar | b029e66 | 2015-06-26 14:32:10 +0530 | [diff] [blame] | 184 | struct pwm_device *pwm; |
| 185 | |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 186 | struct backlight_device *device; |
Jani Nikula | ab656bb | 2014-08-13 12:10:12 +0300 | [diff] [blame] | 187 | |
Jani Nikula | 5507fae | 2015-09-14 14:03:48 +0300 | [diff] [blame] | 188 | /* Connector and platform specific backlight functions */ |
| 189 | int (*setup)(struct intel_connector *connector, enum pipe pipe); |
| 190 | uint32_t (*get)(struct intel_connector *connector); |
| 191 | void (*set)(struct intel_connector *connector, uint32_t level); |
| 192 | void (*disable)(struct intel_connector *connector); |
| 193 | void (*enable)(struct intel_connector *connector); |
| 194 | uint32_t (*hz_to_pwm)(struct intel_connector *connector, |
| 195 | uint32_t hz); |
| 196 | void (*power)(struct intel_connector *, bool enable); |
| 197 | } backlight; |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 198 | }; |
| 199 | |
Zhenyu Wang | 5daa55e | 2010-03-30 14:39:28 +0800 | [diff] [blame] | 200 | struct intel_connector { |
| 201 | struct drm_connector base; |
Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 202 | /* |
| 203 | * The fixed encoder this connector is connected to. |
| 204 | */ |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 205 | struct intel_encoder *encoder; |
Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 206 | |
Daniel Vetter | f0947c3 | 2012-07-02 13:10:34 +0200 | [diff] [blame] | 207 | /* Reads out the current hw, returning true if the connector is enabled |
| 208 | * and active (i.e. dpms ON state). */ |
| 209 | bool (*get_hw_state)(struct intel_connector *); |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 210 | |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 211 | /* |
| 212 | * Removes all interfaces through which the connector is accessible |
| 213 | * - like sysfs, debugfs entries -, so that no new operations can be |
| 214 | * started on the connector. Also makes sure all currently pending |
| 215 | * operations finish before returing. |
| 216 | */ |
| 217 | void (*unregister)(struct intel_connector *); |
| 218 | |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 219 | /* Panel info for eDP and LVDS */ |
| 220 | struct intel_panel panel; |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 221 | |
| 222 | /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */ |
| 223 | struct edid *edid; |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 224 | struct edid *detect_edid; |
Egbert Eich | 821450c | 2013-04-16 13:36:55 +0200 | [diff] [blame] | 225 | |
| 226 | /* since POLL and HPD connectors may use the same HPD line keep the native |
| 227 | state of connector->polled in case hotplug storm detection changes it */ |
| 228 | u8 polled; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 229 | |
| 230 | void *port; /* store this opaque as its illegal to dereference it */ |
| 231 | |
| 232 | struct intel_dp *mst_port; |
Zhenyu Wang | 5daa55e | 2010-03-30 14:39:28 +0800 | [diff] [blame] | 233 | }; |
| 234 | |
Ville Syrjälä | 80ad920 | 2013-04-19 14:36:51 +0300 | [diff] [blame] | 235 | typedef struct dpll { |
| 236 | /* given values */ |
| 237 | int n; |
| 238 | int m1, m2; |
| 239 | int p1, p2; |
| 240 | /* derived values */ |
| 241 | int dot; |
| 242 | int vco; |
| 243 | int m; |
| 244 | int p; |
| 245 | } intel_clock_t; |
| 246 | |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 247 | struct intel_atomic_state { |
| 248 | struct drm_atomic_state base; |
| 249 | |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 250 | unsigned int cdclk; |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 251 | bool dpll_set; |
| 252 | struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS]; |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 253 | struct intel_wm_config wm_config; |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 254 | }; |
| 255 | |
Gustavo Padovan | eeca778 | 2014-09-05 17:04:46 -0300 | [diff] [blame] | 256 | struct intel_plane_state { |
Matt Roper | 2b875c2 | 2014-12-01 15:40:13 -0800 | [diff] [blame] | 257 | struct drm_plane_state base; |
Gustavo Padovan | eeca778 | 2014-09-05 17:04:46 -0300 | [diff] [blame] | 258 | struct drm_rect src; |
| 259 | struct drm_rect dst; |
| 260 | struct drm_rect clip; |
Gustavo Padovan | eeca778 | 2014-09-05 17:04:46 -0300 | [diff] [blame] | 261 | bool visible; |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 262 | |
| 263 | /* |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 264 | * scaler_id |
| 265 | * = -1 : not using a scaler |
| 266 | * >= 0 : using a scalers |
| 267 | * |
| 268 | * plane requiring a scaler: |
| 269 | * - During check_plane, its bit is set in |
| 270 | * crtc_state->scaler_state.scaler_users by calling helper function |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 271 | * update_scaler_plane. |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 272 | * - scaler_id indicates the scaler it got assigned. |
| 273 | * |
| 274 | * plane doesn't require a scaler: |
| 275 | * - this can happen when scaling is no more required or plane simply |
| 276 | * got disabled. |
| 277 | * - During check_plane, corresponding bit is reset in |
| 278 | * crtc_state->scaler_state.scaler_users by calling helper function |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 279 | * update_scaler_plane. |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 280 | */ |
| 281 | int scaler_id; |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 282 | |
| 283 | struct drm_intel_sprite_colorkey ckey; |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 284 | |
| 285 | /* async flip related structures */ |
| 286 | struct drm_i915_gem_request *wait_req; |
Gustavo Padovan | eeca778 | 2014-09-05 17:04:46 -0300 | [diff] [blame] | 287 | }; |
| 288 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 289 | struct intel_initial_plane_config { |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 290 | struct intel_framebuffer *fb; |
Damien Lespiau | 49af449 | 2015-01-20 12:51:44 +0000 | [diff] [blame] | 291 | unsigned int tiling; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 292 | int size; |
| 293 | u32 base; |
| 294 | }; |
| 295 | |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 296 | #define SKL_MIN_SRC_W 8 |
| 297 | #define SKL_MAX_SRC_W 4096 |
| 298 | #define SKL_MIN_SRC_H 8 |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 299 | #define SKL_MAX_SRC_H 4096 |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 300 | #define SKL_MIN_DST_W 8 |
| 301 | #define SKL_MAX_DST_W 4096 |
| 302 | #define SKL_MIN_DST_H 8 |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 303 | #define SKL_MAX_DST_H 4096 |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 304 | |
| 305 | struct intel_scaler { |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 306 | int in_use; |
| 307 | uint32_t mode; |
| 308 | }; |
| 309 | |
| 310 | struct intel_crtc_scaler_state { |
| 311 | #define SKL_NUM_SCALERS 2 |
| 312 | struct intel_scaler scalers[SKL_NUM_SCALERS]; |
| 313 | |
| 314 | /* |
| 315 | * scaler_users: keeps track of users requesting scalers on this crtc. |
| 316 | * |
| 317 | * If a bit is set, a user is using a scaler. |
| 318 | * Here user can be a plane or crtc as defined below: |
| 319 | * bits 0-30 - plane (bit position is index from drm_plane_index) |
| 320 | * bit 31 - crtc |
| 321 | * |
| 322 | * Instead of creating a new index to cover planes and crtc, using |
| 323 | * existing drm_plane_index for planes which is well less than 31 |
| 324 | * planes and bit 31 for crtc. This should be fine to cover all |
| 325 | * our platforms. |
| 326 | * |
| 327 | * intel_atomic_setup_scalers will setup available scalers to users |
| 328 | * requesting scalers. It will gracefully fail if request exceeds |
| 329 | * avilability. |
| 330 | */ |
| 331 | #define SKL_CRTC_INDEX 31 |
| 332 | unsigned scaler_users; |
| 333 | |
| 334 | /* scaler used by crtc for panel fitting purpose */ |
| 335 | int scaler_id; |
| 336 | }; |
| 337 | |
Daniel Vetter | 1ed51de | 2015-07-15 14:15:51 +0200 | [diff] [blame] | 338 | /* drm_mode->private_flags */ |
| 339 | #define I915_MODE_FLAG_INHERITED 1 |
| 340 | |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 341 | struct intel_pipe_wm { |
| 342 | struct intel_wm_level wm[5]; |
| 343 | uint32_t linetime; |
| 344 | bool fbc_wm_enabled; |
| 345 | bool pipe_enabled; |
| 346 | bool sprites_enabled; |
| 347 | bool sprites_scaled; |
| 348 | }; |
| 349 | |
| 350 | struct skl_pipe_wm { |
| 351 | struct skl_wm_level wm[8]; |
| 352 | struct skl_wm_level trans_wm; |
| 353 | uint32_t linetime; |
| 354 | }; |
| 355 | |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 356 | struct intel_crtc_state { |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 357 | struct drm_crtc_state base; |
| 358 | |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 359 | /** |
| 360 | * quirks - bitfield with hw state readout quirks |
| 361 | * |
| 362 | * For various reasons the hw state readout code might not be able to |
| 363 | * completely faithfully read out the current state. These cases are |
| 364 | * tracked with quirk flags so that fastboot and state checker can act |
| 365 | * accordingly. |
| 366 | */ |
Daniel Vetter | 9953599 | 2014-04-13 12:00:33 +0200 | [diff] [blame] | 367 | #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */ |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 368 | unsigned long quirks; |
| 369 | |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 370 | bool update_pipe; |
| 371 | |
Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 372 | /* Pipe source size (ie. panel fitter input size) |
| 373 | * All planes will be positioned inside this space, |
| 374 | * and get clipped at the edges. */ |
| 375 | int pipe_src_w, pipe_src_h; |
| 376 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 377 | /* Whether to set up the PCH/FDI. Note that we never allow sharing |
| 378 | * between pch encoders and cpu encoders. */ |
| 379 | bool has_pch_encoder; |
Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 380 | |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 381 | /* Are we sending infoframes on the attached port */ |
| 382 | bool has_infoframe; |
| 383 | |
Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 384 | /* CPU Transcoder for the pipe. Currently this can only differ from the |
| 385 | * pipe on Haswell (where we have a special eDP transcoder). */ |
| 386 | enum transcoder cpu_transcoder; |
| 387 | |
Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 388 | /* |
| 389 | * Use reduced/limited/broadcast rbg range, compressing from the full |
| 390 | * range fed into the crtcs. |
| 391 | */ |
| 392 | bool limited_color_range; |
| 393 | |
Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 394 | /* DP has a bunch of special case unfortunately, so mark the pipe |
| 395 | * accordingly. */ |
| 396 | bool has_dp_encoder; |
Daniel Vetter | d8b3224 | 2013-04-25 17:54:44 +0200 | [diff] [blame] | 397 | |
Jani Nikula | a65347b | 2015-11-27 12:21:46 +0200 | [diff] [blame] | 398 | /* DSI has special cases */ |
| 399 | bool has_dsi_encoder; |
| 400 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 401 | /* Whether we should send NULL infoframes. Required for audio. */ |
| 402 | bool has_hdmi_sink; |
| 403 | |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 404 | /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or |
| 405 | * has_dp_encoder is set. */ |
| 406 | bool has_audio; |
| 407 | |
Daniel Vetter | d8b3224 | 2013-04-25 17:54:44 +0200 | [diff] [blame] | 408 | /* |
| 409 | * Enable dithering, used when the selected pipe bpp doesn't match the |
| 410 | * plane bpp. |
| 411 | */ |
Daniel Vetter | 965e0c4 | 2013-03-27 00:44:57 +0100 | [diff] [blame] | 412 | bool dither; |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 413 | |
| 414 | /* Controls for the clock computation, to override various stages. */ |
| 415 | bool clock_set; |
| 416 | |
Daniel Vetter | 09ede54 | 2013-04-30 14:01:45 +0200 | [diff] [blame] | 417 | /* SDVO TV has a bunch of special case. To make multifunction encoders |
| 418 | * work correctly, we need to track this at runtime.*/ |
| 419 | bool sdvo_tv_clock; |
| 420 | |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 421 | /* |
| 422 | * crtc bandwidth limit, don't increase pipe bpp or clock if not really |
| 423 | * required. This is set in the 2nd loop of calling encoder's |
| 424 | * ->compute_config if the first pick doesn't work out. |
| 425 | */ |
| 426 | bool bw_constrained; |
| 427 | |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 428 | /* Settings for the intel dpll used on pretty much everything but |
| 429 | * haswell. */ |
Ville Syrjälä | 80ad920 | 2013-04-19 14:36:51 +0300 | [diff] [blame] | 430 | struct dpll dpll; |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 431 | |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 432 | /* Selected dpll when shared or DPLL_ID_PRIVATE. */ |
| 433 | enum intel_dpll_id shared_dpll; |
| 434 | |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 435 | /* |
| 436 | * - PORT_CLK_SEL for DDI ports on HSW/BDW. |
| 437 | * - enum skl_dpll on SKL |
| 438 | */ |
Daniel Vetter | de7cfc6 | 2014-06-25 22:01:54 +0300 | [diff] [blame] | 439 | uint32_t ddi_pll_sel; |
| 440 | |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 441 | /* Actual register state of the dpll, for shared dpll cross-checking. */ |
| 442 | struct intel_dpll_hw_state dpll_hw_state; |
| 443 | |
Daniel Vetter | 965e0c4 | 2013-03-27 00:44:57 +0100 | [diff] [blame] | 444 | int pipe_bpp; |
Daniel Vetter | 6cf86a5 | 2013-04-02 23:38:10 +0200 | [diff] [blame] | 445 | struct intel_link_m_n dp_m_n; |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 446 | |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 447 | /* m2_n2 for eDP downclock */ |
| 448 | struct intel_link_m_n dp_m2_n2; |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 449 | bool has_drrs; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 450 | |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 451 | /* |
| 452 | * Frequence the dpll for the port should run at. Differs from the |
Ville Syrjälä | 3c52f4e | 2013-09-06 23:28:59 +0300 | [diff] [blame] | 453 | * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also |
| 454 | * already multiplied by pixel_multiplier. |
Daniel Vetter | df92b1e | 2013-03-28 10:41:58 +0100 | [diff] [blame] | 455 | */ |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 456 | int port_clock; |
| 457 | |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 458 | /* Used by SDVO (and if we ever fix it, HDMI). */ |
| 459 | unsigned pixel_multiplier; |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 460 | |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 461 | uint8_t lane_count; |
| 462 | |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 463 | /* Panel fitter controls for gen2-gen4 + VLV */ |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 464 | struct { |
| 465 | u32 control; |
| 466 | u32 pgm_ratios; |
Daniel Vetter | 68fc874 | 2013-04-25 22:52:16 +0200 | [diff] [blame] | 467 | u32 lvds_border_bits; |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 468 | } gmch_pfit; |
| 469 | |
| 470 | /* Panel fitter placement and size for Ironlake+ */ |
| 471 | struct { |
| 472 | u32 pos; |
| 473 | u32 size; |
Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 474 | bool enabled; |
Daniel Vetter | fabf6e5 | 2014-05-29 14:10:22 +0200 | [diff] [blame] | 475 | bool force_thru; |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 476 | } pch_pfit; |
Daniel Vetter | 33d29b1 | 2013-02-13 18:04:45 +0100 | [diff] [blame] | 477 | |
Daniel Vetter | ca3a0ff | 2013-02-14 16:54:22 +0100 | [diff] [blame] | 478 | /* FDI configuration, only valid if has_pch_encoder is set. */ |
Daniel Vetter | 33d29b1 | 2013-02-13 18:04:45 +0100 | [diff] [blame] | 479 | int fdi_lanes; |
Daniel Vetter | ca3a0ff | 2013-02-14 16:54:22 +0100 | [diff] [blame] | 480 | struct intel_link_m_n fdi_m_n; |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 481 | |
| 482 | bool ips_enabled; |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 483 | |
| 484 | bool double_wide; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 485 | |
| 486 | bool dp_encoder_is_mst; |
| 487 | int pbn; |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 488 | |
| 489 | struct intel_crtc_scaler_state scaler_state; |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 490 | |
| 491 | /* w/a for waiting 2 vblanks during crtc enable */ |
| 492 | enum pipe hsw_workaround_pipe; |
Matt Roper | d21fbe8 | 2015-09-24 15:53:12 -0700 | [diff] [blame] | 493 | |
| 494 | /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */ |
| 495 | bool disable_lp_wm; |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 496 | |
| 497 | struct { |
| 498 | /* |
| 499 | * optimal watermarks, programmed post-vblank when this state |
| 500 | * is committed |
| 501 | */ |
| 502 | union { |
| 503 | struct intel_pipe_wm ilk; |
| 504 | struct skl_pipe_wm skl; |
| 505 | } optimal; |
| 506 | } wm; |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 507 | }; |
| 508 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 509 | struct vlv_wm_state { |
| 510 | struct vlv_pipe_wm wm[3]; |
| 511 | struct vlv_sr_wm sr[3]; |
| 512 | uint8_t num_active_planes; |
| 513 | uint8_t num_levels; |
| 514 | uint8_t level; |
| 515 | bool cxsr; |
| 516 | }; |
| 517 | |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 518 | struct intel_mmio_flip { |
Ander Conselvan de Oliveira | 9362c7c | 2014-10-28 15:10:14 +0200 | [diff] [blame] | 519 | struct work_struct work; |
Chris Wilson | bcafc4e | 2015-04-27 13:41:21 +0100 | [diff] [blame] | 520 | struct drm_i915_private *i915; |
Daniel Vetter | eed29a5 | 2015-05-21 14:21:25 +0200 | [diff] [blame] | 521 | struct drm_i915_gem_request *req; |
Chris Wilson | b2cfe0a | 2015-04-27 13:41:16 +0100 | [diff] [blame] | 522 | struct intel_crtc *crtc; |
Tvrtko Ursulin | 86efe24 | 2015-10-20 16:20:21 +0100 | [diff] [blame] | 523 | unsigned int rotation; |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 524 | }; |
| 525 | |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 526 | /* |
| 527 | * Tracking of operations that need to be performed at the beginning/end of an |
| 528 | * atomic commit, outside the atomic section where interrupts are disabled. |
| 529 | * These are generally operations that grab mutexes or might otherwise sleep |
| 530 | * and thus can't be run with interrupts disabled. |
| 531 | */ |
| 532 | struct intel_crtc_atomic_commit { |
| 533 | /* Sleepable operations to perform before commit */ |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 534 | bool disable_fbc; |
Rodrigo Vivi | 066cf55 | 2015-06-26 13:55:54 -0700 | [diff] [blame] | 535 | bool disable_ips; |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 536 | bool disable_cxsr; |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 537 | bool pre_disable_primary; |
Ville Syrjälä | f015c55 | 2015-06-24 22:00:02 +0300 | [diff] [blame] | 538 | bool update_wm_pre, update_wm_post; |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 539 | |
| 540 | /* Sleepable operations to perform after commit */ |
| 541 | unsigned fb_bits; |
| 542 | bool wait_vblank; |
| 543 | bool update_fbc; |
| 544 | bool post_enable_primary; |
| 545 | unsigned update_sprite_watermarks; |
| 546 | }; |
| 547 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 548 | struct intel_crtc { |
| 549 | struct drm_crtc base; |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 550 | enum pipe pipe; |
| 551 | enum plane plane; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 552 | u8 lut_r[256], lut_g[256], lut_b[256]; |
Daniel Vetter | 08a4846 | 2012-07-02 11:43:47 +0200 | [diff] [blame] | 553 | /* |
| 554 | * Whether the crtc and the connected output pipeline is active. Implies |
| 555 | * that crtc->enabled is set, i.e. the current mode configuration has |
| 556 | * some outputs connected to this crtc. |
Daniel Vetter | 08a4846 | 2012-07-02 11:43:47 +0200 | [diff] [blame] | 557 | */ |
| 558 | bool active; |
Imre Deak | 6efdf35 | 2013-10-16 17:25:52 +0300 | [diff] [blame] | 559 | unsigned long enabled_power_domains; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 560 | bool lowfreq_avail; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 561 | struct intel_overlay *overlay; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 562 | struct intel_unpin_work *unpin_work; |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 563 | |
Chris Wilson | b4a98e5 | 2012-11-01 09:26:26 +0000 | [diff] [blame] | 564 | atomic_t unpin_work_count; |
| 565 | |
Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 566 | /* Display surface base address adjustement for pageflips. Note that on |
| 567 | * gen4+ this only adjusts up to a tile, offsets within a tile are |
| 568 | * handled in the hw itself (with the TILEOFF register). */ |
| 569 | unsigned long dspaddr_offset; |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 570 | int adjusted_x; |
| 571 | int adjusted_y; |
Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 572 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 573 | struct drm_i915_gem_object *cursor_bo; |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 574 | uint32_t cursor_addr; |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 575 | uint32_t cursor_cntl; |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 576 | uint32_t cursor_size; |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 577 | uint32_t cursor_base; |
Jesse Barnes | 4b645f1 | 2011-10-12 09:51:31 -0700 | [diff] [blame] | 578 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 579 | struct intel_crtc_state *config; |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 580 | |
Ville Syrjälä | 10d8373 | 2013-01-29 18:13:34 +0200 | [diff] [blame] | 581 | /* reset counter value when the last flip was submitted */ |
| 582 | unsigned int reset_counter; |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 583 | |
| 584 | /* Access to these should be protected by dev_priv->irq_lock. */ |
| 585 | bool cpu_fifo_underrun_disabled; |
| 586 | bool pch_fifo_underrun_disabled; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 587 | |
| 588 | /* per-pipe watermark state */ |
| 589 | struct { |
| 590 | /* watermarks currently being used */ |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 591 | union { |
| 592 | struct intel_pipe_wm ilk; |
| 593 | struct skl_pipe_wm skl; |
| 594 | } active; |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 595 | /* allow CxSR on this pipe */ |
| 596 | bool cxsr_allowed; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 597 | } wm; |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 598 | |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 599 | int scanline_offset; |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 600 | |
Jesse Barnes | eb120ef | 2015-09-15 14:19:32 -0700 | [diff] [blame] | 601 | struct { |
| 602 | unsigned start_vbl_count; |
| 603 | ktime_t start_vbl_time; |
| 604 | int min_vbl, max_vbl; |
| 605 | int scanline_start; |
| 606 | } debug; |
Maarten Lankhorst | 85a62bf | 2015-09-01 12:15:33 +0200 | [diff] [blame] | 607 | |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 608 | struct intel_crtc_atomic_commit atomic; |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 609 | |
| 610 | /* scalers available on this crtc */ |
| 611 | int num_scalers; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 612 | |
| 613 | struct vlv_wm_state wm_state; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 614 | }; |
| 615 | |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 616 | struct intel_plane_wm_parameters { |
| 617 | uint32_t horiz_pixels; |
Damien Lespiau | ed57cb8 | 2014-07-15 09:21:24 +0200 | [diff] [blame] | 618 | uint32_t vert_pixels; |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 619 | /* |
| 620 | * For packed pixel formats: |
| 621 | * bytes_per_pixel - holds bytes per pixel |
| 622 | * For planar pixel formats: |
| 623 | * bytes_per_pixel - holds bytes per pixel for uv-plane |
| 624 | * y_bytes_per_pixel - holds bytes per pixel for y-plane |
| 625 | */ |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 626 | uint8_t bytes_per_pixel; |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 627 | uint8_t y_bytes_per_pixel; |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 628 | bool enabled; |
| 629 | bool scaled; |
Tvrtko Ursulin | 0fda656 | 2015-02-27 15:12:35 +0000 | [diff] [blame] | 630 | u64 tiling; |
Tvrtko Ursulin | 1fc0a8f | 2015-03-23 11:10:38 +0000 | [diff] [blame] | 631 | unsigned int rotation; |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 632 | uint16_t fifo_size; |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 633 | }; |
| 634 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 635 | struct intel_plane { |
| 636 | struct drm_plane base; |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 637 | int plane; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 638 | enum pipe pipe; |
Damien Lespiau | 2d354c3 | 2012-10-22 18:19:27 +0100 | [diff] [blame] | 639 | bool can_scale; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 640 | int max_downscale; |
Ville Syrjälä | a9ff871 | 2015-06-24 21:59:34 +0300 | [diff] [blame] | 641 | uint32_t frontbuffer_bit; |
Paulo Zanoni | 526682e | 2013-05-24 11:59:18 -0300 | [diff] [blame] | 642 | |
| 643 | /* Since we need to change the watermarks before/after |
| 644 | * enabling/disabling the planes, we need to store the parameters here |
| 645 | * as the other pieces of the struct may not reflect the values we want |
| 646 | * for the watermark calculations. Currently only Haswell uses this. |
| 647 | */ |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 648 | struct intel_plane_wm_parameters wm; |
Paulo Zanoni | 526682e | 2013-05-24 11:59:18 -0300 | [diff] [blame] | 649 | |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 650 | /* |
| 651 | * NOTE: Do not place new plane state fields here (e.g., when adding |
| 652 | * new plane properties). New runtime state should now be placed in |
| 653 | * the intel_plane_state structure and accessed via drm_plane->state. |
| 654 | */ |
| 655 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 656 | void (*update_plane)(struct drm_plane *plane, |
Ville Syrjälä | b39d53f | 2013-08-06 22:24:09 +0300 | [diff] [blame] | 657 | struct drm_crtc *crtc, |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 658 | struct drm_framebuffer *fb, |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 659 | int crtc_x, int crtc_y, |
| 660 | unsigned int crtc_w, unsigned int crtc_h, |
| 661 | uint32_t x, uint32_t y, |
| 662 | uint32_t src_w, uint32_t src_h); |
Ville Syrjälä | b39d53f | 2013-08-06 22:24:09 +0300 | [diff] [blame] | 663 | void (*disable_plane)(struct drm_plane *plane, |
Maarten Lankhorst | 7fabf5e | 2015-06-15 12:33:47 +0200 | [diff] [blame] | 664 | struct drm_crtc *crtc); |
Matt Roper | c59cb17 | 2014-12-01 15:40:16 -0800 | [diff] [blame] | 665 | int (*check_plane)(struct drm_plane *plane, |
Maarten Lankhorst | 061e4b8 | 2015-06-15 12:33:46 +0200 | [diff] [blame] | 666 | struct intel_crtc_state *crtc_state, |
Matt Roper | c59cb17 | 2014-12-01 15:40:16 -0800 | [diff] [blame] | 667 | struct intel_plane_state *state); |
| 668 | void (*commit_plane)(struct drm_plane *plane, |
| 669 | struct intel_plane_state *state); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 670 | }; |
| 671 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 672 | struct intel_watermark_params { |
| 673 | unsigned long fifo_size; |
| 674 | unsigned long max_wm; |
| 675 | unsigned long default_wm; |
| 676 | unsigned long guard_size; |
| 677 | unsigned long cacheline_size; |
| 678 | }; |
| 679 | |
| 680 | struct cxsr_latency { |
| 681 | int is_desktop; |
| 682 | int is_ddr3; |
| 683 | unsigned long fsb_freq; |
| 684 | unsigned long mem_freq; |
| 685 | unsigned long display_sr; |
| 686 | unsigned long display_hpll_disable; |
| 687 | unsigned long cursor_sr; |
| 688 | unsigned long cursor_hpll_disable; |
| 689 | }; |
| 690 | |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 691 | #define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 692 | #define to_intel_crtc(x) container_of(x, struct intel_crtc, base) |
Ander Conselvan de Oliveira | 10f81c1 | 2015-03-20 16:18:01 +0200 | [diff] [blame] | 693 | #define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base) |
Zhenyu Wang | 5daa55e | 2010-03-30 14:39:28 +0800 | [diff] [blame] | 694 | #define to_intel_connector(x) container_of(x, struct intel_connector, base) |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 695 | #define to_intel_encoder(x) container_of(x, struct intel_encoder, base) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 696 | #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 697 | #define to_intel_plane(x) container_of(x, struct intel_plane, base) |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 698 | #define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base) |
Matt Roper | 155e636 | 2014-07-07 18:21:47 -0700 | [diff] [blame] | 699 | #define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 700 | |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 701 | struct intel_hdmi { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 702 | i915_reg_t hdmi_reg; |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 703 | int ddc_bus; |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 704 | bool limited_color_range; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 705 | bool color_range_auto; |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 706 | bool has_hdmi_sink; |
| 707 | bool has_audio; |
| 708 | enum hdmi_force_audio force_audio; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 709 | bool rgb_quant_range_selectable; |
Vandana Kannan | 94a11dd | 2014-06-11 11:06:01 +0530 | [diff] [blame] | 710 | enum hdmi_picture_aspect aspect_ratio; |
Shashank Sharma | d8b4c43 | 2015-09-04 18:56:11 +0530 | [diff] [blame] | 711 | struct intel_connector *attached_connector; |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 712 | void (*write_infoframe)(struct drm_encoder *encoder, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 713 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 714 | const void *frame, ssize_t len); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 715 | void (*set_infoframes)(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 716 | bool enable, |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 717 | const struct drm_display_mode *adjusted_mode); |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 718 | bool (*infoframe_enabled)(struct drm_encoder *encoder, |
| 719 | const struct intel_crtc_state *pipe_config); |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 720 | }; |
| 721 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 722 | struct intel_dp_mst_encoder; |
Adam Jackson | b091cd9 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 723 | #define DP_MAX_DOWNSTREAM_PORTS 0x10 |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 724 | |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 725 | /* |
| 726 | * enum link_m_n_set: |
| 727 | * When platform provides two set of M_N registers for dp, we can |
| 728 | * program them and switch between them incase of DRRS. |
| 729 | * But When only one such register is provided, we have to program the |
| 730 | * required divider value on that registers itself based on the DRRS state. |
| 731 | * |
| 732 | * M1_N1 : Program dp_m_n on M1_N1 registers |
| 733 | * dp_m2_n2 on M2_N2 registers (If supported) |
| 734 | * |
| 735 | * M2_N2 : Program dp_m2_n2 on M1_N1 registers |
| 736 | * M2_N2 registers are not supported |
| 737 | */ |
| 738 | |
| 739 | enum link_m_n_set { |
| 740 | /* Sets the m1_n1 and m2_n2 */ |
| 741 | M1_N1 = 0, |
| 742 | M2_N2 |
| 743 | }; |
| 744 | |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 745 | struct intel_dp { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 746 | i915_reg_t output_reg; |
| 747 | i915_reg_t aux_ch_ctl_reg; |
| 748 | i915_reg_t aux_ch_data_reg[5]; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 749 | uint32_t DP; |
Ville Syrjälä | 901c2da | 2015-08-17 18:05:12 +0300 | [diff] [blame] | 750 | int link_rate; |
| 751 | uint8_t lane_count; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 752 | bool has_audio; |
| 753 | enum hdmi_force_audio force_audio; |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 754 | bool limited_color_range; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 755 | bool color_range_auto; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 756 | uint8_t dpcd[DP_RECEIVER_CAP_SIZE]; |
Shobhit Kumar | 2293bb5 | 2013-07-11 18:44:56 -0300 | [diff] [blame] | 757 | uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE]; |
Adam Jackson | b091cd9 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 758 | uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS]; |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 759 | /* sink rates as reported by DP_SUPPORTED_LINK_RATES */ |
| 760 | uint8_t num_sink_rates; |
| 761 | int sink_rates[DP_MAX_SUPPORTED_RATES]; |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 762 | struct drm_dp_aux aux; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 763 | uint8_t train_set[4]; |
| 764 | int panel_power_up_delay; |
| 765 | int panel_power_down_delay; |
| 766 | int panel_power_cycle_delay; |
| 767 | int backlight_on_delay; |
| 768 | int backlight_off_delay; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 769 | struct delayed_work panel_vdd_work; |
| 770 | bool want_panel_vdd; |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 771 | unsigned long last_power_cycle; |
| 772 | unsigned long last_power_on; |
| 773 | unsigned long last_backlight_off; |
Dave Airlie | 5d42f82 | 2014-08-05 09:04:59 +1000 | [diff] [blame] | 774 | |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 775 | struct notifier_block edp_notifier; |
| 776 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 777 | /* |
| 778 | * Pipe whose power sequencer is currently locked into |
| 779 | * this port. Only relevant on VLV/CHV. |
| 780 | */ |
| 781 | enum pipe pps_pipe; |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 782 | struct edp_power_seq pps_delays; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 783 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 784 | bool can_mst; /* this port supports mst */ |
| 785 | bool is_mst; |
| 786 | int active_mst_links; |
| 787 | /* connector directly attached - won't be use for modeset in mst world */ |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 788 | struct intel_connector *attached_connector; |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 789 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 790 | /* mst connector list */ |
| 791 | struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES]; |
| 792 | struct drm_dp_mst_topology_mgr mst_mgr; |
| 793 | |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 794 | uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index); |
Damien Lespiau | 153b110 | 2014-01-21 13:37:15 +0000 | [diff] [blame] | 795 | /* |
| 796 | * This function returns the value we have to program the AUX_CTL |
| 797 | * register with to kick off an AUX transaction. |
| 798 | */ |
| 799 | uint32_t (*get_aux_send_ctl)(struct intel_dp *dp, |
| 800 | bool has_aux_irq, |
| 801 | int send_bytes, |
| 802 | uint32_t aux_clock_divider); |
Ander Conselvan de Oliveira | ad64217 | 2015-10-23 13:01:49 +0300 | [diff] [blame] | 803 | |
| 804 | /* This is called before a link training is starterd */ |
| 805 | void (*prepare_link_retrain)(struct intel_dp *intel_dp); |
| 806 | |
Mika Kahola | 4e96c97 | 2015-04-29 09:17:39 +0300 | [diff] [blame] | 807 | bool train_set_valid; |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 808 | |
| 809 | /* Displayport compliance testing */ |
| 810 | unsigned long compliance_test_type; |
Todd Previte | 559be30 | 2015-05-04 07:48:20 -0700 | [diff] [blame] | 811 | unsigned long compliance_test_data; |
| 812 | bool compliance_test_active; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 813 | }; |
| 814 | |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 815 | struct intel_digital_port { |
| 816 | struct intel_encoder base; |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 817 | enum port port; |
Stéphane Marchesin | bcf53de | 2013-07-12 13:54:41 -0700 | [diff] [blame] | 818 | u32 saved_port_bits; |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 819 | struct intel_dp dp; |
| 820 | struct intel_hdmi hdmi; |
Daniel Vetter | b2c5c18 | 2015-01-23 06:00:31 +0100 | [diff] [blame] | 821 | enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool); |
Ville Syrjälä | b0b3384 | 2015-07-08 23:45:55 +0300 | [diff] [blame] | 822 | bool release_cl2_override; |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 823 | }; |
| 824 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 825 | struct intel_dp_mst_encoder { |
| 826 | struct intel_encoder base; |
| 827 | enum pipe pipe; |
| 828 | struct intel_digital_port *primary; |
| 829 | void *port; /* store this opaque as its illegal to dereference it */ |
| 830 | }; |
| 831 | |
Ville Syrjälä | 65d64cc | 2015-07-08 23:45:53 +0300 | [diff] [blame] | 832 | static inline enum dpio_channel |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 833 | vlv_dport_to_channel(struct intel_digital_port *dport) |
| 834 | { |
| 835 | switch (dport->port) { |
| 836 | case PORT_B: |
Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 837 | case PORT_D: |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 838 | return DPIO_CH0; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 839 | case PORT_C: |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 840 | return DPIO_CH1; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 841 | default: |
| 842 | BUG(); |
| 843 | } |
| 844 | } |
| 845 | |
Ville Syrjälä | 65d64cc | 2015-07-08 23:45:53 +0300 | [diff] [blame] | 846 | static inline enum dpio_phy |
| 847 | vlv_dport_to_phy(struct intel_digital_port *dport) |
| 848 | { |
| 849 | switch (dport->port) { |
| 850 | case PORT_B: |
| 851 | case PORT_C: |
| 852 | return DPIO_PHY0; |
| 853 | case PORT_D: |
| 854 | return DPIO_PHY1; |
| 855 | default: |
| 856 | BUG(); |
| 857 | } |
| 858 | } |
| 859 | |
| 860 | static inline enum dpio_channel |
Chon Ming Lee | eb69b0e | 2014-04-09 13:28:16 +0300 | [diff] [blame] | 861 | vlv_pipe_to_channel(enum pipe pipe) |
| 862 | { |
| 863 | switch (pipe) { |
| 864 | case PIPE_A: |
| 865 | case PIPE_C: |
| 866 | return DPIO_CH0; |
| 867 | case PIPE_B: |
| 868 | return DPIO_CH1; |
| 869 | default: |
| 870 | BUG(); |
| 871 | } |
| 872 | } |
| 873 | |
Chris Wilson | f875c15 | 2010-09-09 15:44:14 +0100 | [diff] [blame] | 874 | static inline struct drm_crtc * |
| 875 | intel_get_crtc_for_pipe(struct drm_device *dev, int pipe) |
| 876 | { |
| 877 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 878 | return dev_priv->pipe_to_crtc_mapping[pipe]; |
| 879 | } |
| 880 | |
Chris Wilson | 417ae14 | 2011-01-19 15:04:42 +0000 | [diff] [blame] | 881 | static inline struct drm_crtc * |
| 882 | intel_get_crtc_for_plane(struct drm_device *dev, int plane) |
| 883 | { |
| 884 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 885 | return dev_priv->plane_to_crtc_mapping[plane]; |
| 886 | } |
| 887 | |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 888 | struct intel_unpin_work { |
| 889 | struct work_struct work; |
Chris Wilson | b4a98e5 | 2012-11-01 09:26:26 +0000 | [diff] [blame] | 890 | struct drm_crtc *crtc; |
Tvrtko Ursulin | ab8d667 | 2015-02-02 15:44:15 +0000 | [diff] [blame] | 891 | struct drm_framebuffer *old_fb; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 892 | struct drm_i915_gem_object *pending_flip_obj; |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 893 | struct drm_pending_vblank_event *event; |
Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 894 | atomic_t pending; |
| 895 | #define INTEL_FLIP_INACTIVE 0 |
| 896 | #define INTEL_FLIP_PENDING 1 |
| 897 | #define INTEL_FLIP_COMPLETE 2 |
Ville Syrjälä | 75f7f3e | 2014-04-15 21:41:34 +0300 | [diff] [blame] | 898 | u32 flip_count; |
| 899 | u32 gtt_offset; |
John Harrison | f06cc1b | 2014-11-24 18:49:37 +0000 | [diff] [blame] | 900 | struct drm_i915_gem_request *flip_queued_req; |
Ville Syrjälä | 66f59c5 | 2015-09-14 22:43:46 +0300 | [diff] [blame] | 901 | u32 flip_queued_vblank; |
| 902 | u32 flip_ready_vblank; |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 903 | bool enable_stall_check; |
| 904 | }; |
| 905 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 906 | struct intel_load_detect_pipe { |
| 907 | struct drm_framebuffer *release_fb; |
| 908 | bool load_detect_temp; |
| 909 | int dpms_mode; |
| 910 | }; |
Daniel Vetter | b980514 | 2012-08-31 17:37:33 +0200 | [diff] [blame] | 911 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 912 | static inline struct intel_encoder * |
| 913 | intel_attached_encoder(struct drm_connector *connector) |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 914 | { |
| 915 | return to_intel_connector(connector)->encoder; |
| 916 | } |
| 917 | |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 918 | static inline struct intel_digital_port * |
| 919 | enc_to_dig_port(struct drm_encoder *encoder) |
| 920 | { |
| 921 | return container_of(encoder, struct intel_digital_port, base.base); |
| 922 | } |
| 923 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 924 | static inline struct intel_dp_mst_encoder * |
| 925 | enc_to_mst(struct drm_encoder *encoder) |
| 926 | { |
| 927 | return container_of(encoder, struct intel_dp_mst_encoder, base.base); |
| 928 | } |
| 929 | |
Imre Deak | 9ff8c9b | 2013-05-08 13:14:02 +0300 | [diff] [blame] | 930 | static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder) |
| 931 | { |
| 932 | return &enc_to_dig_port(encoder)->dp; |
| 933 | } |
| 934 | |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 935 | static inline struct intel_digital_port * |
| 936 | dp_to_dig_port(struct intel_dp *intel_dp) |
| 937 | { |
| 938 | return container_of(intel_dp, struct intel_digital_port, dp); |
| 939 | } |
| 940 | |
| 941 | static inline struct intel_digital_port * |
| 942 | hdmi_to_dig_port(struct intel_hdmi *intel_hdmi) |
| 943 | { |
| 944 | return container_of(intel_hdmi, struct intel_digital_port, hdmi); |
Paulo Zanoni | 7739c33 | 2012-10-15 15:51:29 -0300 | [diff] [blame] | 945 | } |
| 946 | |
Damien Lespiau | 6af31a6 | 2014-03-28 00:18:33 +0530 | [diff] [blame] | 947 | /* |
| 948 | * Returns the number of planes for this pipe, ie the number of sprites + 1 |
| 949 | * (primary plane). This doesn't count the cursor plane then. |
| 950 | */ |
| 951 | static inline unsigned int intel_num_planes(struct intel_crtc *crtc) |
| 952 | { |
| 953 | return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1; |
| 954 | } |
Damien Lespiau | b0ea7d3 | 2012-12-13 16:09:00 +0000 | [diff] [blame] | 955 | |
Daniel Vetter | 47339cd | 2014-09-30 10:56:46 +0200 | [diff] [blame] | 956 | /* intel_fifo_underrun.c */ |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 957 | bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 958 | enum pipe pipe, bool enable); |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 959 | bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 960 | enum transcoder pch_transcoder, |
| 961 | bool enable); |
Daniel Vetter | 1f7247c | 2014-09-30 10:56:48 +0200 | [diff] [blame] | 962 | void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv, |
| 963 | enum pipe pipe); |
| 964 | void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv, |
| 965 | enum transcoder pch_transcoder); |
Ville Syrjälä | aca7b68 | 2015-10-30 19:22:21 +0200 | [diff] [blame] | 966 | void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv); |
| 967 | void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv); |
Daniel Vetter | 47339cd | 2014-09-30 10:56:46 +0200 | [diff] [blame] | 968 | |
| 969 | /* i915_irq.c */ |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 970 | void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask); |
| 971 | void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask); |
| 972 | void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask); |
| 973 | void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask); |
Imre Deak | 3cc134e | 2014-11-19 15:30:03 +0200 | [diff] [blame] | 974 | void gen6_reset_rps_interrupts(struct drm_device *dev); |
Imre Deak | b900b94 | 2014-11-05 20:48:48 +0200 | [diff] [blame] | 975 | void gen6_enable_rps_interrupts(struct drm_device *dev); |
| 976 | void gen6_disable_rps_interrupts(struct drm_device *dev); |
Imre Deak | 59d02a1 | 2014-12-19 19:33:26 +0200 | [diff] [blame] | 977 | u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask); |
Daniel Vetter | b963291 | 2014-09-30 10:56:44 +0200 | [diff] [blame] | 978 | void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv); |
| 979 | void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv); |
Jesse Barnes | 9df7575f | 2014-06-20 09:29:20 -0700 | [diff] [blame] | 980 | static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv) |
| 981 | { |
| 982 | /* |
| 983 | * We only use drm_irq_uninstall() at unload and VT switch, so |
| 984 | * this is the only thing we need to check. |
| 985 | */ |
Daniel Vetter | 2aeb7d3 | 2014-09-30 10:56:43 +0200 | [diff] [blame] | 986 | return dev_priv->pm.irqs_enabled; |
Jesse Barnes | 9df7575f | 2014-06-20 09:29:20 -0700 | [diff] [blame] | 987 | } |
| 988 | |
Ville Syrjälä | a225f07 | 2014-04-29 13:35:45 +0300 | [diff] [blame] | 989 | int intel_get_crtc_scanline(struct intel_crtc *crtc); |
Damien Lespiau | 4c6c03b | 2015-03-06 18:50:48 +0000 | [diff] [blame] | 990 | void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, |
| 991 | unsigned int pipe_mask); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 992 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 993 | /* intel_crt.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 994 | void intel_crt_init(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 995 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 996 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 997 | /* intel_ddi.c */ |
Ville Syrjälä | e404ba8 | 2015-08-17 18:46:20 +0300 | [diff] [blame] | 998 | void intel_ddi_clk_select(struct intel_encoder *encoder, |
| 999 | const struct intel_crtc_state *pipe_config); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1000 | void intel_prepare_ddi(struct drm_device *dev); |
| 1001 | void hsw_fdi_link_train(struct drm_crtc *crtc); |
| 1002 | void intel_ddi_init(struct drm_device *dev, enum port port); |
| 1003 | enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder); |
| 1004 | bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1005 | void intel_ddi_pll_init(struct drm_device *dev); |
| 1006 | void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc); |
| 1007 | void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv, |
| 1008 | enum transcoder cpu_transcoder); |
| 1009 | void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc); |
| 1010 | void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc); |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 1011 | bool intel_ddi_pll_select(struct intel_crtc *crtc, |
| 1012 | struct intel_crtc_state *crtc_state); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1013 | void intel_ddi_set_pipe_settings(struct drm_crtc *crtc); |
Ander Conselvan de Oliveira | ad64217 | 2015-10-23 13:01:49 +0300 | [diff] [blame] | 1014 | void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1015 | bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector); |
| 1016 | void intel_ddi_fdi_disable(struct drm_crtc *crtc); |
| 1017 | void intel_ddi_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1018 | struct intel_crtc_state *pipe_config); |
Satheeshakrishna M | bcddf61 | 2014-08-22 09:49:10 +0530 | [diff] [blame] | 1019 | struct intel_encoder * |
| 1020 | intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state); |
Eugeni Dodonov | 72662e1 | 2012-05-09 15:37:31 -0300 | [diff] [blame] | 1021 | |
Dave Airlie | 44905a2 | 2014-05-02 13:36:43 +1000 | [diff] [blame] | 1022 | void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1023 | void intel_ddi_clock_get(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1024 | struct intel_crtc_state *pipe_config); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1025 | void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state); |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 1026 | uint32_t ddi_signal_levels(struct intel_dp *intel_dp); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1027 | |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 1028 | /* intel_frontbuffer.c */ |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 1029 | void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj, |
Paulo Zanoni | a4001f1 | 2015-02-13 17:23:44 -0200 | [diff] [blame] | 1030 | enum fb_op_origin origin); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 1031 | void intel_frontbuffer_flip_prepare(struct drm_device *dev, |
| 1032 | unsigned frontbuffer_bits); |
| 1033 | void intel_frontbuffer_flip_complete(struct drm_device *dev, |
| 1034 | unsigned frontbuffer_bits); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 1035 | void intel_frontbuffer_flip(struct drm_device *dev, |
Daniel Vetter | fdbff92 | 2015-06-18 11:23:24 +0200 | [diff] [blame] | 1036 | unsigned frontbuffer_bits); |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 1037 | unsigned int intel_fb_align_height(struct drm_device *dev, |
| 1038 | unsigned int height, |
| 1039 | uint32_t pixel_format, |
| 1040 | uint64_t fb_format_modifier); |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 1041 | void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire, |
| 1042 | enum fb_op_origin origin); |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 1043 | u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier, |
| 1044 | uint32_t pixel_format); |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 1045 | |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 1046 | /* intel_audio.c */ |
| 1047 | void intel_init_audio(struct drm_device *dev); |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 1048 | void intel_audio_codec_enable(struct intel_encoder *encoder); |
| 1049 | void intel_audio_codec_disable(struct intel_encoder *encoder); |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 1050 | void i915_audio_component_init(struct drm_i915_private *dev_priv); |
| 1051 | void i915_audio_component_cleanup(struct drm_i915_private *dev_priv); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 1052 | |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 1053 | /* intel_display.c */ |
Matt Roper | 65a3fea | 2015-01-21 16:35:42 -0800 | [diff] [blame] | 1054 | extern const struct drm_plane_funcs intel_plane_funcs; |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 1055 | bool intel_has_pending_fb_unpin(struct drm_device *dev); |
| 1056 | int intel_pch_rawclk(struct drm_device *dev); |
Jani Nikula | 79e50a4 | 2015-08-26 10:58:20 +0300 | [diff] [blame] | 1057 | int intel_hrawclk(struct drm_device *dev); |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 1058 | void intel_mark_busy(struct drm_device *dev); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1059 | void intel_mark_idle(struct drm_device *dev); |
| 1060 | void intel_crtc_restore_mode(struct drm_crtc *crtc); |
Maarten Lankhorst | 70e0bd7 | 2015-07-13 16:30:29 +0200 | [diff] [blame] | 1061 | int intel_display_suspend(struct drm_device *dev); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1062 | void intel_encoder_destroy(struct drm_encoder *encoder); |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 1063 | int intel_connector_init(struct intel_connector *); |
| 1064 | struct intel_connector *intel_connector_alloc(void); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1065 | bool intel_connector_get_hw_state(struct intel_connector *connector); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1066 | void intel_connector_attach_encoder(struct intel_connector *connector, |
| 1067 | struct intel_encoder *encoder); |
| 1068 | struct drm_encoder *intel_best_encoder(struct drm_connector *connector); |
| 1069 | struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev, |
| 1070 | struct drm_crtc *crtc); |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 1071 | enum pipe intel_get_pipe_from_connector(struct intel_connector *connector); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1072 | int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data, |
| 1073 | struct drm_file *file_priv); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1074 | enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv, |
| 1075 | enum pipe pipe); |
Damien Lespiau | 4093561 | 2014-10-29 11:16:59 +0000 | [diff] [blame] | 1076 | bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type); |
Daniel Vetter | 4f905cf9 | 2014-09-15 14:12:21 +0200 | [diff] [blame] | 1077 | static inline void |
| 1078 | intel_wait_for_vblank(struct drm_device *dev, int pipe) |
| 1079 | { |
| 1080 | drm_wait_one_vblank(dev, pipe); |
| 1081 | } |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1082 | static inline void |
| 1083 | intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe) |
| 1084 | { |
| 1085 | const struct intel_crtc *crtc = |
| 1086 | to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe)); |
| 1087 | |
| 1088 | if (crtc->active) |
| 1089 | intel_wait_for_vblank(dev, pipe); |
| 1090 | } |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1091 | int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp); |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1092 | void vlv_wait_port_ready(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 1093 | struct intel_digital_port *dport, |
| 1094 | unsigned int expected_mask); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1095 | bool intel_get_load_detect_pipe(struct drm_connector *connector, |
| 1096 | struct drm_display_mode *mode, |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 1097 | struct intel_load_detect_pipe *old, |
| 1098 | struct drm_modeset_acquire_ctx *ctx); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1099 | void intel_release_load_detect_pipe(struct drm_connector *connector, |
Ander Conselvan de Oliveira | 49172fe | 2015-03-20 16:18:02 +0200 | [diff] [blame] | 1100 | struct intel_load_detect_pipe *old, |
| 1101 | struct drm_modeset_acquire_ctx *ctx); |
Tvrtko Ursulin | 850c4cd | 2014-10-30 16:39:38 +0000 | [diff] [blame] | 1102 | int intel_pin_and_fence_fb_obj(struct drm_plane *plane, |
| 1103 | struct drm_framebuffer *fb, |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 1104 | const struct drm_plane_state *plane_state); |
Daniel Vetter | a8bb681 | 2014-02-10 18:00:39 +0100 | [diff] [blame] | 1105 | struct drm_framebuffer * |
| 1106 | __intel_framebuffer_create(struct drm_device *dev, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1107 | struct drm_mode_fb_cmd2 *mode_cmd, |
| 1108 | struct drm_i915_gem_object *obj); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1109 | void intel_prepare_page_flip(struct drm_device *dev, int plane); |
| 1110 | void intel_finish_page_flip(struct drm_device *dev, int pipe); |
| 1111 | void intel_finish_page_flip_plane(struct drm_device *dev, int plane); |
Chris Wilson | d6bbafa | 2014-09-05 07:13:24 +0100 | [diff] [blame] | 1112 | void intel_check_page_flip(struct drm_device *dev, int pipe); |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 1113 | int intel_prepare_plane_fb(struct drm_plane *plane, |
Tvrtko Ursulin | d136dfe | 2015-03-03 14:22:31 +0000 | [diff] [blame] | 1114 | const struct drm_plane_state *new_state); |
Matt Roper | 38f3ce3 | 2014-12-02 07:45:25 -0800 | [diff] [blame] | 1115 | void intel_cleanup_plane_fb(struct drm_plane *plane, |
Tvrtko Ursulin | d136dfe | 2015-03-03 14:22:31 +0000 | [diff] [blame] | 1116 | const struct drm_plane_state *old_state); |
Matt Roper | a98b343 | 2015-01-21 16:35:43 -0800 | [diff] [blame] | 1117 | int intel_plane_atomic_get_property(struct drm_plane *plane, |
| 1118 | const struct drm_plane_state *state, |
| 1119 | struct drm_property *property, |
| 1120 | uint64_t *val); |
| 1121 | int intel_plane_atomic_set_property(struct drm_plane *plane, |
| 1122 | struct drm_plane_state *state, |
| 1123 | struct drm_property *property, |
| 1124 | uint64_t val); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 1125 | int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state, |
| 1126 | struct drm_plane_state *plane_state); |
Daniel Vetter | 716c2e5 | 2014-06-25 22:02:02 +0300 | [diff] [blame] | 1127 | |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 1128 | unsigned int |
| 1129 | intel_tile_height(struct drm_device *dev, uint32_t pixel_format, |
Tvrtko Ursulin | fe47ea0 | 2015-09-21 10:45:32 +0100 | [diff] [blame] | 1130 | uint64_t fb_format_modifier, unsigned int plane); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 1131 | |
Tvrtko Ursulin | 121920f | 2015-03-23 11:10:37 +0000 | [diff] [blame] | 1132 | static inline bool |
| 1133 | intel_rotation_90_or_270(unsigned int rotation) |
| 1134 | { |
| 1135 | return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270)); |
| 1136 | } |
| 1137 | |
Sonika Jindal | 3b7a511 | 2015-04-10 14:37:29 +0530 | [diff] [blame] | 1138 | void intel_create_rotation_property(struct drm_device *dev, |
| 1139 | struct intel_plane *plane); |
| 1140 | |
Daniel Vetter | 716c2e5 | 2014-06-25 22:02:02 +0300 | [diff] [blame] | 1141 | /* shared dpll functions */ |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1142 | struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc); |
| 1143 | void assert_shared_dpll(struct drm_i915_private *dev_priv, |
| 1144 | struct intel_shared_dpll *pll, |
| 1145 | bool state); |
| 1146 | #define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true) |
| 1147 | #define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false) |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 1148 | struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc, |
| 1149 | struct intel_crtc_state *state); |
Daniel Vetter | 716c2e5 | 2014-06-25 22:02:02 +0300 | [diff] [blame] | 1150 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 1151 | void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe, |
| 1152 | const struct dpll *dpll); |
| 1153 | void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe); |
| 1154 | |
Daniel Vetter | 716c2e5 | 2014-06-25 22:02:02 +0300 | [diff] [blame] | 1155 | /* modesetting asserts */ |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 1156 | void assert_panel_unlocked(struct drm_i915_private *dev_priv, |
| 1157 | enum pipe pipe); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1158 | void assert_pll(struct drm_i915_private *dev_priv, |
| 1159 | enum pipe pipe, bool state); |
| 1160 | #define assert_pll_enabled(d, p) assert_pll(d, p, true) |
| 1161 | #define assert_pll_disabled(d, p) assert_pll(d, p, false) |
| 1162 | void assert_fdi_rx_pll(struct drm_i915_private *dev_priv, |
| 1163 | enum pipe pipe, bool state); |
| 1164 | #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true) |
| 1165 | #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false) |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1166 | void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1167 | #define assert_pipe_enabled(d, p) assert_pipe(d, p, true) |
| 1168 | #define assert_pipe_disabled(d, p) assert_pipe(d, p, false) |
Ville Syrjälä | 4e9a86b | 2015-06-11 16:31:14 +0300 | [diff] [blame] | 1169 | unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv, |
| 1170 | int *x, int *y, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1171 | unsigned int tiling_mode, |
| 1172 | unsigned int bpp, |
| 1173 | unsigned int pitch); |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 1174 | void intel_prepare_reset(struct drm_device *dev); |
| 1175 | void intel_finish_reset(struct drm_device *dev); |
Paulo Zanoni | a14cb6f | 2014-03-07 20:08:17 -0300 | [diff] [blame] | 1176 | void hsw_enable_pc8(struct drm_i915_private *dev_priv); |
| 1177 | void hsw_disable_pc8(struct drm_i915_private *dev_priv); |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 1178 | void broxton_init_cdclk(struct drm_device *dev); |
| 1179 | void broxton_uninit_cdclk(struct drm_device *dev); |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 1180 | void broxton_ddi_phy_init(struct drm_device *dev); |
| 1181 | void broxton_ddi_phy_uninit(struct drm_device *dev); |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 1182 | void bxt_enable_dc9(struct drm_i915_private *dev_priv); |
| 1183 | void bxt_disable_dc9(struct drm_i915_private *dev_priv); |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 1184 | void skl_init_cdclk(struct drm_i915_private *dev_priv); |
Shobhit Kumar | c73666f | 2015-10-20 18:13:12 +0530 | [diff] [blame] | 1185 | int skl_sanitize_cdclk(struct drm_i915_private *dev_priv); |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 1186 | void skl_uninit_cdclk(struct drm_i915_private *dev_priv); |
Animesh Manna | 0a9d2be | 2015-09-29 11:01:59 +0530 | [diff] [blame] | 1187 | void skl_enable_dc6(struct drm_i915_private *dev_priv); |
| 1188 | void skl_disable_dc6(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1189 | void intel_dp_get_m_n(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1190 | struct intel_crtc_state *pipe_config); |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 1191 | void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1192 | int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n); |
| 1193 | void |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1194 | ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config, |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1195 | int dotclock); |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 1196 | bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock, |
| 1197 | intel_clock_t *best_clock); |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 1198 | int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock); |
| 1199 | |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1200 | bool intel_crtc_active(struct drm_crtc *crtc); |
Ville Syrjälä | 20bc8673 | 2013-10-01 18:02:17 +0300 | [diff] [blame] | 1201 | void hsw_enable_ips(struct intel_crtc *crtc); |
| 1202 | void hsw_disable_ips(struct intel_crtc *crtc); |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 1203 | enum intel_display_power_domain |
| 1204 | intel_display_port_power_domain(struct intel_encoder *intel_encoder); |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 1205 | enum intel_display_power_domain |
| 1206 | intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder); |
Daniel Vetter | f6a8328 | 2014-02-11 15:28:57 -0800 | [diff] [blame] | 1207 | void intel_mode_from_pipe_config(struct drm_display_mode *mode, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1208 | struct intel_crtc_state *pipe_config); |
Ville Syrjälä | e2fcdaa | 2014-08-06 14:02:51 +0300 | [diff] [blame] | 1209 | void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file); |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 1210 | |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 1211 | int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 1212 | int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1213 | |
Mika Kuoppala | 44eb0cb | 2015-10-30 13:26:15 +0200 | [diff] [blame] | 1214 | u32 intel_plane_obj_offset(struct intel_plane *intel_plane, |
| 1215 | struct drm_i915_gem_object *obj, |
| 1216 | unsigned int plane); |
Tvrtko Ursulin | dedf278 | 2015-09-21 10:45:35 +0100 | [diff] [blame] | 1217 | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 1218 | u32 skl_plane_ctl_format(uint32_t pixel_format); |
| 1219 | u32 skl_plane_ctl_tiling(uint64_t fb_modifier); |
| 1220 | u32 skl_plane_ctl_rotation(unsigned int rotation); |
Tvrtko Ursulin | 121920f | 2015-03-23 11:10:37 +0000 | [diff] [blame] | 1221 | |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 1222 | /* intel_csr.c */ |
Daniel Vetter | f444837 | 2015-10-28 23:59:02 +0200 | [diff] [blame] | 1223 | void intel_csr_ucode_init(struct drm_i915_private *); |
| 1224 | void intel_csr_load_program(struct drm_i915_private *); |
| 1225 | void intel_csr_ucode_fini(struct drm_i915_private *); |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 1226 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1227 | /* intel_dp.c */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1228 | void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1229 | bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port, |
| 1230 | struct intel_connector *intel_connector); |
Ville Syrjälä | 901c2da | 2015-08-17 18:05:12 +0300 | [diff] [blame] | 1231 | void intel_dp_set_link_params(struct intel_dp *intel_dp, |
| 1232 | const struct intel_crtc_state *pipe_config); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1233 | void intel_dp_start_link_train(struct intel_dp *intel_dp); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1234 | void intel_dp_stop_link_train(struct intel_dp *intel_dp); |
| 1235 | void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode); |
| 1236 | void intel_dp_encoder_destroy(struct drm_encoder *encoder); |
Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 1237 | int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1238 | bool intel_dp_compute_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1239 | struct intel_crtc_state *pipe_config); |
Ville Syrjälä | 5d8a775 | 2013-11-01 18:22:39 +0200 | [diff] [blame] | 1240 | bool intel_dp_is_edp(struct drm_device *dev, enum port port); |
Daniel Vetter | b2c5c18 | 2015-01-23 06:00:31 +0100 | [diff] [blame] | 1241 | enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, |
| 1242 | bool long_hpd); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1243 | void intel_edp_backlight_on(struct intel_dp *intel_dp); |
| 1244 | void intel_edp_backlight_off(struct intel_dp *intel_dp); |
Jani Nikula | 24f3e09 | 2014-03-17 16:43:36 +0200 | [diff] [blame] | 1245 | void intel_edp_panel_vdd_on(struct intel_dp *intel_dp); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1246 | void intel_edp_panel_on(struct intel_dp *intel_dp); |
| 1247 | void intel_edp_panel_off(struct intel_dp *intel_dp); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1248 | void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector); |
| 1249 | void intel_dp_mst_suspend(struct drm_device *dev); |
| 1250 | void intel_dp_mst_resume(struct drm_device *dev); |
Ville Syrjälä | 50fec21 | 2015-03-12 17:10:34 +0200 | [diff] [blame] | 1251 | int intel_dp_max_link_rate(struct intel_dp *intel_dp); |
Ville Syrjälä | ed4e9c1 | 2015-03-12 17:10:36 +0200 | [diff] [blame] | 1252 | int intel_dp_rate_select(struct intel_dp *intel_dp, int rate); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1253 | void intel_dp_hot_plug(struct intel_encoder *intel_encoder); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 1254 | void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv); |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1255 | uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes); |
Matt Roper | 4a3b876 | 2014-12-23 10:41:51 -0800 | [diff] [blame] | 1256 | void intel_plane_destroy(struct drm_plane *plane); |
Vandana Kannan | c395578 | 2015-01-22 15:17:40 +0530 | [diff] [blame] | 1257 | void intel_edp_drrs_enable(struct intel_dp *intel_dp); |
| 1258 | void intel_edp_drrs_disable(struct intel_dp *intel_dp); |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 1259 | void intel_edp_drrs_invalidate(struct drm_device *dev, |
| 1260 | unsigned frontbuffer_bits); |
| 1261 | void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits); |
Sonika Jindal | 237ed86 | 2015-09-15 09:44:20 +0530 | [diff] [blame] | 1262 | bool intel_digital_port_connected(struct drm_i915_private *dev_priv, |
| 1263 | struct intel_digital_port *port); |
Ander Conselvan de Oliveira | 6fa2d19 | 2015-08-31 11:23:28 +0300 | [diff] [blame] | 1264 | void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config); |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1265 | |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 1266 | void |
| 1267 | intel_dp_program_link_training_pattern(struct intel_dp *intel_dp, |
| 1268 | uint8_t dp_train_pat); |
| 1269 | void |
| 1270 | intel_dp_set_signal_levels(struct intel_dp *intel_dp); |
| 1271 | void intel_dp_set_idle_link_train(struct intel_dp *intel_dp); |
| 1272 | uint8_t |
| 1273 | intel_dp_voltage_max(struct intel_dp *intel_dp); |
| 1274 | uint8_t |
| 1275 | intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing); |
| 1276 | void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock, |
| 1277 | uint8_t *link_bw, uint8_t *rate_select); |
Ander Conselvan de Oliveira | e588fa1 | 2015-10-23 13:01:50 +0300 | [diff] [blame] | 1278 | bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp); |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 1279 | bool |
| 1280 | intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]); |
| 1281 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1282 | /* intel_dp_mst.c */ |
| 1283 | int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id); |
| 1284 | void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1285 | /* intel_dsi.c */ |
Damien Lespiau | 4328633d | 2014-05-28 12:30:56 +0100 | [diff] [blame] | 1286 | void intel_dsi_init(struct drm_device *dev); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1287 | |
| 1288 | |
| 1289 | /* intel_dvo.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1290 | void intel_dvo_init(struct drm_device *dev); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1291 | |
| 1292 | |
Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 1293 | /* legacy fbdev emulation in intel_fbdev.c */ |
Daniel Vetter | 0695726 | 2015-08-10 13:34:08 +0200 | [diff] [blame] | 1294 | #ifdef CONFIG_DRM_FBDEV_EMULATION |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1295 | extern int intel_fbdev_init(struct drm_device *dev); |
Ville Syrjälä | e00bf69 | 2015-11-06 15:08:33 +0200 | [diff] [blame] | 1296 | extern void intel_fbdev_initial_config_async(struct drm_device *dev); |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1297 | extern void intel_fbdev_fini(struct drm_device *dev); |
Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 1298 | extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous); |
Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 1299 | extern void intel_fbdev_output_poll_changed(struct drm_device *dev); |
| 1300 | extern void intel_fbdev_restore_mode(struct drm_device *dev); |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1301 | #else |
| 1302 | static inline int intel_fbdev_init(struct drm_device *dev) |
| 1303 | { |
| 1304 | return 0; |
| 1305 | } |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1306 | |
Ville Syrjälä | e00bf69 | 2015-11-06 15:08:33 +0200 | [diff] [blame] | 1307 | static inline void intel_fbdev_initial_config_async(struct drm_device *dev) |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1308 | { |
| 1309 | } |
| 1310 | |
| 1311 | static inline void intel_fbdev_fini(struct drm_device *dev) |
| 1312 | { |
| 1313 | } |
| 1314 | |
Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 1315 | static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous) |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1316 | { |
| 1317 | } |
| 1318 | |
Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 1319 | static inline void intel_fbdev_restore_mode(struct drm_device *dev) |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1320 | { |
| 1321 | } |
| 1322 | #endif |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1323 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1324 | /* intel_fbc.c */ |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 1325 | bool intel_fbc_enabled(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 754d113 | 2015-10-13 19:13:25 -0300 | [diff] [blame^] | 1326 | void intel_fbc_update(struct intel_crtc *crtc); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1327 | void intel_fbc_init(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 1328 | void intel_fbc_disable(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1329 | void intel_fbc_disable_crtc(struct intel_crtc *crtc); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1330 | void intel_fbc_invalidate(struct drm_i915_private *dev_priv, |
| 1331 | unsigned int frontbuffer_bits, |
| 1332 | enum fb_op_origin origin); |
| 1333 | void intel_fbc_flush(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 6f4551f | 2015-07-14 16:29:10 -0300 | [diff] [blame] | 1334 | unsigned int frontbuffer_bits, enum fb_op_origin origin); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 1335 | void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1336 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1337 | /* intel_hdmi.c */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1338 | void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1339 | void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port, |
| 1340 | struct intel_connector *intel_connector); |
| 1341 | struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder); |
| 1342 | bool intel_hdmi_compute_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1343 | struct intel_crtc_state *pipe_config); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1344 | |
| 1345 | |
| 1346 | /* intel_lvds.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1347 | void intel_lvds_init(struct drm_device *dev); |
| 1348 | bool intel_is_dual_link_lvds(struct drm_device *dev); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1349 | |
| 1350 | |
| 1351 | /* intel_modes.c */ |
| 1352 | int intel_connector_update_modes(struct drm_connector *connector, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1353 | struct edid *edid); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1354 | int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1355 | void intel_attach_force_audio_property(struct drm_connector *connector); |
| 1356 | void intel_attach_broadcast_rgb_property(struct drm_connector *connector); |
Ville Syrjälä | 7949dd4 | 2015-09-25 16:39:30 +0300 | [diff] [blame] | 1357 | void intel_attach_aspect_ratio_property(struct drm_connector *connector); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1358 | |
| 1359 | |
| 1360 | /* intel_overlay.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1361 | void intel_setup_overlay(struct drm_device *dev); |
| 1362 | void intel_cleanup_overlay(struct drm_device *dev); |
| 1363 | int intel_overlay_switch_off(struct intel_overlay *overlay); |
| 1364 | int intel_overlay_put_image(struct drm_device *dev, void *data, |
| 1365 | struct drm_file *file_priv); |
| 1366 | int intel_overlay_attrs(struct drm_device *dev, void *data, |
| 1367 | struct drm_file *file_priv); |
Ville Syrjälä | 1362b77 | 2014-11-26 17:07:29 +0200 | [diff] [blame] | 1368 | void intel_overlay_reset(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1369 | |
| 1370 | |
| 1371 | /* intel_panel.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1372 | int intel_panel_init(struct intel_panel *panel, |
Vandana Kannan | 4b6ed68 | 2014-02-11 14:26:36 +0530 | [diff] [blame] | 1373 | struct drm_display_mode *fixed_mode, |
| 1374 | struct drm_display_mode *downclock_mode); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1375 | void intel_panel_fini(struct intel_panel *panel); |
| 1376 | void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode, |
| 1377 | struct drm_display_mode *adjusted_mode); |
| 1378 | void intel_pch_panel_fitting(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1379 | struct intel_crtc_state *pipe_config, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1380 | int fitting_mode); |
| 1381 | void intel_gmch_panel_fitting(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1382 | struct intel_crtc_state *pipe_config, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1383 | int fitting_mode); |
Jani Nikula | 6dda730 | 2014-06-24 18:27:40 +0300 | [diff] [blame] | 1384 | void intel_panel_set_backlight_acpi(struct intel_connector *connector, |
| 1385 | u32 level, u32 max); |
Ville Syrjälä | 6517d27 | 2014-11-07 11:16:02 +0200 | [diff] [blame] | 1386 | int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe); |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 1387 | void intel_panel_enable_backlight(struct intel_connector *connector); |
| 1388 | void intel_panel_disable_backlight(struct intel_connector *connector); |
Jani Nikula | db31af1 | 2013-11-08 16:48:53 +0200 | [diff] [blame] | 1389 | void intel_panel_destroy_backlight(struct drm_connector *connector); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1390 | enum drm_connector_status intel_panel_detect(struct drm_device *dev); |
Vandana Kannan | ec9ed19 | 2013-12-10 13:37:36 +0530 | [diff] [blame] | 1391 | extern struct drm_display_mode *intel_find_panel_downclock( |
| 1392 | struct drm_device *dev, |
| 1393 | struct drm_display_mode *fixed_mode, |
| 1394 | struct drm_connector *connector); |
Ville Syrjälä | 0962c3c | 2014-11-07 15:19:46 +0200 | [diff] [blame] | 1395 | void intel_backlight_register(struct drm_device *dev); |
| 1396 | void intel_backlight_unregister(struct drm_device *dev); |
| 1397 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1398 | |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1399 | /* intel_psr.c */ |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1400 | void intel_psr_enable(struct intel_dp *intel_dp); |
| 1401 | void intel_psr_disable(struct intel_dp *intel_dp); |
| 1402 | void intel_psr_invalidate(struct drm_device *dev, |
Daniel Vetter | 20c8838 | 2015-06-18 10:30:27 +0200 | [diff] [blame] | 1403 | unsigned frontbuffer_bits); |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1404 | void intel_psr_flush(struct drm_device *dev, |
Rodrigo Vivi | 169de13 | 2015-07-08 16:21:31 -0700 | [diff] [blame] | 1405 | unsigned frontbuffer_bits, |
| 1406 | enum fb_op_origin origin); |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1407 | void intel_psr_init(struct drm_device *dev); |
Daniel Vetter | 20c8838 | 2015-06-18 10:30:27 +0200 | [diff] [blame] | 1408 | void intel_psr_single_frame_update(struct drm_device *dev, |
| 1409 | unsigned frontbuffer_bits); |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1410 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1411 | /* intel_runtime_pm.c */ |
| 1412 | int intel_power_domains_init(struct drm_i915_private *); |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 1413 | void intel_power_domains_fini(struct drm_i915_private *); |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 1414 | void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume); |
| 1415 | void intel_power_domains_suspend(struct drm_i915_private *dev_priv); |
Damien Lespiau | 2f693e2 | 2015-11-04 19:24:12 +0200 | [diff] [blame] | 1416 | void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv); |
| 1417 | void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv); |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 1418 | void intel_runtime_pm_enable(struct drm_i915_private *dev_priv); |
Daniel Stone | 9895ad0 | 2015-11-20 15:55:33 +0000 | [diff] [blame] | 1419 | const char * |
| 1420 | intel_display_power_domain_str(enum intel_display_power_domain domain); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1421 | |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 1422 | bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv, |
| 1423 | enum intel_display_power_domain domain); |
| 1424 | bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv, |
| 1425 | enum intel_display_power_domain domain); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1426 | void intel_display_power_get(struct drm_i915_private *dev_priv, |
| 1427 | enum intel_display_power_domain domain); |
| 1428 | void intel_display_power_put(struct drm_i915_private *dev_priv, |
| 1429 | enum intel_display_power_domain domain); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1430 | void intel_runtime_pm_get(struct drm_i915_private *dev_priv); |
| 1431 | void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv); |
| 1432 | void intel_runtime_pm_put(struct drm_i915_private *dev_priv); |
| 1433 | |
Daniel Vetter | d9bc89d9 | 2014-09-30 10:56:40 +0200 | [diff] [blame] | 1434 | void intel_display_set_init_power(struct drm_i915_private *dev, bool enable); |
| 1435 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1436 | void chv_phy_powergate_lanes(struct intel_encoder *encoder, |
| 1437 | bool override, unsigned int mask); |
Ville Syrjälä | b0b3384 | 2015-07-08 23:45:55 +0300 | [diff] [blame] | 1438 | bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy, |
| 1439 | enum dpio_channel ch, bool override); |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1440 | |
| 1441 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1442 | /* intel_pm.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1443 | void intel_init_clock_gating(struct drm_device *dev); |
| 1444 | void intel_suspend_hw(struct drm_device *dev); |
Damien Lespiau | 546c81f | 2014-05-13 15:30:26 +0100 | [diff] [blame] | 1445 | int ilk_wm_max_level(const struct drm_device *dev); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1446 | void intel_update_watermarks(struct drm_crtc *crtc); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1447 | void intel_init_pm(struct drm_device *dev); |
Daniel Vetter | f742a55 | 2013-12-06 10:17:53 +0100 | [diff] [blame] | 1448 | void intel_pm_setup(struct drm_device *dev); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1449 | void intel_gpu_ips_init(struct drm_i915_private *dev_priv); |
| 1450 | void intel_gpu_ips_teardown(void); |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 1451 | void intel_init_gt_powersave(struct drm_device *dev); |
| 1452 | void intel_cleanup_gt_powersave(struct drm_device *dev); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1453 | void intel_enable_gt_powersave(struct drm_device *dev); |
| 1454 | void intel_disable_gt_powersave(struct drm_device *dev); |
Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 1455 | void intel_suspend_gt_powersave(struct drm_device *dev); |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 1456 | void intel_reset_gt_powersave(struct drm_device *dev); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1457 | void gen6_update_ring_freq(struct drm_device *dev); |
Chris Wilson | 43cf3bf | 2015-03-18 09:48:22 +0000 | [diff] [blame] | 1458 | void gen6_rps_busy(struct drm_i915_private *dev_priv); |
| 1459 | void gen6_rps_reset_ei(struct drm_i915_private *dev_priv); |
Daniel Vetter | 076e29f | 2013-10-08 19:39:29 +0200 | [diff] [blame] | 1460 | void gen6_rps_idle(struct drm_i915_private *dev_priv); |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 1461 | void gen6_rps_boost(struct drm_i915_private *dev_priv, |
Chris Wilson | e61b995 | 2015-04-27 13:41:24 +0100 | [diff] [blame] | 1462 | struct intel_rps_client *rps, |
| 1463 | unsigned long submitted); |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 1464 | void intel_queue_rps_boost_for_request(struct drm_device *dev, |
Daniel Vetter | eed29a5 | 2015-05-21 14:21:25 +0200 | [diff] [blame] | 1465 | struct drm_i915_gem_request *req); |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 1466 | void vlv_wm_get_hw_state(struct drm_device *dev); |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 1467 | void ilk_wm_get_hw_state(struct drm_device *dev); |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 1468 | void skl_wm_get_hw_state(struct drm_device *dev); |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 1469 | void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv, |
| 1470 | struct skl_ddb_allocation *ddb /* out */); |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 1471 | uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1472 | |
| 1473 | /* intel_sdvo.c */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1474 | bool intel_sdvo_init(struct drm_device *dev, |
| 1475 | i915_reg_t reg, enum port port); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1476 | |
| 1477 | |
| 1478 | /* intel_sprite.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1479 | int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1480 | int intel_sprite_set_colorkey(struct drm_device *dev, void *data, |
| 1481 | struct drm_file *file_priv); |
Maarten Lankhorst | 34e0adb | 2015-08-31 13:04:25 +0200 | [diff] [blame] | 1482 | void intel_pipe_update_start(struct intel_crtc *crtc); |
| 1483 | void intel_pipe_update_end(struct intel_crtc *crtc); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1484 | |
| 1485 | /* intel_tv.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1486 | void intel_tv_init(struct drm_device *dev); |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 1487 | |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 1488 | /* intel_atomic.c */ |
Matt Roper | 2545e4a | 2015-01-22 16:51:27 -0800 | [diff] [blame] | 1489 | int intel_connector_atomic_get_property(struct drm_connector *connector, |
| 1490 | const struct drm_connector_state *state, |
| 1491 | struct drm_property *property, |
| 1492 | uint64_t *val); |
Matt Roper | 1356837 | 2015-01-21 16:35:47 -0800 | [diff] [blame] | 1493 | struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc); |
| 1494 | void intel_crtc_destroy_state(struct drm_crtc *crtc, |
| 1495 | struct drm_crtc_state *state); |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 1496 | struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev); |
| 1497 | void intel_atomic_state_clear(struct drm_atomic_state *); |
| 1498 | struct intel_shared_dpll_config * |
| 1499 | intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s); |
| 1500 | |
Ander Conselvan de Oliveira | 10f81c1 | 2015-03-20 16:18:01 +0200 | [diff] [blame] | 1501 | static inline struct intel_crtc_state * |
| 1502 | intel_atomic_get_crtc_state(struct drm_atomic_state *state, |
| 1503 | struct intel_crtc *crtc) |
| 1504 | { |
| 1505 | struct drm_crtc_state *crtc_state; |
| 1506 | crtc_state = drm_atomic_get_crtc_state(state, &crtc->base); |
| 1507 | if (IS_ERR(crtc_state)) |
Fabian Frederick | 0b6cc18 | 2015-04-25 11:34:29 +0200 | [diff] [blame] | 1508 | return ERR_CAST(crtc_state); |
Ander Conselvan de Oliveira | 10f81c1 | 2015-03-20 16:18:01 +0200 | [diff] [blame] | 1509 | |
| 1510 | return to_intel_crtc_state(crtc_state); |
| 1511 | } |
Chandra Konduru | d03c93d | 2015-04-09 16:42:46 -0700 | [diff] [blame] | 1512 | int intel_atomic_setup_scalers(struct drm_device *dev, |
| 1513 | struct intel_crtc *intel_crtc, |
| 1514 | struct intel_crtc_state *crtc_state); |
Matt Roper | 5ee67f1 | 2015-01-21 16:35:44 -0800 | [diff] [blame] | 1515 | |
| 1516 | /* intel_atomic_plane.c */ |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 1517 | struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane); |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 1518 | struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane); |
| 1519 | void intel_plane_destroy_state(struct drm_plane *plane, |
| 1520 | struct drm_plane_state *state); |
| 1521 | extern const struct drm_plane_helper_funcs intel_plane_helper_funcs; |
| 1522 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1523 | #endif /* __INTEL_DRV_H__ */ |