blob: e5652d82d79e13098a23ca5a80596396e53a8a08 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02003 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
Johannes Berg8b4139d2014-07-24 14:05:26 +02004 * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07005 *
6 * Portions of this file are derived from the ipw3945 project, as well
7 * as portions of the ieee80211 subsystem header files.
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc.,
20 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
21 *
22 * The full GNU General Public License is included in this distribution in the
23 * file called LICENSE.
24 *
25 * Contact Information:
26 * Intel Linux Wireless <ilw@linux.intel.com>
27 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
28 *
29 *****************************************************************************/
30#ifndef __iwl_trans_int_pcie_h__
31#define __iwl_trans_int_pcie_h__
32
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070033#include <linux/spinlock.h>
34#include <linux/interrupt.h>
35#include <linux/skbuff.h>
Johannes Berg13df1aa2012-03-06 13:31:00 -080036#include <linux/wait.h>
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070037#include <linux/pci.h>
Johannes Berg7c5ba4a2012-04-09 17:46:54 -070038#include <linux/timer.h>
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070039
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070040#include "iwl-fh.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070041#include "iwl-csr.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070042#include "iwl-trans.h"
43#include "iwl-debug.h"
44#include "iwl-io.h"
Emmanuel Grumbach02e38352012-02-09 16:08:15 +020045#include "iwl-op-mode.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070046
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070047struct iwl_host_cmd;
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070048
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070049/*This file includes the declaration that are internal to the
50 * trans_pcie layer */
51
Johannes Berg48a2d662012-03-05 11:24:39 -080052struct iwl_rx_mem_buffer {
53 dma_addr_t page_dma;
54 struct page *page;
55 struct list_head list;
56};
57
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070058/**
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -070059 * struct isr_statistics - interrupt statistics
60 *
61 */
62struct isr_statistics {
63 u32 hw;
64 u32 sw;
65 u32 err_code;
66 u32 sch;
67 u32 alive;
68 u32 rfkill;
69 u32 ctkill;
70 u32 wakeup;
71 u32 rx;
72 u32 tx;
73 u32 unhandled;
74};
75
76/**
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020077 * struct iwl_rxq - Rx queue
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070078 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
79 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
80 * @pool:
81 * @queue:
82 * @read: Shared index to newest available Rx buffer
83 * @write: Shared index to oldest written Rx packet
84 * @free_count: Number of pre-allocated buffers in rx_free
85 * @write_actual:
86 * @rx_free: list of free SKBs for use
87 * @rx_used: List of Rx buffers with no SKB
88 * @need_update: flag to indicate we need to update read/write index
89 * @rb_stts: driver's pointer to receive buffer status
90 * @rb_stts_dma: bus address of receive buffer status
91 * @lock:
92 *
93 * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
94 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020095struct iwl_rxq {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070096 __le32 *bd;
97 dma_addr_t bd_dma;
98 struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
99 struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
100 u32 read;
101 u32 write;
102 u32 free_count;
103 u32 write_actual;
104 struct list_head rx_free;
105 struct list_head rx_used;
Johannes Berg5d63f922014-02-27 11:20:07 +0100106 bool need_update;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700107 struct iwl_rb_status *rb_stts;
108 dma_addr_t rb_stts_dma;
109 spinlock_t lock;
110};
111
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -0700112struct iwl_dma_ptr {
113 dma_addr_t dma;
114 void *addr;
115 size_t size;
116};
117
Johannes Bergbffc66c2012-03-05 11:24:42 -0800118/**
119 * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
120 * @index -- current index
Johannes Bergbffc66c2012-03-05 11:24:42 -0800121 */
Johannes Berg83f32a42014-04-24 09:57:40 +0200122static inline int iwl_queue_inc_wrap(int index)
Johannes Bergbffc66c2012-03-05 11:24:42 -0800123{
Johannes Berg83f32a42014-04-24 09:57:40 +0200124 return ++index & (TFD_QUEUE_SIZE_MAX - 1);
Johannes Bergbffc66c2012-03-05 11:24:42 -0800125}
126
127/**
128 * iwl_queue_dec_wrap - decrement queue index, wrap back to end
129 * @index -- current index
Johannes Bergbffc66c2012-03-05 11:24:42 -0800130 */
Johannes Berg83f32a42014-04-24 09:57:40 +0200131static inline int iwl_queue_dec_wrap(int index)
Johannes Bergbffc66c2012-03-05 11:24:42 -0800132{
Johannes Berg83f32a42014-04-24 09:57:40 +0200133 return --index & (TFD_QUEUE_SIZE_MAX - 1);
Johannes Bergbffc66c2012-03-05 11:24:42 -0800134}
135
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700136struct iwl_cmd_meta {
137 /* only for SYNC commands, iff the reply skb is wanted */
138 struct iwl_host_cmd *source;
Johannes Bergc14c7372012-04-16 14:48:08 -0700139 u32 flags;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700140};
141
142/*
143 * Generic queue structure
144 *
145 * Contains common data for Rx and Tx queues.
146 *
Johannes Berg83f32a42014-04-24 09:57:40 +0200147 * Note the difference between TFD_QUEUE_SIZE_MAX and n_window: the hardware
148 * always assumes 256 descriptors, so TFD_QUEUE_SIZE_MAX is always 256 (unless
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700149 * there might be HW changes in the future). For the normal TX
150 * queues, n_window, which is the size of the software queue data
151 * is also 256; however, for the command queue, n_window is only
152 * 32 since we don't need so many commands pending. Since the HW
Johannes Berg83f32a42014-04-24 09:57:40 +0200153 * still uses 256 BDs for DMA though, TFD_QUEUE_SIZE_MAX stays 256. As a result,
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700154 * the software buffers (in the variables @meta, @txb in struct
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200155 * iwl_txq) only have 32 entries, while the HW buffers (@tfds in
156 * the same struct) have 256.
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700157 * This means that we end up with the following:
158 * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
159 * SW entries: | 0 | ... | 31 |
160 * where N is a number between 0 and 7. This means that the SW
161 * data is a window overlayed over the HW queue.
162 */
163struct iwl_queue {
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700164 int write_ptr; /* 1-st empty entry (index) host_w*/
165 int read_ptr; /* last used entry (index) host_r*/
166 /* use for monitoring and recovering the stuck queue */
167 dma_addr_t dma_addr; /* physical addr for BD's */
168 int n_window; /* safe queue window */
169 u32 id;
170 int low_mark; /* low watermark, resume queue if free
171 * space more than this */
172 int high_mark; /* high watermark, stop queue if free
173 * space less than this */
174};
175
Johannes Bergbf8440e2012-03-19 17:12:06 +0100176#define TFD_TX_CMD_SLOTS 256
177#define TFD_CMD_SLOTS 32
178
Johannes Berg8a964f42013-02-25 16:01:34 +0100179/*
180 * The FH will write back to the first TB only, so we need
181 * to copy some data into the buffer regardless of whether
Johannes Berg38c0f3342013-02-27 13:18:50 +0100182 * it should be mapped or not. This indicates how big the
183 * first TB must be to include the scratch buffer. Since
184 * the scratch is 4 bytes at offset 12, it's 16 now. If we
185 * make it bigger then allocations will be bigger and copy
186 * slower, so that's probably not useful.
Johannes Berg8a964f42013-02-25 16:01:34 +0100187 */
Johannes Berg38c0f3342013-02-27 13:18:50 +0100188#define IWL_HCMD_SCRATCHBUF_SIZE 16
Johannes Berg8a964f42013-02-25 16:01:34 +0100189
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200190struct iwl_pcie_txq_entry {
Johannes Bergbf8440e2012-03-19 17:12:06 +0100191 struct iwl_device_cmd *cmd;
192 struct sk_buff *skb;
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200193 /* buffer to free after command completes */
194 const void *free_buf;
Johannes Bergbf8440e2012-03-19 17:12:06 +0100195 struct iwl_cmd_meta meta;
196};
197
Johannes Berg38c0f3342013-02-27 13:18:50 +0100198struct iwl_pcie_txq_scratch_buf {
199 struct iwl_cmd_header hdr;
200 u8 buf[8];
201 __le32 scratch;
202};
203
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700204/**
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200205 * struct iwl_txq - Tx Queue for DMA
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700206 * @q: generic Rx/Tx queue descriptor
Johannes Bergbf8440e2012-03-19 17:12:06 +0100207 * @tfds: transmit frame descriptors (DMA memory)
Johannes Berg38c0f3342013-02-27 13:18:50 +0100208 * @scratchbufs: start of command headers, including scratch buffers, for
209 * the writeback -- this is DMA memory and an array holding one buffer
210 * for each command on the queue
211 * @scratchbufs_dma: DMA address for the scratchbufs start
Johannes Bergbf8440e2012-03-19 17:12:06 +0100212 * @entries: transmit entries (driver state)
213 * @lock: queue lock
214 * @stuck_timer: timer that fires if queue gets stuck
215 * @trans_pcie: pointer back to transport (for timer)
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700216 * @need_update: indicates need to update read/write index
Johannes Bergbf8440e2012-03-19 17:12:06 +0100217 * @active: stores if queue is active
Johannes Berg68972c42013-06-11 19:05:27 +0200218 * @ampdu: true if this queue is an ampdu queue for an specific RA/TID
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700219 *
220 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
221 * descriptors) and required locking structures.
222 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200223struct iwl_txq {
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700224 struct iwl_queue q;
225 struct iwl_tfd *tfds;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100226 struct iwl_pcie_txq_scratch_buf *scratchbufs;
227 dma_addr_t scratchbufs_dma;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200228 struct iwl_pcie_txq_entry *entries;
Johannes Berg015c15e2012-03-05 11:24:24 -0800229 spinlock_t lock;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700230 struct timer_list stuck_timer;
231 struct iwl_trans_pcie *trans_pcie;
Johannes Berg43aa6162014-02-27 14:24:36 +0100232 bool need_update;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700233 u8 active;
Johannes Berg68972c42013-06-11 19:05:27 +0200234 bool ampdu;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700235};
236
Johannes Berg38c0f3342013-02-27 13:18:50 +0100237static inline dma_addr_t
238iwl_pcie_get_scratchbuf_dma(struct iwl_txq *txq, int idx)
239{
240 return txq->scratchbufs_dma +
241 sizeof(struct iwl_pcie_txq_scratch_buf) * idx;
242}
243
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700244/**
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700245 * struct iwl_trans_pcie - PCIe transport specific data
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700246 * @rxq: all the RX queue data
247 * @rx_replenish: work that will be called when buffers need to be allocated
Emmanuel Grumbach9130bab2012-03-26 08:51:09 -0700248 * @drv - pointer to iwl_drv
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700249 * @trans: pointer to the generic transport area
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700250 * @scd_base_addr: scheduler sram base address in SRAM
251 * @scd_bc_tbls: pointer to the byte count table of the scheduler
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700252 * @kw: keep warm address
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800253 * @pci_dev: basic pci-network driver stuff
254 * @hw_base: pci hardware address support
Johannes Berg13df1aa2012-03-06 13:31:00 -0800255 * @ucode_write_complete: indicates that the ucode has been copied.
256 * @ucode_write_waitq: wait queue for uCode load
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800257 * @cmd_queue - command queue number
Johannes Bergb2cf4102012-04-09 17:46:51 -0700258 * @rx_buf_size_8k: 8 kB RX buffer size
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200259 * @bc_table_dword: true if the BC table expects DWORD (as opposed to bytes)
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +0300260 * @scd_set_active: should the transport configure the SCD for HCMD queue
Johannes Bergb2cf4102012-04-09 17:46:51 -0700261 * @rx_page_order: page order for receive buffer size
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700262 * @wd_timeout: queue watchdog timeout (jiffies)
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200263 * @reg_lock: protect hw register access
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200264 * @cmd_in_flight: true when we have a host command in flight
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300265 * @fw_mon_phys: physical address of the buffer for the firmware monitor
266 * @fw_mon_page: points to the first page of the buffer for the firmware monitor
267 * @fw_mon_size: size of the buffer for the firmware monitor
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700268 */
269struct iwl_trans_pcie {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200270 struct iwl_rxq rxq;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700271 struct work_struct rx_replenish;
272 struct iwl_trans *trans;
Emmanuel Grumbach9130bab2012-03-26 08:51:09 -0700273 struct iwl_drv *drv;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700274
Johannes Bergf14d6b32014-03-21 13:30:03 +0100275 struct net_device napi_dev;
276 struct napi_struct napi;
277
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700278 /* INT ICT Table */
279 __le32 *ict_tbl;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700280 dma_addr_t ict_tbl_dma;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700281 int ict_index;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700282 bool use_ict;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700283 struct isr_statistics isr_stats;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700284
Johannes Berg7b114882012-02-05 13:55:11 -0800285 spinlock_t irq_lock;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700286 u32 inta_mask;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700287 u32 scd_base_addr;
288 struct iwl_dma_ptr scd_bc_tbls;
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700289 struct iwl_dma_ptr kw;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700290
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200291 struct iwl_txq *txq;
Johannes Berg9eae88f2012-03-15 13:26:52 -0700292 unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700293 unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800294
295 /* PCI bus related data */
296 struct pci_dev *pci_dev;
297 void __iomem *hw_base;
Johannes Berg13df1aa2012-03-06 13:31:00 -0800298
299 bool ucode_write_complete;
300 wait_queue_head_t ucode_write_waitq;
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200301 wait_queue_head_t wait_command_queue;
302
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800303 u8 cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300304 u8 cmd_fifo;
Johannes Bergd663ee72012-03-10 13:00:07 -0800305 u8 n_no_reclaim_cmds;
306 u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
Johannes Bergb2cf4102012-04-09 17:46:51 -0700307
308 bool rx_buf_size_8k;
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200309 bool bc_table_dword;
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +0300310 bool scd_set_active;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700311 u32 rx_page_order;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700312
Johannes Berge5209262014-01-20 23:38:59 +0100313 const char *const *command_names;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700314
315 /* queue watchdog */
316 unsigned long wd_timeout;
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200317
318 /*protect hw register */
319 spinlock_t reg_lock;
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200320 bool cmd_in_flight;
Eliad Peller7616f332014-11-20 17:33:43 +0200321 bool ref_cmd_in_flight;
322
323 /* protect ref counter */
324 spinlock_t ref_lock;
325 u32 ref_count;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300326
327 dma_addr_t fw_mon_phys;
328 struct page *fw_mon_page;
329 u32 fw_mon_size;
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700330};
331
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700332#define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \
333 ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific))
334
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700335static inline struct iwl_trans *
336iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
337{
338 return container_of((void *)trans_pcie, struct iwl_trans,
339 trans_specific);
340}
341
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200342/*
343 * Convention: trans API functions: iwl_trans_pcie_XXX
344 * Other functions: iwl_pcie_XXX
345 */
Johannes Bergd1ff5252012-04-12 06:24:30 -0700346struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
347 const struct pci_device_id *ent,
348 const struct iwl_cfg *cfg);
349void iwl_trans_pcie_free(struct iwl_trans *trans);
350
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700351/*****************************************************
352* RX
353******************************************************/
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200354int iwl_pcie_rx_init(struct iwl_trans *trans);
Johannes Berg2bfb5092012-12-27 21:43:48 +0100355irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200356int iwl_pcie_rx_stop(struct iwl_trans *trans);
357void iwl_pcie_rx_free(struct iwl_trans *trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700358
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700359/*****************************************************
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200360* ICT - interrupt handling
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700361******************************************************/
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +0200362irqreturn_t iwl_pcie_isr(int irq, void *data);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200363int iwl_pcie_alloc_ict(struct iwl_trans *trans);
364void iwl_pcie_free_ict(struct iwl_trans *trans);
365void iwl_pcie_reset_ict(struct iwl_trans *trans);
366void iwl_pcie_disable_ict(struct iwl_trans *trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700367
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700368/*****************************************************
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700369* TX / HCMD
370******************************************************/
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200371int iwl_pcie_tx_init(struct iwl_trans *trans);
372void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr);
373int iwl_pcie_tx_stop(struct iwl_trans *trans);
374void iwl_pcie_tx_free(struct iwl_trans *trans);
Johannes Bergfea77952014-08-01 11:58:47 +0200375void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int queue, u16 ssn,
376 const struct iwl_trans_txq_scd_cfg *cfg);
Johannes Bergd4578ea2014-08-01 12:17:40 +0200377void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue,
378 bool configure_scd);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200379int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
380 struct iwl_device_cmd *dev_cmd, int txq_id);
Johannes Bergea68f462014-02-27 14:36:55 +0100381void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200382int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200383void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
384 struct iwl_rx_cmd_buffer *rxb, int handler_status);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200385void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
386 struct sk_buff_head *skbs);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100387void iwl_trans_pcie_tx_reset(struct iwl_trans *trans);
388
Eliad Peller7616f332014-11-20 17:33:43 +0200389void iwl_trans_pcie_ref(struct iwl_trans *trans);
390void iwl_trans_pcie_unref(struct iwl_trans *trans);
391
Johannes Berg4d075002014-04-24 10:41:31 +0200392static inline u16 iwl_pcie_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
393{
394 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
395
396 return le16_to_cpu(tb->hi_n_len) >> 4;
397}
398
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700399/*****************************************************
400* Error handling
401******************************************************/
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200402void iwl_pcie_dump_csr(struct iwl_trans *trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -0700403
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700404/*****************************************************
405* Helpers
406******************************************************/
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700407static inline void iwl_disable_interrupts(struct iwl_trans *trans)
408{
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200409 clear_bit(STATUS_INT_ENABLED, &trans->status);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700410
411 /* disable interrupts from uCode/NIC to host */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200412 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700413
414 /* acknowledge/clear/reset any interrupts still pending
415 * from uCode or flow handler (Rx/Tx DMA) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200416 iwl_write32(trans, CSR_INT, 0xffffffff);
417 iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700418 IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
419}
420
421static inline void iwl_enable_interrupts(struct iwl_trans *trans)
422{
Don Fry83626402012-03-07 09:52:37 -0800423 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700424
425 IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200426 set_bit(STATUS_INT_ENABLED, &trans->status);
Emmanuel Grumbach2dbc3682013-12-09 11:09:47 +0200427 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200428 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700429}
430
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800431static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
432{
Emmanuel Grumbach2dbc3682013-12-09 11:09:47 +0200433 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
434
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800435 IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
Emmanuel Grumbach2dbc3682013-12-09 11:09:47 +0200436 trans_pcie->inta_mask = CSR_INT_BIT_RF_KILL;
437 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800438}
439
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700440static inline void iwl_wake_queue(struct iwl_trans *trans,
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200441 struct iwl_txq *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700442{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700443 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700444
Johannes Berg9eae88f2012-03-15 13:26:52 -0700445 if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) {
446 IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id);
447 iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id);
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800448 }
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700449}
450
451static inline void iwl_stop_queue(struct iwl_trans *trans,
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200452 struct iwl_txq *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700453{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700454 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700455
Johannes Berg9eae88f2012-03-15 13:26:52 -0700456 if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) {
457 iwl_op_mode_queue_full(trans->op_mode, txq->q.id);
458 IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id);
459 } else
460 IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
461 txq->q.id);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700462}
463
Emmanuel Grumbach6ca6ebc2012-11-14 23:38:08 +0200464static inline bool iwl_queue_used(const struct iwl_queue *q, int i)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700465{
466 return q->write_ptr >= q->read_ptr ?
467 (i >= q->read_ptr && i < q->write_ptr) :
468 !(i < q->read_ptr && i >= q->write_ptr);
469}
470
471static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
472{
473 return index & (q->n_window - 1);
474}
475
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200476static inline const char *get_cmd_string(struct iwl_trans_pcie *trans_pcie,
477 u8 cmd)
Johannes Bergd9fb6462012-03-26 08:23:39 -0700478{
479 if (!trans_pcie->command_names || !trans_pcie->command_names[cmd])
480 return "UNKNOWN";
481 return trans_pcie->command_names[cmd];
482}
483
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200484static inline bool iwl_is_rfkill_set(struct iwl_trans *trans)
485{
486 return !(iwl_read32(trans, CSR_GP_CNTRL) &
487 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
488}
489
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200490static inline void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
491 u32 reg, u32 mask, u32 value)
492{
493 u32 v;
494
495#ifdef CONFIG_IWLWIFI_DEBUG
496 WARN_ON_ONCE(value & ~mask);
497#endif
498
499 v = iwl_read32(trans, reg);
500 v &= ~mask;
501 v |= value;
502 iwl_write32(trans, reg, v);
503}
504
505static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
506 u32 reg, u32 mask)
507{
508 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
509}
510
511static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
512 u32 reg, u32 mask)
513{
514 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
515}
516
Johannes Berg14cfca72014-02-25 20:50:53 +0100517void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state);
518
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700519#endif /* __iwl_trans_int_pcie_h__ */