Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mach-integrator/integrator_cp.c |
| 3 | * |
| 4 | * Copyright (C) 2003 Deep Blue Solutions Ltd |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License. |
| 9 | */ |
| 10 | #include <linux/types.h> |
| 11 | #include <linux/kernel.h> |
| 12 | #include <linux/init.h> |
| 13 | #include <linux/list.h> |
Russell King | d052d1b | 2005-10-29 19:07:23 +0100 | [diff] [blame] | 14 | #include <linux/platform_device.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <linux/dma-mapping.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | #include <linux/string.h> |
Kay Sievers | edbaa60 | 2011-12-21 16:26:03 -0800 | [diff] [blame] | 17 | #include <linux/device.h> |
Russell King | a62c80e | 2006-01-07 13:52:45 +0000 | [diff] [blame] | 18 | #include <linux/amba/bus.h> |
| 19 | #include <linux/amba/kmi.h> |
| 20 | #include <linux/amba/clcd.h> |
Linus Walleij | 6ef297f | 2009-09-22 14:29:36 +0100 | [diff] [blame] | 21 | #include <linux/amba/mmci.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 22 | #include <linux/io.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 23 | #include <linux/gfp.h> |
Marc Zyngier | 046dfa0 | 2011-05-18 10:51:53 +0100 | [diff] [blame] | 24 | #include <linux/mtd/physmap.h> |
Linus Walleij | a613163 | 2012-06-11 17:33:12 +0200 | [diff] [blame] | 25 | #include <linux/platform_data/clk-integrator.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 27 | #include <mach/hardware.h> |
Russell King | a285edc | 2010-01-14 19:59:37 +0000 | [diff] [blame] | 28 | #include <mach/platform.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | #include <asm/setup.h> |
| 30 | #include <asm/mach-types.h> |
Russell King | 5a46334 | 2010-01-16 23:52:12 +0000 | [diff] [blame] | 31 | #include <asm/hardware/arm_timer.h> |
Russell King | c5a0adb | 2010-01-16 20:16:10 +0000 | [diff] [blame] | 32 | #include <asm/hardware/icst.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 34 | #include <mach/cm.h> |
| 35 | #include <mach/lm.h> |
Linus Walleij | 695436e | 2012-02-26 10:46:48 +0100 | [diff] [blame] | 36 | #include <mach/irqs.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | |
| 38 | #include <asm/mach/arch.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | #include <asm/mach/irq.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | #include <asm/mach/map.h> |
| 41 | #include <asm/mach/time.h> |
| 42 | |
Rob Herring | 8a9618f | 2010-10-06 16:18:08 +0100 | [diff] [blame] | 43 | #include <asm/hardware/timer-sp.h> |
Russell King | 5a46334 | 2010-01-16 23:52:12 +0000 | [diff] [blame] | 44 | |
Russell King | 9dfec4f | 2011-01-18 20:10:10 +0000 | [diff] [blame] | 45 | #include <plat/clcd.h> |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 46 | #include <plat/fpga-irq.h> |
Russell King | d77e270 | 2011-01-22 11:37:54 +0000 | [diff] [blame] | 47 | #include <plat/sched_clock.h> |
Russell King | 9dfec4f | 2011-01-18 20:10:10 +0000 | [diff] [blame] | 48 | |
Russell King | 98c672c | 2010-05-22 18:18:57 +0100 | [diff] [blame] | 49 | #include "common.h" |
| 50 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | #define INTCP_PA_FLASH_BASE 0x24000000 |
| 52 | #define INTCP_FLASH_SIZE SZ_32M |
| 53 | |
| 54 | #define INTCP_PA_CLCD_BASE 0xc0000000 |
| 55 | |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 56 | #define INTCP_VA_CIC_BASE __io_address(INTEGRATOR_HDR_BASE + 0x40) |
| 57 | #define INTCP_VA_PIC_BASE __io_address(INTEGRATOR_IC_BASE) |
| 58 | #define INTCP_VA_SIC_BASE __io_address(INTEGRATOR_CP_SIC_BASE) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 60 | #define INTCP_ETH_SIZE 0x10 |
| 61 | |
Russell King | da7ba95 | 2010-01-17 19:59:58 +0000 | [diff] [blame] | 62 | #define INTCP_VA_CTRL_BASE IO_ADDRESS(INTEGRATOR_CP_CTL_BASE) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | #define INTCP_FLASHPROG 0x04 |
| 64 | #define CINTEGRATOR_FLASHPROG_FLVPPEN (1 << 0) |
| 65 | #define CINTEGRATOR_FLASHPROG_FLWREN (1 << 1) |
| 66 | |
| 67 | /* |
| 68 | * Logical Physical |
| 69 | * f1000000 10000000 Core module registers |
| 70 | * f1100000 11000000 System controller registers |
| 71 | * f1200000 12000000 EBI registers |
| 72 | * f1300000 13000000 Counter/Timer |
| 73 | * f1400000 14000000 Interrupt controller |
| 74 | * f1600000 16000000 UART 0 |
| 75 | * f1700000 17000000 UART 1 |
| 76 | * f1a00000 1a000000 Debug LEDs |
Russell King | da7ba95 | 2010-01-17 19:59:58 +0000 | [diff] [blame] | 77 | * fc900000 c9000000 GPIO |
| 78 | * fca00000 ca000000 SIC |
| 79 | * fcb00000 cb000000 CP system control |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 | */ |
| 81 | |
| 82 | static struct map_desc intcp_io_desc[] __initdata = { |
Deepak Saxena | c8d2729 | 2005-10-28 15:19:10 +0100 | [diff] [blame] | 83 | { |
| 84 | .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE), |
| 85 | .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE), |
| 86 | .length = SZ_4K, |
| 87 | .type = MT_DEVICE |
| 88 | }, { |
| 89 | .virtual = IO_ADDRESS(INTEGRATOR_SC_BASE), |
| 90 | .pfn = __phys_to_pfn(INTEGRATOR_SC_BASE), |
| 91 | .length = SZ_4K, |
| 92 | .type = MT_DEVICE |
| 93 | }, { |
| 94 | .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE), |
| 95 | .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE), |
| 96 | .length = SZ_4K, |
| 97 | .type = MT_DEVICE |
| 98 | }, { |
| 99 | .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE), |
| 100 | .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE), |
| 101 | .length = SZ_4K, |
| 102 | .type = MT_DEVICE |
| 103 | }, { |
| 104 | .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE), |
| 105 | .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE), |
| 106 | .length = SZ_4K, |
| 107 | .type = MT_DEVICE |
| 108 | }, { |
| 109 | .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE), |
| 110 | .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE), |
| 111 | .length = SZ_4K, |
| 112 | .type = MT_DEVICE |
| 113 | }, { |
| 114 | .virtual = IO_ADDRESS(INTEGRATOR_UART1_BASE), |
| 115 | .pfn = __phys_to_pfn(INTEGRATOR_UART1_BASE), |
| 116 | .length = SZ_4K, |
| 117 | .type = MT_DEVICE |
| 118 | }, { |
| 119 | .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE), |
| 120 | .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE), |
| 121 | .length = SZ_4K, |
| 122 | .type = MT_DEVICE |
| 123 | }, { |
Russell King | da7ba95 | 2010-01-17 19:59:58 +0000 | [diff] [blame] | 124 | .virtual = IO_ADDRESS(INTEGRATOR_CP_GPIO_BASE), |
| 125 | .pfn = __phys_to_pfn(INTEGRATOR_CP_GPIO_BASE), |
Deepak Saxena | c8d2729 | 2005-10-28 15:19:10 +0100 | [diff] [blame] | 126 | .length = SZ_4K, |
| 127 | .type = MT_DEVICE |
| 128 | }, { |
Russell King | da7ba95 | 2010-01-17 19:59:58 +0000 | [diff] [blame] | 129 | .virtual = IO_ADDRESS(INTEGRATOR_CP_SIC_BASE), |
| 130 | .pfn = __phys_to_pfn(INTEGRATOR_CP_SIC_BASE), |
Deepak Saxena | c8d2729 | 2005-10-28 15:19:10 +0100 | [diff] [blame] | 131 | .length = SZ_4K, |
| 132 | .type = MT_DEVICE |
| 133 | }, { |
Russell King | da7ba95 | 2010-01-17 19:59:58 +0000 | [diff] [blame] | 134 | .virtual = IO_ADDRESS(INTEGRATOR_CP_CTL_BASE), |
| 135 | .pfn = __phys_to_pfn(INTEGRATOR_CP_CTL_BASE), |
Deepak Saxena | c8d2729 | 2005-10-28 15:19:10 +0100 | [diff] [blame] | 136 | .length = SZ_4K, |
| 137 | .type = MT_DEVICE |
| 138 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | }; |
| 140 | |
| 141 | static void __init intcp_map_io(void) |
| 142 | { |
| 143 | iotable_init(intcp_io_desc, ARRAY_SIZE(intcp_io_desc)); |
| 144 | } |
| 145 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 146 | static void __init intcp_init_irq(void) |
| 147 | { |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 148 | u32 pic_mask, cic_mask, sic_mask; |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 149 | |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 150 | /* These masks are for the HW IRQ registers */ |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 151 | pic_mask = ~((~0u) << (11 - IRQ_PIC_START)); |
| 152 | pic_mask |= (~((~0u) << (29 - 22))) << 22; |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 153 | cic_mask = ~((~0u) << (1 + IRQ_CIC_END - IRQ_CIC_START)); |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 154 | sic_mask = ~((~0u) << (1 + IRQ_SIC_END - IRQ_SIC_START)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 155 | |
| 156 | /* |
| 157 | * Disable all interrupt sources |
| 158 | */ |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 159 | writel(0xffffffff, INTCP_VA_PIC_BASE + IRQ_ENABLE_CLEAR); |
| 160 | writel(0xffffffff, INTCP_VA_PIC_BASE + FIQ_ENABLE_CLEAR); |
| 161 | writel(0xffffffff, INTCP_VA_CIC_BASE + IRQ_ENABLE_CLEAR); |
| 162 | writel(0xffffffff, INTCP_VA_CIC_BASE + FIQ_ENABLE_CLEAR); |
| 163 | writel(sic_mask, INTCP_VA_SIC_BASE + IRQ_ENABLE_CLEAR); |
| 164 | writel(sic_mask, INTCP_VA_SIC_BASE + FIQ_ENABLE_CLEAR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 165 | |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 166 | fpga_irq_init(INTCP_VA_PIC_BASE, "PIC", IRQ_PIC_START, |
| 167 | -1, pic_mask, NULL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 168 | |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 169 | fpga_irq_init(INTCP_VA_CIC_BASE, "CIC", IRQ_CIC_START, |
| 170 | -1, cic_mask, NULL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 171 | |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 172 | fpga_irq_init(INTCP_VA_SIC_BASE, "SIC", IRQ_SIC_START, |
| 173 | IRQ_CP_CPPLDINT, sic_mask, NULL); |
Linus Walleij | a613163 | 2012-06-11 17:33:12 +0200 | [diff] [blame] | 174 | integrator_clk_init(true); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 175 | } |
| 176 | |
| 177 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 | * Flash handling. |
| 179 | */ |
Marc Zyngier | 046dfa0 | 2011-05-18 10:51:53 +0100 | [diff] [blame] | 180 | static int intcp_flash_init(struct platform_device *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 181 | { |
| 182 | u32 val; |
| 183 | |
| 184 | val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG); |
| 185 | val |= CINTEGRATOR_FLASHPROG_FLWREN; |
| 186 | writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG); |
| 187 | |
| 188 | return 0; |
| 189 | } |
| 190 | |
Marc Zyngier | 046dfa0 | 2011-05-18 10:51:53 +0100 | [diff] [blame] | 191 | static void intcp_flash_exit(struct platform_device *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 192 | { |
| 193 | u32 val; |
| 194 | |
| 195 | val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG); |
| 196 | val &= ~(CINTEGRATOR_FLASHPROG_FLVPPEN|CINTEGRATOR_FLASHPROG_FLWREN); |
| 197 | writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG); |
| 198 | } |
| 199 | |
Marc Zyngier | 667f390 | 2011-05-18 10:51:55 +0100 | [diff] [blame] | 200 | static void intcp_flash_set_vpp(struct platform_device *pdev, int on) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | { |
| 202 | u32 val; |
| 203 | |
| 204 | val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG); |
| 205 | if (on) |
| 206 | val |= CINTEGRATOR_FLASHPROG_FLVPPEN; |
| 207 | else |
| 208 | val &= ~CINTEGRATOR_FLASHPROG_FLVPPEN; |
| 209 | writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG); |
| 210 | } |
| 211 | |
Marc Zyngier | 046dfa0 | 2011-05-18 10:51:53 +0100 | [diff] [blame] | 212 | static struct physmap_flash_data intcp_flash_data = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 213 | .width = 4, |
| 214 | .init = intcp_flash_init, |
| 215 | .exit = intcp_flash_exit, |
| 216 | .set_vpp = intcp_flash_set_vpp, |
| 217 | }; |
| 218 | |
| 219 | static struct resource intcp_flash_resource = { |
| 220 | .start = INTCP_PA_FLASH_BASE, |
| 221 | .end = INTCP_PA_FLASH_BASE + INTCP_FLASH_SIZE - 1, |
| 222 | .flags = IORESOURCE_MEM, |
| 223 | }; |
| 224 | |
| 225 | static struct platform_device intcp_flash_device = { |
Marc Zyngier | 046dfa0 | 2011-05-18 10:51:53 +0100 | [diff] [blame] | 226 | .name = "physmap-flash", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 227 | .id = 0, |
| 228 | .dev = { |
| 229 | .platform_data = &intcp_flash_data, |
| 230 | }, |
| 231 | .num_resources = 1, |
| 232 | .resource = &intcp_flash_resource, |
| 233 | }; |
| 234 | |
| 235 | static struct resource smc91x_resources[] = { |
| 236 | [0] = { |
Russell King | da7ba95 | 2010-01-17 19:59:58 +0000 | [diff] [blame] | 237 | .start = INTEGRATOR_CP_ETH_BASE, |
| 238 | .end = INTEGRATOR_CP_ETH_BASE + INTCP_ETH_SIZE - 1, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 239 | .flags = IORESOURCE_MEM, |
| 240 | }, |
| 241 | [1] = { |
| 242 | .start = IRQ_CP_ETHINT, |
| 243 | .end = IRQ_CP_ETHINT, |
| 244 | .flags = IORESOURCE_IRQ, |
| 245 | }, |
| 246 | }; |
| 247 | |
| 248 | static struct platform_device smc91x_device = { |
| 249 | .name = "smc91x", |
| 250 | .id = 0, |
| 251 | .num_resources = ARRAY_SIZE(smc91x_resources), |
| 252 | .resource = smc91x_resources, |
| 253 | }; |
| 254 | |
| 255 | static struct platform_device *intcp_devs[] __initdata = { |
| 256 | &intcp_flash_device, |
| 257 | &smc91x_device, |
| 258 | }; |
| 259 | |
| 260 | /* |
| 261 | * It seems that the card insertion interrupt remains active after |
| 262 | * we've acknowledged it. We therefore ignore the interrupt, and |
| 263 | * rely on reading it from the SIC. This also means that we must |
| 264 | * clear the latched interrupt. |
| 265 | */ |
| 266 | static unsigned int mmc_status(struct device *dev) |
| 267 | { |
Russell King | b830b9b | 2010-01-17 20:45:12 +0000 | [diff] [blame] | 268 | unsigned int status = readl(IO_ADDRESS(0xca000000 + 4)); |
| 269 | writel(8, IO_ADDRESS(INTEGRATOR_CP_CTL_BASE + 8)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 270 | |
| 271 | return status & 8; |
| 272 | } |
| 273 | |
Linus Walleij | 6ef297f | 2009-09-22 14:29:36 +0100 | [diff] [blame] | 274 | static struct mmci_platform_data mmc_data = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 275 | .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34, |
| 276 | .status = mmc_status, |
Russell King | 7fb2bbf | 2009-07-09 15:15:12 +0100 | [diff] [blame] | 277 | .gpio_wp = -1, |
| 278 | .gpio_cd = -1, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 279 | }; |
| 280 | |
Russell King | 2f64ccd | 2011-12-18 14:50:51 +0000 | [diff] [blame] | 281 | #define INTEGRATOR_CP_MMC_IRQS { IRQ_CP_MMCIINT0, IRQ_CP_MMCIINT1 } |
| 282 | #define INTEGRATOR_CP_AACI_IRQS { IRQ_CP_AACIINT } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 283 | |
Linus Walleij | d59fdcfc | 2012-06-11 00:14:15 +0200 | [diff] [blame] | 284 | static AMBA_APB_DEVICE(mmc, "mmci", 0, INTEGRATOR_CP_MMC_BASE, |
Russell King | 2f64ccd | 2011-12-18 14:50:51 +0000 | [diff] [blame] | 285 | INTEGRATOR_CP_MMC_IRQS, &mmc_data); |
| 286 | |
Linus Walleij | d59fdcfc | 2012-06-11 00:14:15 +0200 | [diff] [blame] | 287 | static AMBA_APB_DEVICE(aaci, "aaci", 0, INTEGRATOR_CP_AACI_BASE, |
Russell King | 2f64ccd | 2011-12-18 14:50:51 +0000 | [diff] [blame] | 288 | INTEGRATOR_CP_AACI_IRQS, NULL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 289 | |
| 290 | |
| 291 | /* |
| 292 | * CLCD support |
| 293 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | /* |
| 295 | * Ensure VGA is selected. |
| 296 | */ |
| 297 | static void cp_clcd_enable(struct clcd_fb *fb) |
| 298 | { |
Russell King | e6b9c1f | 2011-01-22 11:02:10 +0000 | [diff] [blame] | 299 | struct fb_var_screeninfo *var = &fb->fb.var; |
| 300 | u32 val = CM_CTRL_STATIC1 | CM_CTRL_STATIC2; |
Russell King | 4774e22 | 2005-04-30 23:32:38 +0100 | [diff] [blame] | 301 | |
Russell King | e6b9c1f | 2011-01-22 11:02:10 +0000 | [diff] [blame] | 302 | if (var->bits_per_pixel <= 8 || |
| 303 | (var->bits_per_pixel == 16 && var->green.length == 5)) |
| 304 | /* Pseudocolor, RGB555, BGR555 */ |
| 305 | val |= CM_CTRL_LCDMUXSEL_VGA555_TFT555; |
Russell King | 4774e22 | 2005-04-30 23:32:38 +0100 | [diff] [blame] | 306 | else if (fb->fb.var.bits_per_pixel <= 16) |
Russell King | e6b9c1f | 2011-01-22 11:02:10 +0000 | [diff] [blame] | 307 | /* truecolor RGB565 */ |
| 308 | val |= CM_CTRL_LCDMUXSEL_VGA565_TFT555; |
Russell King | 4774e22 | 2005-04-30 23:32:38 +0100 | [diff] [blame] | 309 | else |
| 310 | val = 0; /* no idea for this, don't trust the docs */ |
| 311 | |
| 312 | cm_control(CM_CTRL_LCDMUXSEL_MASK| |
| 313 | CM_CTRL_LCDEN0| |
| 314 | CM_CTRL_LCDEN1| |
| 315 | CM_CTRL_STATIC1| |
| 316 | CM_CTRL_STATIC2| |
| 317 | CM_CTRL_STATIC| |
| 318 | CM_CTRL_n24BITEN, val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 319 | } |
| 320 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 321 | static int cp_clcd_setup(struct clcd_fb *fb) |
| 322 | { |
Russell King | 9dfec4f | 2011-01-18 20:10:10 +0000 | [diff] [blame] | 323 | fb->panel = versatile_clcd_get_panel("VGA"); |
| 324 | if (!fb->panel) |
| 325 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 326 | |
Russell King | 9dfec4f | 2011-01-18 20:10:10 +0000 | [diff] [blame] | 327 | return versatile_clcd_setup_dma(fb, SZ_1M); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 328 | } |
| 329 | |
| 330 | static struct clcd_board clcd_data = { |
| 331 | .name = "Integrator/CP", |
Russell King | 9dfec4f | 2011-01-18 20:10:10 +0000 | [diff] [blame] | 332 | .caps = CLCD_CAP_5551 | CLCD_CAP_RGB565 | CLCD_CAP_888, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 333 | .check = clcdfb_check, |
| 334 | .decode = clcdfb_decode, |
| 335 | .enable = cp_clcd_enable, |
| 336 | .setup = cp_clcd_setup, |
Russell King | 9dfec4f | 2011-01-18 20:10:10 +0000 | [diff] [blame] | 337 | .mmap = versatile_clcd_mmap_dma, |
| 338 | .remove = versatile_clcd_remove_dma, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 339 | }; |
| 340 | |
Linus Walleij | d59fdcfc | 2012-06-11 00:14:15 +0200 | [diff] [blame] | 341 | static AMBA_AHB_DEVICE(clcd, "clcd", 0, INTCP_PA_CLCD_BASE, |
Russell King | 2f64ccd | 2011-12-18 14:50:51 +0000 | [diff] [blame] | 342 | { IRQ_CP_CLCDCINT }, &clcd_data); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 343 | |
| 344 | static struct amba_device *amba_devs[] __initdata = { |
| 345 | &mmc_device, |
| 346 | &aaci_device, |
| 347 | &clcd_device, |
| 348 | }; |
| 349 | |
Russell King | d77e270 | 2011-01-22 11:37:54 +0000 | [diff] [blame] | 350 | #define REFCOUNTER (__io_address(INTEGRATOR_HDR_BASE) + 0x28) |
| 351 | |
Russell King | c735c98 | 2011-01-11 13:00:04 +0000 | [diff] [blame] | 352 | static void __init intcp_init_early(void) |
| 353 | { |
Russell King | d77e270 | 2011-01-22 11:37:54 +0000 | [diff] [blame] | 354 | #ifdef CONFIG_PLAT_VERSATILE_SCHED_CLOCK |
| 355 | versatile_sched_clock_init(REFCOUNTER, 24000000); |
| 356 | #endif |
Russell King | c735c98 | 2011-01-11 13:00:04 +0000 | [diff] [blame] | 357 | } |
| 358 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 359 | static void __init intcp_init(void) |
| 360 | { |
| 361 | int i; |
| 362 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 363 | platform_add_devices(intcp_devs, ARRAY_SIZE(intcp_devs)); |
| 364 | |
| 365 | for (i = 0; i < ARRAY_SIZE(amba_devs); i++) { |
| 366 | struct amba_device *d = amba_devs[i]; |
| 367 | amba_device_register(d, &iomem_resource); |
| 368 | } |
| 369 | } |
| 370 | |
Russell King | 5a46334 | 2010-01-16 23:52:12 +0000 | [diff] [blame] | 371 | #define TIMER0_VA_BASE __io_address(INTEGRATOR_TIMER0_BASE) |
| 372 | #define TIMER1_VA_BASE __io_address(INTEGRATOR_TIMER1_BASE) |
| 373 | #define TIMER2_VA_BASE __io_address(INTEGRATOR_TIMER2_BASE) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 374 | |
| 375 | static void __init intcp_timer_init(void) |
| 376 | { |
Russell King | 5a46334 | 2010-01-16 23:52:12 +0000 | [diff] [blame] | 377 | writel(0, TIMER0_VA_BASE + TIMER_CTRL); |
| 378 | writel(0, TIMER1_VA_BASE + TIMER_CTRL); |
| 379 | writel(0, TIMER2_VA_BASE + TIMER_CTRL); |
| 380 | |
Russell King | fb593cf | 2011-05-12 12:08:23 +0100 | [diff] [blame] | 381 | sp804_clocksource_init(TIMER2_VA_BASE, "timer2"); |
Russell King | 57cc4f7 | 2011-05-12 15:31:13 +0100 | [diff] [blame] | 382 | sp804_clockevents_init(TIMER1_VA_BASE, IRQ_TIMERINT1, "timer1"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 383 | } |
| 384 | |
| 385 | static struct sys_timer cp_timer = { |
| 386 | .init = intcp_timer_init, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 387 | }; |
| 388 | |
| 389 | MACHINE_START(CINTEGRATOR, "ARM-IntegratorCP") |
Russell King | e9dea0c | 2005-07-03 17:38:58 +0100 | [diff] [blame] | 390 | /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */ |
Nicolas Pitre | c5e587a | 2011-07-05 22:38:12 -0400 | [diff] [blame] | 391 | .atag_offset = 0x100, |
Russell King | 98c672c | 2010-05-22 18:18:57 +0100 | [diff] [blame] | 392 | .reserve = integrator_reserve, |
Russell King | c735c98 | 2011-01-11 13:00:04 +0000 | [diff] [blame] | 393 | .map_io = intcp_map_io, |
Linus Walleij | 695436e | 2012-02-26 10:46:48 +0100 | [diff] [blame] | 394 | .nr_irqs = NR_IRQS_INTEGRATOR_CP, |
Russell King | c735c98 | 2011-01-11 13:00:04 +0000 | [diff] [blame] | 395 | .init_early = intcp_init_early, |
Russell King | e9dea0c | 2005-07-03 17:38:58 +0100 | [diff] [blame] | 396 | .init_irq = intcp_init_irq, |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 397 | .handle_irq = fpga_handle_irq, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 398 | .timer = &cp_timer, |
Russell King | e9dea0c | 2005-07-03 17:38:58 +0100 | [diff] [blame] | 399 | .init_machine = intcp_init, |
Russell King | 6338b66 | 2011-11-03 19:54:37 +0000 | [diff] [blame] | 400 | .restart = integrator_restart, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 401 | MACHINE_END |