blob: a62863c574595952abfd364c8424d7a4e778c03e [file] [log] [blame]
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -04001/*
2 * TI DA850/OMAP-L138 chip specific setup
3 *
4 * Copyright (C) 2009 Texas Instruments Incorporated - http://www.ti.com/
5 *
6 * Derived from: arch/arm/mach-davinci/da830.c
7 * Original Copyrights follow:
8 *
9 * 2009 (c) MontaVista Software, Inc. This file is licensed under
10 * the terms of the GNU General Public License version 2. This program
11 * is licensed "as is" without any warranty of any kind, whether express
12 * or implied.
13 */
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/clk.h>
17#include <linux/platform_device.h>
18
19#include <asm/mach/map.h>
20
21#include <mach/clock.h>
22#include <mach/psc.h>
23#include <mach/mux.h>
24#include <mach/irqs.h>
25#include <mach/cputype.h>
26#include <mach/common.h>
27#include <mach/time.h>
28#include <mach/da8xx.h>
29
30#include "clock.h"
31#include "mux.h"
32
Sekhar Nori5d36a332009-08-31 15:48:05 +053033/* SoC specific clock flags */
34#define DA850_CLK_ASYNC3 BIT(16)
35
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -040036#define DA850_PLL1_BASE 0x01e1a000
37#define DA850_TIMER64P2_BASE 0x01f0c000
38#define DA850_TIMER64P3_BASE 0x01f0d000
39
40#define DA850_REF_FREQ 24000000
41
Sekhar Nori5d36a332009-08-31 15:48:05 +053042#define CFGCHIP3_ASYNC3_CLKSRC BIT(4)
43
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -040044static struct pll_data pll0_data = {
45 .num = 1,
46 .phys_base = DA8XX_PLL0_BASE,
47 .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
48};
49
50static struct clk ref_clk = {
51 .name = "ref_clk",
52 .rate = DA850_REF_FREQ,
53};
54
55static struct clk pll0_clk = {
56 .name = "pll0",
57 .parent = &ref_clk,
58 .pll_data = &pll0_data,
59 .flags = CLK_PLL,
60};
61
62static struct clk pll0_aux_clk = {
63 .name = "pll0_aux_clk",
64 .parent = &pll0_clk,
65 .flags = CLK_PLL | PRE_PLL,
66};
67
68static struct clk pll0_sysclk2 = {
69 .name = "pll0_sysclk2",
70 .parent = &pll0_clk,
71 .flags = CLK_PLL,
72 .div_reg = PLLDIV2,
73};
74
75static struct clk pll0_sysclk3 = {
76 .name = "pll0_sysclk3",
77 .parent = &pll0_clk,
78 .flags = CLK_PLL,
79 .div_reg = PLLDIV3,
80};
81
82static struct clk pll0_sysclk4 = {
83 .name = "pll0_sysclk4",
84 .parent = &pll0_clk,
85 .flags = CLK_PLL,
86 .div_reg = PLLDIV4,
87};
88
89static struct clk pll0_sysclk5 = {
90 .name = "pll0_sysclk5",
91 .parent = &pll0_clk,
92 .flags = CLK_PLL,
93 .div_reg = PLLDIV5,
94};
95
96static struct clk pll0_sysclk6 = {
97 .name = "pll0_sysclk6",
98 .parent = &pll0_clk,
99 .flags = CLK_PLL,
100 .div_reg = PLLDIV6,
101};
102
103static struct clk pll0_sysclk7 = {
104 .name = "pll0_sysclk7",
105 .parent = &pll0_clk,
106 .flags = CLK_PLL,
107 .div_reg = PLLDIV7,
108};
109
110static struct pll_data pll1_data = {
111 .num = 2,
112 .phys_base = DA850_PLL1_BASE,
113 .flags = PLL_HAS_POSTDIV,
114};
115
116static struct clk pll1_clk = {
117 .name = "pll1",
118 .parent = &ref_clk,
119 .pll_data = &pll1_data,
120 .flags = CLK_PLL,
121};
122
123static struct clk pll1_aux_clk = {
124 .name = "pll1_aux_clk",
125 .parent = &pll1_clk,
126 .flags = CLK_PLL | PRE_PLL,
127};
128
129static struct clk pll1_sysclk2 = {
130 .name = "pll1_sysclk2",
131 .parent = &pll1_clk,
132 .flags = CLK_PLL,
133 .div_reg = PLLDIV2,
134};
135
136static struct clk pll1_sysclk3 = {
137 .name = "pll1_sysclk3",
138 .parent = &pll1_clk,
139 .flags = CLK_PLL,
140 .div_reg = PLLDIV3,
141};
142
143static struct clk pll1_sysclk4 = {
144 .name = "pll1_sysclk4",
145 .parent = &pll1_clk,
146 .flags = CLK_PLL,
147 .div_reg = PLLDIV4,
148};
149
150static struct clk pll1_sysclk5 = {
151 .name = "pll1_sysclk5",
152 .parent = &pll1_clk,
153 .flags = CLK_PLL,
154 .div_reg = PLLDIV5,
155};
156
157static struct clk pll1_sysclk6 = {
158 .name = "pll0_sysclk6",
159 .parent = &pll0_clk,
160 .flags = CLK_PLL,
161 .div_reg = PLLDIV6,
162};
163
164static struct clk pll1_sysclk7 = {
165 .name = "pll1_sysclk7",
166 .parent = &pll1_clk,
167 .flags = CLK_PLL,
168 .div_reg = PLLDIV7,
169};
170
171static struct clk i2c0_clk = {
172 .name = "i2c0",
173 .parent = &pll0_aux_clk,
174};
175
176static struct clk timerp64_0_clk = {
177 .name = "timer0",
178 .parent = &pll0_aux_clk,
179};
180
181static struct clk timerp64_1_clk = {
182 .name = "timer1",
183 .parent = &pll0_aux_clk,
184};
185
186static struct clk arm_rom_clk = {
187 .name = "arm_rom",
188 .parent = &pll0_sysclk2,
189 .lpsc = DA8XX_LPSC0_ARM_RAM_ROM,
190 .flags = ALWAYS_ENABLED,
191};
192
193static struct clk tpcc0_clk = {
194 .name = "tpcc0",
195 .parent = &pll0_sysclk2,
196 .lpsc = DA8XX_LPSC0_TPCC,
197 .flags = ALWAYS_ENABLED | CLK_PSC,
198};
199
200static struct clk tptc0_clk = {
201 .name = "tptc0",
202 .parent = &pll0_sysclk2,
203 .lpsc = DA8XX_LPSC0_TPTC0,
204 .flags = ALWAYS_ENABLED,
205};
206
207static struct clk tptc1_clk = {
208 .name = "tptc1",
209 .parent = &pll0_sysclk2,
210 .lpsc = DA8XX_LPSC0_TPTC1,
211 .flags = ALWAYS_ENABLED,
212};
213
214static struct clk tpcc1_clk = {
215 .name = "tpcc1",
216 .parent = &pll0_sysclk2,
217 .lpsc = DA850_LPSC1_TPCC1,
218 .flags = CLK_PSC | ALWAYS_ENABLED,
219 .psc_ctlr = 1,
220};
221
222static struct clk tptc2_clk = {
223 .name = "tptc2",
224 .parent = &pll0_sysclk2,
225 .lpsc = DA850_LPSC1_TPTC2,
226 .flags = ALWAYS_ENABLED,
227 .psc_ctlr = 1,
228};
229
230static struct clk uart0_clk = {
231 .name = "uart0",
232 .parent = &pll0_sysclk2,
233 .lpsc = DA8XX_LPSC0_UART0,
234};
235
236static struct clk uart1_clk = {
237 .name = "uart1",
238 .parent = &pll0_sysclk2,
239 .lpsc = DA8XX_LPSC1_UART1,
Sekhar Nori5d36a332009-08-31 15:48:05 +0530240 .flags = DA850_CLK_ASYNC3,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400241 .psc_ctlr = 1,
242};
243
244static struct clk uart2_clk = {
245 .name = "uart2",
246 .parent = &pll0_sysclk2,
247 .lpsc = DA8XX_LPSC1_UART2,
Sekhar Nori5d36a332009-08-31 15:48:05 +0530248 .flags = DA850_CLK_ASYNC3,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400249 .psc_ctlr = 1,
250};
251
252static struct clk aintc_clk = {
253 .name = "aintc",
254 .parent = &pll0_sysclk4,
255 .lpsc = DA8XX_LPSC0_AINTC,
256 .flags = ALWAYS_ENABLED,
257};
258
259static struct clk gpio_clk = {
260 .name = "gpio",
261 .parent = &pll0_sysclk4,
262 .lpsc = DA8XX_LPSC1_GPIO,
263 .psc_ctlr = 1,
264};
265
266static struct clk i2c1_clk = {
267 .name = "i2c1",
268 .parent = &pll0_sysclk4,
269 .lpsc = DA8XX_LPSC1_I2C,
270 .psc_ctlr = 1,
271};
272
273static struct clk emif3_clk = {
274 .name = "emif3",
275 .parent = &pll0_sysclk5,
276 .lpsc = DA8XX_LPSC1_EMIF3C,
277 .flags = ALWAYS_ENABLED,
278 .psc_ctlr = 1,
279};
280
281static struct clk arm_clk = {
282 .name = "arm",
283 .parent = &pll0_sysclk6,
284 .lpsc = DA8XX_LPSC0_ARM,
285 .flags = ALWAYS_ENABLED,
286};
287
288static struct clk rmii_clk = {
289 .name = "rmii",
290 .parent = &pll0_sysclk7,
291};
292
Sudhakar Rajashekhara5a4b1312009-07-17 04:47:10 -0400293static struct clk emac_clk = {
294 .name = "emac",
295 .parent = &pll0_sysclk4,
296 .lpsc = DA8XX_LPSC1_CPGMAC,
Sudhakar Rajashekhara53ca5c92009-08-11 11:10:50 -0400297 .psc_ctlr = 1,
Sudhakar Rajashekhara5a4b1312009-07-17 04:47:10 -0400298};
299
Chaithrika U S491214e2009-08-11 17:03:25 -0400300static struct clk mcasp_clk = {
301 .name = "mcasp",
302 .parent = &pll0_sysclk2,
303 .lpsc = DA8XX_LPSC1_McASP0,
304 .psc_ctlr = 1,
305};
306
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400307static struct clk lcdc_clk = {
308 .name = "lcdc",
309 .parent = &pll0_sysclk2,
310 .lpsc = DA8XX_LPSC1_LCDC,
311 .psc_ctlr = 1,
312};
313
Sudhakar Rajashekhara700691f2009-08-13 15:16:23 -0400314static struct clk mmcsd_clk = {
315 .name = "mmcsd",
316 .parent = &pll0_sysclk2,
317 .lpsc = DA8XX_LPSC0_MMC_SD,
318};
319
Sudhakar Rajashekhara38beb922009-08-13 16:21:11 -0400320static struct clk aemif_clk = {
321 .name = "aemif",
322 .parent = &pll0_sysclk3,
323 .lpsc = DA8XX_LPSC0_EMIF25,
324 .flags = ALWAYS_ENABLED,
325};
326
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400327static struct davinci_clk da850_clks[] = {
328 CLK(NULL, "ref", &ref_clk),
329 CLK(NULL, "pll0", &pll0_clk),
330 CLK(NULL, "pll0_aux", &pll0_aux_clk),
331 CLK(NULL, "pll0_sysclk2", &pll0_sysclk2),
332 CLK(NULL, "pll0_sysclk3", &pll0_sysclk3),
333 CLK(NULL, "pll0_sysclk4", &pll0_sysclk4),
334 CLK(NULL, "pll0_sysclk5", &pll0_sysclk5),
335 CLK(NULL, "pll0_sysclk6", &pll0_sysclk6),
336 CLK(NULL, "pll0_sysclk7", &pll0_sysclk7),
337 CLK(NULL, "pll1", &pll1_clk),
338 CLK(NULL, "pll1_aux", &pll1_aux_clk),
339 CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
340 CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
341 CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
342 CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
343 CLK(NULL, "pll1_sysclk6", &pll1_sysclk6),
344 CLK(NULL, "pll1_sysclk7", &pll1_sysclk7),
345 CLK("i2c_davinci.1", NULL, &i2c0_clk),
346 CLK(NULL, "timer0", &timerp64_0_clk),
347 CLK("watchdog", NULL, &timerp64_1_clk),
348 CLK(NULL, "arm_rom", &arm_rom_clk),
349 CLK(NULL, "tpcc0", &tpcc0_clk),
350 CLK(NULL, "tptc0", &tptc0_clk),
351 CLK(NULL, "tptc1", &tptc1_clk),
352 CLK(NULL, "tpcc1", &tpcc1_clk),
353 CLK(NULL, "tptc2", &tptc2_clk),
354 CLK(NULL, "uart0", &uart0_clk),
355 CLK(NULL, "uart1", &uart1_clk),
356 CLK(NULL, "uart2", &uart2_clk),
357 CLK(NULL, "aintc", &aintc_clk),
358 CLK(NULL, "gpio", &gpio_clk),
359 CLK("i2c_davinci.2", NULL, &i2c1_clk),
360 CLK(NULL, "emif3", &emif3_clk),
361 CLK(NULL, "arm", &arm_clk),
362 CLK(NULL, "rmii", &rmii_clk),
Sudhakar Rajashekhara5a4b1312009-07-17 04:47:10 -0400363 CLK("davinci_emac.1", NULL, &emac_clk),
Chaithrika U S491214e2009-08-11 17:03:25 -0400364 CLK("davinci-mcasp.0", NULL, &mcasp_clk),
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400365 CLK("da8xx_lcdc.0", NULL, &lcdc_clk),
Sudhakar Rajashekhara700691f2009-08-13 15:16:23 -0400366 CLK("davinci_mmc.0", NULL, &mmcsd_clk),
Sudhakar Rajashekhara38beb922009-08-13 16:21:11 -0400367 CLK(NULL, "aemif", &aemif_clk),
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400368 CLK(NULL, NULL, NULL),
369};
370
371/*
372 * Device specific mux setup
373 *
374 * soc description mux mode mode mux dbg
375 * reg offset mask mode
376 */
377static const struct mux_config da850_pins[] = {
378#ifdef CONFIG_DAVINCI_MUX
379 /* UART0 function */
380 MUX_CFG(DA850, NUART0_CTS, 3, 24, 15, 2, false)
381 MUX_CFG(DA850, NUART0_RTS, 3, 28, 15, 2, false)
382 MUX_CFG(DA850, UART0_RXD, 3, 16, 15, 2, false)
383 MUX_CFG(DA850, UART0_TXD, 3, 20, 15, 2, false)
384 /* UART1 function */
385 MUX_CFG(DA850, UART1_RXD, 4, 24, 15, 2, false)
386 MUX_CFG(DA850, UART1_TXD, 4, 28, 15, 2, false)
387 /* UART2 function */
388 MUX_CFG(DA850, UART2_RXD, 4, 16, 15, 2, false)
389 MUX_CFG(DA850, UART2_TXD, 4, 20, 15, 2, false)
390 /* I2C1 function */
391 MUX_CFG(DA850, I2C1_SCL, 4, 16, 15, 4, false)
392 MUX_CFG(DA850, I2C1_SDA, 4, 20, 15, 4, false)
393 /* I2C0 function */
394 MUX_CFG(DA850, I2C0_SDA, 4, 12, 15, 2, false)
395 MUX_CFG(DA850, I2C0_SCL, 4, 8, 15, 2, false)
Sudhakar Rajashekhara5a4b1312009-07-17 04:47:10 -0400396 /* EMAC function */
397 MUX_CFG(DA850, MII_TXEN, 2, 4, 15, 8, false)
398 MUX_CFG(DA850, MII_TXCLK, 2, 8, 15, 8, false)
399 MUX_CFG(DA850, MII_COL, 2, 12, 15, 8, false)
400 MUX_CFG(DA850, MII_TXD_3, 2, 16, 15, 8, false)
401 MUX_CFG(DA850, MII_TXD_2, 2, 20, 15, 8, false)
402 MUX_CFG(DA850, MII_TXD_1, 2, 24, 15, 8, false)
403 MUX_CFG(DA850, MII_TXD_0, 2, 28, 15, 8, false)
404 MUX_CFG(DA850, MII_RXCLK, 3, 0, 15, 8, false)
405 MUX_CFG(DA850, MII_RXDV, 3, 4, 15, 8, false)
406 MUX_CFG(DA850, MII_RXER, 3, 8, 15, 8, false)
407 MUX_CFG(DA850, MII_CRS, 3, 12, 15, 8, false)
408 MUX_CFG(DA850, MII_RXD_3, 3, 16, 15, 8, false)
409 MUX_CFG(DA850, MII_RXD_2, 3, 20, 15, 8, false)
410 MUX_CFG(DA850, MII_RXD_1, 3, 24, 15, 8, false)
411 MUX_CFG(DA850, MII_RXD_0, 3, 28, 15, 8, false)
Sudhakar Rajashekhara53ca5c92009-08-11 11:10:50 -0400412 MUX_CFG(DA850, MDIO_CLK, 4, 0, 15, 8, false)
413 MUX_CFG(DA850, MDIO_D, 4, 4, 15, 8, false)
Chaithrika U S491214e2009-08-11 17:03:25 -0400414 /* McASP function */
415 MUX_CFG(DA850, ACLKR, 0, 0, 15, 1, false)
416 MUX_CFG(DA850, ACLKX, 0, 4, 15, 1, false)
417 MUX_CFG(DA850, AFSR, 0, 8, 15, 1, false)
418 MUX_CFG(DA850, AFSX, 0, 12, 15, 1, false)
419 MUX_CFG(DA850, AHCLKR, 0, 16, 15, 1, false)
420 MUX_CFG(DA850, AHCLKX, 0, 20, 15, 1, false)
421 MUX_CFG(DA850, AMUTE, 0, 24, 15, 1, false)
422 MUX_CFG(DA850, AXR_15, 1, 0, 15, 1, false)
423 MUX_CFG(DA850, AXR_14, 1, 4, 15, 1, false)
424 MUX_CFG(DA850, AXR_13, 1, 8, 15, 1, false)
425 MUX_CFG(DA850, AXR_12, 1, 12, 15, 1, false)
426 MUX_CFG(DA850, AXR_11, 1, 16, 15, 1, false)
427 MUX_CFG(DA850, AXR_10, 1, 20, 15, 1, false)
428 MUX_CFG(DA850, AXR_9, 1, 24, 15, 1, false)
429 MUX_CFG(DA850, AXR_8, 1, 28, 15, 1, false)
430 MUX_CFG(DA850, AXR_7, 2, 0, 15, 1, false)
431 MUX_CFG(DA850, AXR_6, 2, 4, 15, 1, false)
432 MUX_CFG(DA850, AXR_5, 2, 8, 15, 1, false)
433 MUX_CFG(DA850, AXR_4, 2, 12, 15, 1, false)
434 MUX_CFG(DA850, AXR_3, 2, 16, 15, 1, false)
435 MUX_CFG(DA850, AXR_2, 2, 20, 15, 1, false)
436 MUX_CFG(DA850, AXR_1, 2, 24, 15, 1, false)
437 MUX_CFG(DA850, AXR_0, 2, 28, 15, 1, false)
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400438 /* LCD function */
439 MUX_CFG(DA850, LCD_D_7, 16, 8, 15, 2, false)
440 MUX_CFG(DA850, LCD_D_6, 16, 12, 15, 2, false)
441 MUX_CFG(DA850, LCD_D_5, 16, 16, 15, 2, false)
442 MUX_CFG(DA850, LCD_D_4, 16, 20, 15, 2, false)
443 MUX_CFG(DA850, LCD_D_3, 16, 24, 15, 2, false)
444 MUX_CFG(DA850, LCD_D_2, 16, 28, 15, 2, false)
445 MUX_CFG(DA850, LCD_D_1, 17, 0, 15, 2, false)
446 MUX_CFG(DA850, LCD_D_0, 17, 4, 15, 2, false)
447 MUX_CFG(DA850, LCD_D_15, 17, 8, 15, 2, false)
448 MUX_CFG(DA850, LCD_D_14, 17, 12, 15, 2, false)
449 MUX_CFG(DA850, LCD_D_13, 17, 16, 15, 2, false)
450 MUX_CFG(DA850, LCD_D_12, 17, 20, 15, 2, false)
451 MUX_CFG(DA850, LCD_D_11, 17, 24, 15, 2, false)
452 MUX_CFG(DA850, LCD_D_10, 17, 28, 15, 2, false)
453 MUX_CFG(DA850, LCD_D_9, 18, 0, 15, 2, false)
454 MUX_CFG(DA850, LCD_D_8, 18, 4, 15, 2, false)
455 MUX_CFG(DA850, LCD_PCLK, 18, 24, 15, 2, false)
456 MUX_CFG(DA850, LCD_HSYNC, 19, 0, 15, 2, false)
457 MUX_CFG(DA850, LCD_VSYNC, 19, 4, 15, 2, false)
458 MUX_CFG(DA850, NLCD_AC_ENB_CS, 19, 24, 15, 2, false)
Sudhakar Rajashekhara700691f2009-08-13 15:16:23 -0400459 /* MMC/SD0 function */
460 MUX_CFG(DA850, MMCSD0_DAT_0, 10, 8, 15, 2, false)
461 MUX_CFG(DA850, MMCSD0_DAT_1, 10, 12, 15, 2, false)
462 MUX_CFG(DA850, MMCSD0_DAT_2, 10, 16, 15, 2, false)
463 MUX_CFG(DA850, MMCSD0_DAT_3, 10, 20, 15, 2, false)
464 MUX_CFG(DA850, MMCSD0_CLK, 10, 0, 15, 2, false)
465 MUX_CFG(DA850, MMCSD0_CMD, 10, 4, 15, 2, false)
Sudhakar Rajashekhara38beb922009-08-13 16:21:11 -0400466 /* EMIF2.5/EMIFA function */
467 MUX_CFG(DA850, EMA_D_7, 9, 0, 15, 1, false)
468 MUX_CFG(DA850, EMA_D_6, 9, 4, 15, 1, false)
469 MUX_CFG(DA850, EMA_D_5, 9, 8, 15, 1, false)
470 MUX_CFG(DA850, EMA_D_4, 9, 12, 15, 1, false)
471 MUX_CFG(DA850, EMA_D_3, 9, 16, 15, 1, false)
472 MUX_CFG(DA850, EMA_D_2, 9, 20, 15, 1, false)
473 MUX_CFG(DA850, EMA_D_1, 9, 24, 15, 1, false)
474 MUX_CFG(DA850, EMA_D_0, 9, 28, 15, 1, false)
475 MUX_CFG(DA850, EMA_A_1, 12, 24, 15, 1, false)
476 MUX_CFG(DA850, EMA_A_2, 12, 20, 15, 1, false)
477 MUX_CFG(DA850, NEMA_CS_3, 7, 4, 15, 1, false)
478 MUX_CFG(DA850, NEMA_CS_4, 7, 8, 15, 1, false)
479 MUX_CFG(DA850, NEMA_WE, 7, 16, 15, 1, false)
480 MUX_CFG(DA850, NEMA_OE, 7, 20, 15, 1, false)
Sudhakar Rajashekhara7c5ec602009-08-13 17:36:25 -0400481 MUX_CFG(DA850, EMA_A_0, 12, 28, 15, 1, false)
482 MUX_CFG(DA850, EMA_A_3, 12, 16, 15, 1, false)
483 MUX_CFG(DA850, EMA_A_4, 12, 12, 15, 1, false)
484 MUX_CFG(DA850, EMA_A_5, 12, 8, 15, 1, false)
485 MUX_CFG(DA850, EMA_A_6, 12, 4, 15, 1, false)
486 MUX_CFG(DA850, EMA_A_7, 12, 0, 15, 1, false)
487 MUX_CFG(DA850, EMA_A_8, 11, 28, 15, 1, false)
488 MUX_CFG(DA850, EMA_A_9, 11, 24, 15, 1, false)
489 MUX_CFG(DA850, EMA_A_10, 11, 20, 15, 1, false)
490 MUX_CFG(DA850, EMA_A_11, 11, 16, 15, 1, false)
491 MUX_CFG(DA850, EMA_A_12, 11, 12, 15, 1, false)
492 MUX_CFG(DA850, EMA_A_13, 11, 8, 15, 1, false)
493 MUX_CFG(DA850, EMA_A_14, 11, 4, 15, 1, false)
494 MUX_CFG(DA850, EMA_A_15, 11, 0, 15, 1, false)
495 MUX_CFG(DA850, EMA_A_16, 10, 28, 15, 1, false)
496 MUX_CFG(DA850, EMA_A_17, 10, 24, 15, 1, false)
497 MUX_CFG(DA850, EMA_A_18, 10, 20, 15, 1, false)
498 MUX_CFG(DA850, EMA_A_19, 10, 16, 15, 1, false)
499 MUX_CFG(DA850, EMA_A_20, 10, 12, 15, 1, false)
500 MUX_CFG(DA850, EMA_A_21, 10, 8, 15, 1, false)
501 MUX_CFG(DA850, EMA_A_22, 10, 4, 15, 1, false)
502 MUX_CFG(DA850, EMA_A_23, 10, 0, 15, 1, false)
503 MUX_CFG(DA850, EMA_D_8, 8, 28, 15, 1, false)
504 MUX_CFG(DA850, EMA_D_9, 8, 24, 15, 1, false)
505 MUX_CFG(DA850, EMA_D_10, 8, 20, 15, 1, false)
506 MUX_CFG(DA850, EMA_D_11, 8, 16, 15, 1, false)
507 MUX_CFG(DA850, EMA_D_12, 8, 12, 15, 1, false)
508 MUX_CFG(DA850, EMA_D_13, 8, 8, 15, 1, false)
509 MUX_CFG(DA850, EMA_D_14, 8, 4, 15, 1, false)
510 MUX_CFG(DA850, EMA_D_15, 8, 0, 15, 1, false)
511 MUX_CFG(DA850, EMA_BA_1, 5, 24, 15, 1, false)
512 MUX_CFG(DA850, EMA_CLK, 6, 0, 15, 1, false)
513 MUX_CFG(DA850, EMA_WAIT_1, 6, 24, 15, 1, false)
514 MUX_CFG(DA850, NEMA_CS_2, 7, 0, 15, 1, false)
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400515 /* GPIO function */
Sudhakar Rajashekhara7761ef62009-09-15 17:46:14 -0400516 MUX_CFG(DA850, GPIO2_8, 5, 28, 15, 8, false)
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400517 MUX_CFG(DA850, GPIO2_15, 5, 0, 15, 8, false)
Sudhakar Rajashekhara700691f2009-08-13 15:16:23 -0400518 MUX_CFG(DA850, GPIO4_0, 10, 28, 15, 8, false)
519 MUX_CFG(DA850, GPIO4_1, 10, 24, 15, 8, false)
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400520#endif
521};
522
523const short da850_uart0_pins[] __initdata = {
524 DA850_NUART0_CTS, DA850_NUART0_RTS, DA850_UART0_RXD, DA850_UART0_TXD,
525 -1
526};
527
528const short da850_uart1_pins[] __initdata = {
529 DA850_UART1_RXD, DA850_UART1_TXD,
530 -1
531};
532
533const short da850_uart2_pins[] __initdata = {
534 DA850_UART2_RXD, DA850_UART2_TXD,
535 -1
536};
537
538const short da850_i2c0_pins[] __initdata = {
539 DA850_I2C0_SDA, DA850_I2C0_SCL,
540 -1
541};
542
543const short da850_i2c1_pins[] __initdata = {
544 DA850_I2C1_SCL, DA850_I2C1_SDA,
545 -1
546};
547
Sudhakar Rajashekhara5a4b1312009-07-17 04:47:10 -0400548const short da850_cpgmac_pins[] __initdata = {
549 DA850_MII_TXEN, DA850_MII_TXCLK, DA850_MII_COL, DA850_MII_TXD_3,
550 DA850_MII_TXD_2, DA850_MII_TXD_1, DA850_MII_TXD_0, DA850_MII_RXER,
551 DA850_MII_CRS, DA850_MII_RXCLK, DA850_MII_RXDV, DA850_MII_RXD_3,
Sudhakar Rajashekhara53ca5c92009-08-11 11:10:50 -0400552 DA850_MII_RXD_2, DA850_MII_RXD_1, DA850_MII_RXD_0, DA850_MDIO_CLK,
553 DA850_MDIO_D,
Sudhakar Rajashekhara5a4b1312009-07-17 04:47:10 -0400554 -1
555};
556
Chaithrika U S491214e2009-08-11 17:03:25 -0400557const short da850_mcasp_pins[] __initdata = {
558 DA850_AHCLKX, DA850_ACLKX, DA850_AFSX,
559 DA850_AHCLKR, DA850_ACLKR, DA850_AFSR, DA850_AMUTE,
560 DA850_AXR_11, DA850_AXR_12,
561 -1
562};
563
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400564const short da850_lcdcntl_pins[] __initdata = {
Sudhakar Rajashekhara7761ef62009-09-15 17:46:14 -0400565 DA850_LCD_D_0, DA850_LCD_D_1, DA850_LCD_D_2, DA850_LCD_D_3,
566 DA850_LCD_D_4, DA850_LCD_D_5, DA850_LCD_D_6, DA850_LCD_D_7,
567 DA850_LCD_D_8, DA850_LCD_D_9, DA850_LCD_D_10, DA850_LCD_D_11,
568 DA850_LCD_D_12, DA850_LCD_D_13, DA850_LCD_D_14, DA850_LCD_D_15,
569 DA850_LCD_PCLK, DA850_LCD_HSYNC, DA850_LCD_VSYNC, DA850_NLCD_AC_ENB_CS,
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400570 -1
571};
572
Sudhakar Rajashekhara700691f2009-08-13 15:16:23 -0400573const short da850_mmcsd0_pins[] __initdata = {
574 DA850_MMCSD0_DAT_0, DA850_MMCSD0_DAT_1, DA850_MMCSD0_DAT_2,
575 DA850_MMCSD0_DAT_3, DA850_MMCSD0_CLK, DA850_MMCSD0_CMD,
576 DA850_GPIO4_0, DA850_GPIO4_1,
577 -1
578};
579
Sudhakar Rajashekhara38beb922009-08-13 16:21:11 -0400580const short da850_nand_pins[] __initdata = {
581 DA850_EMA_D_7, DA850_EMA_D_6, DA850_EMA_D_5, DA850_EMA_D_4,
582 DA850_EMA_D_3, DA850_EMA_D_2, DA850_EMA_D_1, DA850_EMA_D_0,
583 DA850_EMA_A_1, DA850_EMA_A_2, DA850_NEMA_CS_3, DA850_NEMA_CS_4,
584 DA850_NEMA_WE, DA850_NEMA_OE,
585 -1
586};
587
Sudhakar Rajashekhara7c5ec602009-08-13 17:36:25 -0400588const short da850_nor_pins[] __initdata = {
589 DA850_EMA_BA_1, DA850_EMA_CLK, DA850_EMA_WAIT_1, DA850_NEMA_CS_2,
590 DA850_NEMA_WE, DA850_NEMA_OE, DA850_EMA_D_0, DA850_EMA_D_1,
591 DA850_EMA_D_2, DA850_EMA_D_3, DA850_EMA_D_4, DA850_EMA_D_5,
592 DA850_EMA_D_6, DA850_EMA_D_7, DA850_EMA_D_8, DA850_EMA_D_9,
593 DA850_EMA_D_10, DA850_EMA_D_11, DA850_EMA_D_12, DA850_EMA_D_13,
594 DA850_EMA_D_14, DA850_EMA_D_15, DA850_EMA_A_0, DA850_EMA_A_1,
595 DA850_EMA_A_2, DA850_EMA_A_3, DA850_EMA_A_4, DA850_EMA_A_5,
596 DA850_EMA_A_6, DA850_EMA_A_7, DA850_EMA_A_8, DA850_EMA_A_9,
597 DA850_EMA_A_10, DA850_EMA_A_11, DA850_EMA_A_12, DA850_EMA_A_13,
598 DA850_EMA_A_14, DA850_EMA_A_15, DA850_EMA_A_16, DA850_EMA_A_17,
599 DA850_EMA_A_18, DA850_EMA_A_19, DA850_EMA_A_20, DA850_EMA_A_21,
600 DA850_EMA_A_22, DA850_EMA_A_23,
601 -1
602};
603
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400604/* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
605static u8 da850_default_priorities[DA850_N_CP_INTC_IRQ] = {
606 [IRQ_DA8XX_COMMTX] = 7,
607 [IRQ_DA8XX_COMMRX] = 7,
608 [IRQ_DA8XX_NINT] = 7,
609 [IRQ_DA8XX_EVTOUT0] = 7,
610 [IRQ_DA8XX_EVTOUT1] = 7,
611 [IRQ_DA8XX_EVTOUT2] = 7,
612 [IRQ_DA8XX_EVTOUT3] = 7,
613 [IRQ_DA8XX_EVTOUT4] = 7,
614 [IRQ_DA8XX_EVTOUT5] = 7,
615 [IRQ_DA8XX_EVTOUT6] = 7,
616 [IRQ_DA8XX_EVTOUT6] = 7,
617 [IRQ_DA8XX_EVTOUT7] = 7,
618 [IRQ_DA8XX_CCINT0] = 7,
619 [IRQ_DA8XX_CCERRINT] = 7,
620 [IRQ_DA8XX_TCERRINT0] = 7,
621 [IRQ_DA8XX_AEMIFINT] = 7,
622 [IRQ_DA8XX_I2CINT0] = 7,
623 [IRQ_DA8XX_MMCSDINT0] = 7,
624 [IRQ_DA8XX_MMCSDINT1] = 7,
625 [IRQ_DA8XX_ALLINT0] = 7,
626 [IRQ_DA8XX_RTC] = 7,
627 [IRQ_DA8XX_SPINT0] = 7,
628 [IRQ_DA8XX_TINT12_0] = 7,
629 [IRQ_DA8XX_TINT34_0] = 7,
630 [IRQ_DA8XX_TINT12_1] = 7,
631 [IRQ_DA8XX_TINT34_1] = 7,
632 [IRQ_DA8XX_UARTINT0] = 7,
633 [IRQ_DA8XX_KEYMGRINT] = 7,
634 [IRQ_DA8XX_SECINT] = 7,
635 [IRQ_DA8XX_SECKEYERR] = 7,
636 [IRQ_DA850_MPUADDRERR0] = 7,
637 [IRQ_DA850_MPUPROTERR0] = 7,
638 [IRQ_DA850_IOPUADDRERR0] = 7,
639 [IRQ_DA850_IOPUPROTERR0] = 7,
640 [IRQ_DA850_IOPUADDRERR1] = 7,
641 [IRQ_DA850_IOPUPROTERR1] = 7,
642 [IRQ_DA850_IOPUADDRERR2] = 7,
643 [IRQ_DA850_IOPUPROTERR2] = 7,
644 [IRQ_DA850_BOOTCFG_ADDR_ERR] = 7,
645 [IRQ_DA850_BOOTCFG_PROT_ERR] = 7,
646 [IRQ_DA850_MPUADDRERR1] = 7,
647 [IRQ_DA850_MPUPROTERR1] = 7,
648 [IRQ_DA850_IOPUADDRERR3] = 7,
649 [IRQ_DA850_IOPUPROTERR3] = 7,
650 [IRQ_DA850_IOPUADDRERR4] = 7,
651 [IRQ_DA850_IOPUPROTERR4] = 7,
652 [IRQ_DA850_IOPUADDRERR5] = 7,
653 [IRQ_DA850_IOPUPROTERR5] = 7,
654 [IRQ_DA850_MIOPU_BOOTCFG_ERR] = 7,
655 [IRQ_DA8XX_CHIPINT0] = 7,
656 [IRQ_DA8XX_CHIPINT1] = 7,
657 [IRQ_DA8XX_CHIPINT2] = 7,
658 [IRQ_DA8XX_CHIPINT3] = 7,
659 [IRQ_DA8XX_TCERRINT1] = 7,
660 [IRQ_DA8XX_C0_RX_THRESH_PULSE] = 7,
661 [IRQ_DA8XX_C0_RX_PULSE] = 7,
662 [IRQ_DA8XX_C0_TX_PULSE] = 7,
663 [IRQ_DA8XX_C0_MISC_PULSE] = 7,
664 [IRQ_DA8XX_C1_RX_THRESH_PULSE] = 7,
665 [IRQ_DA8XX_C1_RX_PULSE] = 7,
666 [IRQ_DA8XX_C1_TX_PULSE] = 7,
667 [IRQ_DA8XX_C1_MISC_PULSE] = 7,
668 [IRQ_DA8XX_MEMERR] = 7,
669 [IRQ_DA8XX_GPIO0] = 7,
670 [IRQ_DA8XX_GPIO1] = 7,
671 [IRQ_DA8XX_GPIO2] = 7,
672 [IRQ_DA8XX_GPIO3] = 7,
673 [IRQ_DA8XX_GPIO4] = 7,
674 [IRQ_DA8XX_GPIO5] = 7,
675 [IRQ_DA8XX_GPIO6] = 7,
676 [IRQ_DA8XX_GPIO7] = 7,
677 [IRQ_DA8XX_GPIO8] = 7,
678 [IRQ_DA8XX_I2CINT1] = 7,
679 [IRQ_DA8XX_LCDINT] = 7,
680 [IRQ_DA8XX_UARTINT1] = 7,
681 [IRQ_DA8XX_MCASPINT] = 7,
682 [IRQ_DA8XX_ALLINT1] = 7,
683 [IRQ_DA8XX_SPINT1] = 7,
684 [IRQ_DA8XX_UHPI_INT1] = 7,
685 [IRQ_DA8XX_USB_INT] = 7,
686 [IRQ_DA8XX_IRQN] = 7,
687 [IRQ_DA8XX_RWAKEUP] = 7,
688 [IRQ_DA8XX_UARTINT2] = 7,
689 [IRQ_DA8XX_DFTSSINT] = 7,
690 [IRQ_DA8XX_EHRPWM0] = 7,
691 [IRQ_DA8XX_EHRPWM0TZ] = 7,
692 [IRQ_DA8XX_EHRPWM1] = 7,
693 [IRQ_DA8XX_EHRPWM1TZ] = 7,
694 [IRQ_DA850_SATAINT] = 7,
695 [IRQ_DA850_TINT12_2] = 7,
696 [IRQ_DA850_TINT34_2] = 7,
697 [IRQ_DA850_TINTALL_2] = 7,
698 [IRQ_DA8XX_ECAP0] = 7,
699 [IRQ_DA8XX_ECAP1] = 7,
700 [IRQ_DA8XX_ECAP2] = 7,
701 [IRQ_DA850_MMCSDINT0_1] = 7,
702 [IRQ_DA850_MMCSDINT1_1] = 7,
703 [IRQ_DA850_T12CMPINT0_2] = 7,
704 [IRQ_DA850_T12CMPINT1_2] = 7,
705 [IRQ_DA850_T12CMPINT2_2] = 7,
706 [IRQ_DA850_T12CMPINT3_2] = 7,
707 [IRQ_DA850_T12CMPINT4_2] = 7,
708 [IRQ_DA850_T12CMPINT5_2] = 7,
709 [IRQ_DA850_T12CMPINT6_2] = 7,
710 [IRQ_DA850_T12CMPINT7_2] = 7,
711 [IRQ_DA850_T12CMPINT0_3] = 7,
712 [IRQ_DA850_T12CMPINT1_3] = 7,
713 [IRQ_DA850_T12CMPINT2_3] = 7,
714 [IRQ_DA850_T12CMPINT3_3] = 7,
715 [IRQ_DA850_T12CMPINT4_3] = 7,
716 [IRQ_DA850_T12CMPINT5_3] = 7,
717 [IRQ_DA850_T12CMPINT6_3] = 7,
718 [IRQ_DA850_T12CMPINT7_3] = 7,
719 [IRQ_DA850_RPIINT] = 7,
720 [IRQ_DA850_VPIFINT] = 7,
721 [IRQ_DA850_CCINT1] = 7,
722 [IRQ_DA850_CCERRINT1] = 7,
723 [IRQ_DA850_TCERRINT2] = 7,
724 [IRQ_DA850_TINT12_3] = 7,
725 [IRQ_DA850_TINT34_3] = 7,
726 [IRQ_DA850_TINTALL_3] = 7,
727 [IRQ_DA850_MCBSP0RINT] = 7,
728 [IRQ_DA850_MCBSP0XINT] = 7,
729 [IRQ_DA850_MCBSP1RINT] = 7,
730 [IRQ_DA850_MCBSP1XINT] = 7,
731 [IRQ_DA8XX_ARMCLKSTOPREQ] = 7,
732};
733
734static struct map_desc da850_io_desc[] = {
735 {
736 .virtual = IO_VIRT,
737 .pfn = __phys_to_pfn(IO_PHYS),
738 .length = IO_SIZE,
739 .type = MT_DEVICE
740 },
741 {
742 .virtual = DA8XX_CP_INTC_VIRT,
743 .pfn = __phys_to_pfn(DA8XX_CP_INTC_BASE),
744 .length = DA8XX_CP_INTC_SIZE,
745 .type = MT_DEVICE
746 },
747};
748
749static void __iomem *da850_psc_bases[] = {
750 IO_ADDRESS(DA8XX_PSC0_BASE),
751 IO_ADDRESS(DA8XX_PSC1_BASE),
752};
753
754/* Contents of JTAG ID register used to identify exact cpu type */
755static struct davinci_id da850_ids[] = {
756 {
757 .variant = 0x0,
758 .part_no = 0xb7d1,
759 .manufacturer = 0x017, /* 0x02f >> 1 */
760 .cpu_id = DAVINCI_CPU_ID_DA850,
761 .name = "da850/omap-l138",
762 },
763};
764
765static struct davinci_timer_instance da850_timer_instance[4] = {
766 {
767 .base = IO_ADDRESS(DA8XX_TIMER64P0_BASE),
768 .bottom_irq = IRQ_DA8XX_TINT12_0,
769 .top_irq = IRQ_DA8XX_TINT34_0,
770 },
771 {
772 .base = IO_ADDRESS(DA8XX_TIMER64P1_BASE),
773 .bottom_irq = IRQ_DA8XX_TINT12_1,
774 .top_irq = IRQ_DA8XX_TINT34_1,
775 },
776 {
777 .base = IO_ADDRESS(DA850_TIMER64P2_BASE),
778 .bottom_irq = IRQ_DA850_TINT12_2,
779 .top_irq = IRQ_DA850_TINT34_2,
780 },
781 {
782 .base = IO_ADDRESS(DA850_TIMER64P3_BASE),
783 .bottom_irq = IRQ_DA850_TINT12_3,
784 .top_irq = IRQ_DA850_TINT34_3,
785 },
786};
787
788/*
789 * T0_BOT: Timer 0, bottom : Used for clock_event
790 * T0_TOP: Timer 0, top : Used for clocksource
791 * T1_BOT, T1_TOP: Timer 1, bottom & top: Used for watchdog timer
792 */
793static struct davinci_timer_info da850_timer_info = {
794 .timers = da850_timer_instance,
795 .clockevent_id = T0_BOT,
796 .clocksource_id = T0_TOP,
797};
798
Sekhar Nori5d36a332009-08-31 15:48:05 +0530799static void da850_set_async3_src(int pllnum)
800{
801 struct clk *clk, *newparent = pllnum ? &pll1_sysclk2 : &pll0_sysclk2;
802 struct davinci_clk *c;
803 unsigned int v;
804 int ret;
805
806 for (c = da850_clks; c->lk.clk; c++) {
807 clk = c->lk.clk;
808 if (clk->flags & DA850_CLK_ASYNC3) {
809 ret = clk_set_parent(clk, newparent);
810 WARN(ret, "DA850: unable to re-parent clock %s",
811 clk->name);
812 }
813 }
814
815 v = __raw_readl(DA8XX_SYSCFG_VIRT(DA8XX_CFGCHIP3_REG));
816 if (pllnum)
817 v |= CFGCHIP3_ASYNC3_CLKSRC;
818 else
819 v &= ~CFGCHIP3_ASYNC3_CLKSRC;
820 __raw_writel(v, DA8XX_SYSCFG_VIRT(DA8XX_CFGCHIP3_REG));
821}
822
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400823static struct davinci_soc_info davinci_soc_info_da850 = {
824 .io_desc = da850_io_desc,
825 .io_desc_num = ARRAY_SIZE(da850_io_desc),
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400826 .ids = da850_ids,
827 .ids_num = ARRAY_SIZE(da850_ids),
828 .cpu_clks = da850_clks,
829 .psc_bases = da850_psc_bases,
830 .psc_bases_num = ARRAY_SIZE(da850_psc_bases),
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400831 .pinmux_pins = da850_pins,
832 .pinmux_pins_num = ARRAY_SIZE(da850_pins),
833 .intc_base = (void __iomem *)DA8XX_CP_INTC_VIRT,
834 .intc_type = DAVINCI_INTC_TYPE_CP_INTC,
835 .intc_irq_prios = da850_default_priorities,
836 .intc_irq_num = DA850_N_CP_INTC_IRQ,
837 .timer_info = &da850_timer_info,
838 .gpio_base = IO_ADDRESS(DA8XX_GPIO_BASE),
Sudhakar Rajashekhara5a8d5442009-08-11 16:14:21 -0400839 .gpio_num = 144,
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400840 .gpio_irq = IRQ_DA8XX_GPIO0,
841 .serial_dev = &da8xx_serial_device,
842 .emac_pdata = &da8xx_emac_pdata,
843};
844
845void __init da850_init(void)
846{
Sekhar Nori6a28adef2009-08-31 15:47:59 +0530847 da8xx_syscfg_base = ioremap(DA8XX_SYSCFG_BASE, SZ_4K);
848 if (WARN(!da8xx_syscfg_base, "Unable to map syscfg module"))
849 return;
850
Sekhar Noricd874442009-08-31 15:48:00 +0530851 davinci_soc_info_da850.jtag_id_base =
852 DA8XX_SYSCFG_VIRT(DA8XX_JTAG_ID_REG);
Sekhar Nori6a28adef2009-08-31 15:47:59 +0530853 davinci_soc_info_da850.pinmux_base = DA8XX_SYSCFG_VIRT(0x120);
854
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400855 davinci_common_init(&davinci_soc_info_da850);
Sekhar Nori5d36a332009-08-31 15:48:05 +0530856
857 /*
858 * Move the clock source of Async3 domain to PLL1 SYSCLK2.
859 * This helps keeping the peripherals on this domain insulated
860 * from CPU frequency changes caused by DVFS. The firmware sets
861 * both PLL0 and PLL1 to the same frequency so, there should not
862 * be any noticible change even in non-DVFS use cases.
863 */
864 da850_set_async3_src(1);
Sudhakar Rajashekharae1a8d7e2009-07-16 06:41:54 -0400865}