blob: 5d3d5635b92f6873ded399729ff4d5e404fda418 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040018#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019
20#define BITS_PER_BYTE 8
21#define OFDM_PLCP_BITS 22
Felix Fietkau7817e4c2010-04-19 19:57:31 +020022#define HT_RC_2_MCS(_rc) ((_rc) & 0x1f)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023#define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
24#define L_STF 8
25#define L_LTF 8
26#define L_SIG 4
27#define HT_SIG 8
28#define HT_STF 4
29#define HT_LTF(_ns) (4 * (_ns))
30#define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
31#define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
32#define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
33#define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
34
35#define OFDM_SIFS_TIME 16
36
37static u32 bits_per_symbol[][2] = {
38 /* 20MHz 40MHz */
39 { 26, 54 }, /* 0: BPSK */
40 { 52, 108 }, /* 1: QPSK 1/2 */
41 { 78, 162 }, /* 2: QPSK 3/4 */
42 { 104, 216 }, /* 3: 16-QAM 1/2 */
43 { 156, 324 }, /* 4: 16-QAM 3/4 */
44 { 208, 432 }, /* 5: 64-QAM 2/3 */
45 { 234, 486 }, /* 6: 64-QAM 3/4 */
46 { 260, 540 }, /* 7: 64-QAM 5/6 */
47 { 52, 108 }, /* 8: BPSK */
48 { 104, 216 }, /* 9: QPSK 1/2 */
49 { 156, 324 }, /* 10: QPSK 3/4 */
50 { 208, 432 }, /* 11: 16-QAM 1/2 */
51 { 312, 648 }, /* 12: 16-QAM 3/4 */
52 { 416, 864 }, /* 13: 64-QAM 2/3 */
53 { 468, 972 }, /* 14: 64-QAM 3/4 */
54 { 520, 1080 }, /* 15: 64-QAM 5/6 */
55};
56
57#define IS_HT_RATE(_rate) ((_rate) & 0x80)
58
Sujithc37452b2009-03-09 09:31:57 +053059static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
60 struct ath_atx_tid *tid,
61 struct list_head *bf_head);
Sujithe8324352009-01-16 21:38:42 +053062static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
Felix Fietkaudb1a0522010-03-29 20:07:11 -070063 struct ath_txq *txq, struct list_head *bf_q,
64 struct ath_tx_status *ts, int txok, int sendbar);
Sujithe8324352009-01-16 21:38:42 +053065static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
66 struct list_head *head);
67static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf);
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +053068static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
Felix Fietkaudb1a0522010-03-29 20:07:11 -070069 struct ath_tx_status *ts, int txok);
70static void ath_tx_rc_status(struct ath_buf *bf, struct ath_tx_status *ts,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +053071 int nbad, int txok, bool update_rc);
Sujithe8324352009-01-16 21:38:42 +053072
Felix Fietkau545750d2009-11-23 22:21:01 +010073enum {
74 MCS_DEFAULT,
75 MCS_HT40,
76 MCS_HT40_SGI,
77};
78
79static int ath_max_4ms_framelen[3][16] = {
80 [MCS_DEFAULT] = {
81 3216, 6434, 9650, 12868, 19304, 25740, 28956, 32180,
82 6430, 12860, 19300, 25736, 38600, 51472, 57890, 64320,
83 },
84 [MCS_HT40] = {
85 6684, 13368, 20052, 26738, 40104, 53476, 60156, 66840,
86 13360, 26720, 40080, 53440, 80160, 106880, 120240, 133600,
87 },
88 [MCS_HT40_SGI] = {
89 /* TODO: Only MCS 7 and 15 updated, recalculate the rest */
90 6684, 13368, 20052, 26738, 40104, 53476, 60156, 74200,
91 13360, 26720, 40080, 53440, 80160, 106880, 120240, 148400,
92 }
93};
94
Sujithe8324352009-01-16 21:38:42 +053095/*********************/
96/* Aggregation logic */
97/*********************/
98
Sujithe8324352009-01-16 21:38:42 +053099static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
100{
101 struct ath_atx_ac *ac = tid->ac;
102
103 if (tid->paused)
104 return;
105
106 if (tid->sched)
107 return;
108
109 tid->sched = true;
110 list_add_tail(&tid->list, &ac->tid_q);
111
112 if (ac->sched)
113 return;
114
115 ac->sched = true;
116 list_add_tail(&ac->list, &txq->axq_acq);
117}
118
119static void ath_tx_pause_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
120{
121 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
122
123 spin_lock_bh(&txq->axq_lock);
124 tid->paused++;
125 spin_unlock_bh(&txq->axq_lock);
126}
127
128static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
129{
130 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
131
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700132 BUG_ON(tid->paused <= 0);
Sujithe8324352009-01-16 21:38:42 +0530133 spin_lock_bh(&txq->axq_lock);
134
135 tid->paused--;
136
137 if (tid->paused > 0)
138 goto unlock;
139
140 if (list_empty(&tid->buf_q))
141 goto unlock;
142
143 ath_tx_queue_tid(txq, tid);
144 ath_txq_schedule(sc, txq);
145unlock:
146 spin_unlock_bh(&txq->axq_lock);
147}
148
149static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
150{
151 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
152 struct ath_buf *bf;
153 struct list_head bf_head;
154 INIT_LIST_HEAD(&bf_head);
155
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700156 BUG_ON(tid->paused <= 0);
Sujithe8324352009-01-16 21:38:42 +0530157 spin_lock_bh(&txq->axq_lock);
158
159 tid->paused--;
160
161 if (tid->paused > 0) {
162 spin_unlock_bh(&txq->axq_lock);
163 return;
164 }
165
166 while (!list_empty(&tid->buf_q)) {
167 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700168 BUG_ON(bf_isretried(bf));
Sujithd43f30152009-01-16 21:38:53 +0530169 list_move_tail(&bf->list, &bf_head);
Sujithc37452b2009-03-09 09:31:57 +0530170 ath_tx_send_ht_normal(sc, txq, tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530171 }
172
173 spin_unlock_bh(&txq->axq_lock);
174}
175
176static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
177 int seqno)
178{
179 int index, cindex;
180
181 index = ATH_BA_INDEX(tid->seq_start, seqno);
182 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
183
184 tid->tx_buf[cindex] = NULL;
185
186 while (tid->baw_head != tid->baw_tail && !tid->tx_buf[tid->baw_head]) {
187 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
188 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
189 }
190}
191
192static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
193 struct ath_buf *bf)
194{
195 int index, cindex;
196
197 if (bf_isretried(bf))
198 return;
199
200 index = ATH_BA_INDEX(tid->seq_start, bf->bf_seqno);
201 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
202
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700203 BUG_ON(tid->tx_buf[cindex] != NULL);
Sujithe8324352009-01-16 21:38:42 +0530204 tid->tx_buf[cindex] = bf;
205
206 if (index >= ((tid->baw_tail - tid->baw_head) &
207 (ATH_TID_MAX_BUFS - 1))) {
208 tid->baw_tail = cindex;
209 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
210 }
211}
212
213/*
214 * TODO: For frame(s) that are in the retry state, we will reuse the
215 * sequence number(s) without setting the retry bit. The
216 * alternative is to give up on these and BAR the receiver's window
217 * forward.
218 */
219static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
220 struct ath_atx_tid *tid)
221
222{
223 struct ath_buf *bf;
224 struct list_head bf_head;
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700225 struct ath_tx_status ts;
226
227 memset(&ts, 0, sizeof(ts));
Sujithe8324352009-01-16 21:38:42 +0530228 INIT_LIST_HEAD(&bf_head);
229
230 for (;;) {
231 if (list_empty(&tid->buf_q))
232 break;
Sujithe8324352009-01-16 21:38:42 +0530233
Sujithd43f30152009-01-16 21:38:53 +0530234 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
235 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530236
237 if (bf_isretried(bf))
238 ath_tx_update_baw(sc, tid, bf->bf_seqno);
239
240 spin_unlock(&txq->axq_lock);
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700241 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
Sujithe8324352009-01-16 21:38:42 +0530242 spin_lock(&txq->axq_lock);
243 }
244
245 tid->seq_next = tid->seq_start;
246 tid->baw_tail = tid->baw_head;
247}
248
Sujithfec247c2009-07-27 12:08:16 +0530249static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
250 struct ath_buf *bf)
Sujithe8324352009-01-16 21:38:42 +0530251{
252 struct sk_buff *skb;
253 struct ieee80211_hdr *hdr;
254
255 bf->bf_state.bf_type |= BUF_RETRY;
256 bf->bf_retries++;
Sujithfec247c2009-07-27 12:08:16 +0530257 TX_STAT_INC(txq->axq_qnum, a_retries);
Sujithe8324352009-01-16 21:38:42 +0530258
259 skb = bf->bf_mpdu;
260 hdr = (struct ieee80211_hdr *)skb->data;
261 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
262}
263
Felix Fietkau0a8cea82010-04-19 19:57:30 +0200264static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
265{
266 struct ath_buf *bf = NULL;
267
268 spin_lock_bh(&sc->tx.txbuflock);
269
270 if (unlikely(list_empty(&sc->tx.txbuf))) {
271 spin_unlock_bh(&sc->tx.txbuflock);
272 return NULL;
273 }
274
275 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
276 list_del(&bf->list);
277
278 spin_unlock_bh(&sc->tx.txbuflock);
279
280 return bf;
281}
282
283static void ath_tx_return_buffer(struct ath_softc *sc, struct ath_buf *bf)
284{
285 spin_lock_bh(&sc->tx.txbuflock);
286 list_add_tail(&bf->list, &sc->tx.txbuf);
287 spin_unlock_bh(&sc->tx.txbuflock);
288}
289
Sujithd43f30152009-01-16 21:38:53 +0530290static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
291{
292 struct ath_buf *tbf;
293
Felix Fietkau0a8cea82010-04-19 19:57:30 +0200294 tbf = ath_tx_get_buffer(sc);
295 if (WARN_ON(!tbf))
Vasanthakumar Thiagarajan8a460972009-06-10 17:50:09 +0530296 return NULL;
Sujithd43f30152009-01-16 21:38:53 +0530297
298 ATH_TXBUF_RESET(tbf);
299
Felix Fietkau827e69b2009-11-15 23:09:25 +0100300 tbf->aphy = bf->aphy;
Sujithd43f30152009-01-16 21:38:53 +0530301 tbf->bf_mpdu = bf->bf_mpdu;
302 tbf->bf_buf_addr = bf->bf_buf_addr;
Vasanthakumar Thiagarajand826c832010-04-15 17:38:45 -0400303 memcpy(tbf->bf_desc, bf->bf_desc, sc->sc_ah->caps.tx_desc_len);
Sujithd43f30152009-01-16 21:38:53 +0530304 tbf->bf_state = bf->bf_state;
305 tbf->bf_dmacontext = bf->bf_dmacontext;
306
307 return tbf;
308}
309
310static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
311 struct ath_buf *bf, struct list_head *bf_q,
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700312 struct ath_tx_status *ts, int txok)
Sujithe8324352009-01-16 21:38:42 +0530313{
314 struct ath_node *an = NULL;
315 struct sk_buff *skb;
Sujith1286ec62009-01-27 13:30:37 +0530316 struct ieee80211_sta *sta;
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800317 struct ieee80211_hw *hw;
Sujith1286ec62009-01-27 13:30:37 +0530318 struct ieee80211_hdr *hdr;
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800319 struct ieee80211_tx_info *tx_info;
Sujithe8324352009-01-16 21:38:42 +0530320 struct ath_atx_tid *tid = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530321 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +0530322 struct list_head bf_head, bf_pending;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530323 u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
Sujithe8324352009-01-16 21:38:42 +0530324 u32 ba[WME_BA_BMP_SIZE >> 5];
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530325 int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
326 bool rc_update = true;
Sujithe8324352009-01-16 21:38:42 +0530327
Sujitha22be222009-03-30 15:28:36 +0530328 skb = bf->bf_mpdu;
Sujith1286ec62009-01-27 13:30:37 +0530329 hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +0530330
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800331 tx_info = IEEE80211_SKB_CB(skb);
Felix Fietkau827e69b2009-11-15 23:09:25 +0100332 hw = bf->aphy->hw;
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800333
Sujith1286ec62009-01-27 13:30:37 +0530334 rcu_read_lock();
335
Johannes Berg5ed176e2009-11-04 14:42:28 +0100336 /* XXX: use ieee80211_find_sta! */
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800337 sta = ieee80211_find_sta_by_hw(hw, hdr->addr1);
Sujith1286ec62009-01-27 13:30:37 +0530338 if (!sta) {
339 rcu_read_unlock();
340 return;
Sujithe8324352009-01-16 21:38:42 +0530341 }
342
Sujith1286ec62009-01-27 13:30:37 +0530343 an = (struct ath_node *)sta->drv_priv;
344 tid = ATH_AN_2_TID(an, bf->bf_tidno);
345
Sujithe8324352009-01-16 21:38:42 +0530346 isaggr = bf_isaggr(bf);
Sujithd43f30152009-01-16 21:38:53 +0530347 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530348
Sujithd43f30152009-01-16 21:38:53 +0530349 if (isaggr && txok) {
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700350 if (ts->ts_flags & ATH9K_TX_BA) {
351 seq_st = ts->ts_seqnum;
352 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530353 } else {
Sujithd43f30152009-01-16 21:38:53 +0530354 /*
355 * AR5416 can become deaf/mute when BA
356 * issue happens. Chip needs to be reset.
357 * But AP code may have sychronization issues
358 * when perform internal reset in this routine.
359 * Only enable reset in STA mode for now.
360 */
Sujith2660b812009-02-09 13:27:26 +0530361 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
Sujithd43f30152009-01-16 21:38:53 +0530362 needreset = 1;
Sujithe8324352009-01-16 21:38:42 +0530363 }
364 }
365
366 INIT_LIST_HEAD(&bf_pending);
367 INIT_LIST_HEAD(&bf_head);
368
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700369 nbad = ath_tx_num_badfrms(sc, bf, ts, txok);
Sujithe8324352009-01-16 21:38:42 +0530370 while (bf) {
371 txfail = txpending = 0;
372 bf_next = bf->bf_next;
373
374 if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, bf->bf_seqno))) {
375 /* transmit completion, subframe is
376 * acked by block ack */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530377 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530378 } else if (!isaggr && txok) {
379 /* transmit completion */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530380 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530381 } else {
Sujithe8324352009-01-16 21:38:42 +0530382 if (!(tid->state & AGGR_CLEANUP) &&
Vasanthakumar Thiagarajan6d913f72010-04-15 17:38:46 -0400383 !bf_last->bf_tx_aborted) {
Sujithe8324352009-01-16 21:38:42 +0530384 if (bf->bf_retries < ATH_MAX_SW_RETRIES) {
Sujithfec247c2009-07-27 12:08:16 +0530385 ath_tx_set_retry(sc, txq, bf);
Sujithe8324352009-01-16 21:38:42 +0530386 txpending = 1;
387 } else {
388 bf->bf_state.bf_type |= BUF_XRETRY;
389 txfail = 1;
390 sendbar = 1;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530391 txfail_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530392 }
393 } else {
394 /*
395 * cleanup in progress, just fail
396 * the un-acked sub-frames
397 */
398 txfail = 1;
399 }
400 }
401
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400402 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
403 bf_next == NULL) {
Vasanthakumar Thiagarajancbfe89c2009-06-24 18:58:47 +0530404 /*
405 * Make sure the last desc is reclaimed if it
406 * not a holding desc.
407 */
408 if (!bf_last->bf_stale)
409 list_move_tail(&bf->list, &bf_head);
410 else
411 INIT_LIST_HEAD(&bf_head);
Sujithe8324352009-01-16 21:38:42 +0530412 } else {
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700413 BUG_ON(list_empty(bf_q));
Sujithd43f30152009-01-16 21:38:53 +0530414 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530415 }
416
417 if (!txpending) {
418 /*
419 * complete the acked-ones/xretried ones; update
420 * block-ack window
421 */
422 spin_lock_bh(&txq->axq_lock);
423 ath_tx_update_baw(sc, tid, bf->bf_seqno);
424 spin_unlock_bh(&txq->axq_lock);
425
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530426 if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700427 ath_tx_rc_status(bf, ts, nbad, txok, true);
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530428 rc_update = false;
429 } else {
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700430 ath_tx_rc_status(bf, ts, nbad, txok, false);
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530431 }
432
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700433 ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
434 !txfail, sendbar);
Sujithe8324352009-01-16 21:38:42 +0530435 } else {
Sujithd43f30152009-01-16 21:38:53 +0530436 /* retry the un-acked ones */
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400437 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)) {
438 if (bf->bf_next == NULL && bf_last->bf_stale) {
439 struct ath_buf *tbf;
Sujithe8324352009-01-16 21:38:42 +0530440
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400441 tbf = ath_clone_txbuf(sc, bf_last);
442 /*
443 * Update tx baw and complete the
444 * frame with failed status if we
445 * run out of tx buf.
446 */
447 if (!tbf) {
448 spin_lock_bh(&txq->axq_lock);
449 ath_tx_update_baw(sc, tid,
450 bf->bf_seqno);
451 spin_unlock_bh(&txq->axq_lock);
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400452
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400453 bf->bf_state.bf_type |=
454 BUF_XRETRY;
455 ath_tx_rc_status(bf, ts, nbad,
456 0, false);
457 ath_tx_complete_buf(sc, bf, txq,
458 &bf_head,
459 ts, 0, 0);
460 break;
461 }
462
463 ath9k_hw_cleartxdesc(sc->sc_ah,
464 tbf->bf_desc);
465 list_add_tail(&tbf->list, &bf_head);
466 } else {
467 /*
468 * Clear descriptor status words for
469 * software retry
470 */
471 ath9k_hw_cleartxdesc(sc->sc_ah,
472 bf->bf_desc);
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400473 }
Sujithe8324352009-01-16 21:38:42 +0530474 }
475
476 /*
477 * Put this buffer to the temporary pending
478 * queue to retain ordering
479 */
480 list_splice_tail_init(&bf_head, &bf_pending);
481 }
482
483 bf = bf_next;
484 }
485
486 if (tid->state & AGGR_CLEANUP) {
Sujithe8324352009-01-16 21:38:42 +0530487 if (tid->baw_head == tid->baw_tail) {
488 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530489 tid->state &= ~AGGR_CLEANUP;
490
491 /* send buffered frames as singles */
492 ath_tx_flush_tid(sc, tid);
Sujithd43f30152009-01-16 21:38:53 +0530493 }
Sujith1286ec62009-01-27 13:30:37 +0530494 rcu_read_unlock();
Sujithe8324352009-01-16 21:38:42 +0530495 return;
496 }
497
Sujithd43f30152009-01-16 21:38:53 +0530498 /* prepend un-acked frames to the beginning of the pending frame queue */
Sujithe8324352009-01-16 21:38:42 +0530499 if (!list_empty(&bf_pending)) {
500 spin_lock_bh(&txq->axq_lock);
501 list_splice(&bf_pending, &tid->buf_q);
502 ath_tx_queue_tid(txq, tid);
503 spin_unlock_bh(&txq->axq_lock);
504 }
505
Sujith1286ec62009-01-27 13:30:37 +0530506 rcu_read_unlock();
507
Sujithe8324352009-01-16 21:38:42 +0530508 if (needreset)
509 ath_reset(sc, false);
Sujithe8324352009-01-16 21:38:42 +0530510}
511
512static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
513 struct ath_atx_tid *tid)
514{
Sujithe8324352009-01-16 21:38:42 +0530515 struct sk_buff *skb;
516 struct ieee80211_tx_info *tx_info;
517 struct ieee80211_tx_rate *rates;
Sujithd43f30152009-01-16 21:38:53 +0530518 u32 max_4ms_framelen, frmlen;
Sujith4ef70842009-07-23 15:32:41 +0530519 u16 aggr_limit, legacy = 0;
Sujithe8324352009-01-16 21:38:42 +0530520 int i;
521
Sujitha22be222009-03-30 15:28:36 +0530522 skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +0530523 tx_info = IEEE80211_SKB_CB(skb);
524 rates = tx_info->control.rates;
Sujithe8324352009-01-16 21:38:42 +0530525
526 /*
527 * Find the lowest frame length among the rate series that will have a
528 * 4ms transmit duration.
529 * TODO - TXOP limit needs to be considered.
530 */
531 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
532
533 for (i = 0; i < 4; i++) {
534 if (rates[i].count) {
Felix Fietkau545750d2009-11-23 22:21:01 +0100535 int modeidx;
536 if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
Sujithe8324352009-01-16 21:38:42 +0530537 legacy = 1;
538 break;
539 }
540
Felix Fietkau545750d2009-11-23 22:21:01 +0100541 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
542 modeidx = MCS_HT40_SGI;
543 else if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
544 modeidx = MCS_HT40;
545 else
546 modeidx = MCS_DEFAULT;
547
548 frmlen = ath_max_4ms_framelen[modeidx][rates[i].idx];
Sujithd43f30152009-01-16 21:38:53 +0530549 max_4ms_framelen = min(max_4ms_framelen, frmlen);
Sujithe8324352009-01-16 21:38:42 +0530550 }
551 }
552
553 /*
554 * limit aggregate size by the minimum rate if rate selected is
555 * not a probe rate, if rate selected is a probe rate then
556 * avoid aggregation of this packet.
557 */
558 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
559 return 0;
560
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530561 if (sc->sc_flags & SC_OP_BT_PRIORITY_DETECTED)
562 aggr_limit = min((max_4ms_framelen * 3) / 8,
563 (u32)ATH_AMPDU_LIMIT_MAX);
564 else
565 aggr_limit = min(max_4ms_framelen,
566 (u32)ATH_AMPDU_LIMIT_MAX);
Sujithe8324352009-01-16 21:38:42 +0530567
568 /*
569 * h/w can accept aggregates upto 16 bit lengths (65535).
570 * The IE, however can hold upto 65536, which shows up here
571 * as zero. Ignore 65536 since we are constrained by hw.
572 */
Sujith4ef70842009-07-23 15:32:41 +0530573 if (tid->an->maxampdu)
574 aggr_limit = min(aggr_limit, tid->an->maxampdu);
Sujithe8324352009-01-16 21:38:42 +0530575
576 return aggr_limit;
577}
578
579/*
Sujithd43f30152009-01-16 21:38:53 +0530580 * Returns the number of delimiters to be added to
Sujithe8324352009-01-16 21:38:42 +0530581 * meet the minimum required mpdudensity.
Sujithe8324352009-01-16 21:38:42 +0530582 */
583static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
584 struct ath_buf *bf, u16 frmlen)
585{
Sujithe8324352009-01-16 21:38:42 +0530586 struct sk_buff *skb = bf->bf_mpdu;
587 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Sujith4ef70842009-07-23 15:32:41 +0530588 u32 nsymbits, nsymbols;
Sujithe8324352009-01-16 21:38:42 +0530589 u16 minlen;
Felix Fietkau545750d2009-11-23 22:21:01 +0100590 u8 flags, rix;
Sujithe8324352009-01-16 21:38:42 +0530591 int width, half_gi, ndelim, mindelim;
592
593 /* Select standard number of delimiters based on frame length alone */
594 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
595
596 /*
597 * If encryption enabled, hardware requires some more padding between
598 * subframes.
599 * TODO - this could be improved to be dependent on the rate.
600 * The hardware can keep up at lower rates, but not higher rates
601 */
602 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR)
603 ndelim += ATH_AGGR_ENCRYPTDELIM;
604
605 /*
606 * Convert desired mpdu density from microeconds to bytes based
607 * on highest rate in rate series (i.e. first rate) to determine
608 * required minimum length for subframe. Take into account
609 * whether high rate is 20 or 40Mhz and half or full GI.
Sujith4ef70842009-07-23 15:32:41 +0530610 *
Sujithe8324352009-01-16 21:38:42 +0530611 * If there is no mpdu density restriction, no further calculation
612 * is needed.
613 */
Sujith4ef70842009-07-23 15:32:41 +0530614
615 if (tid->an->mpdudensity == 0)
Sujithe8324352009-01-16 21:38:42 +0530616 return ndelim;
617
618 rix = tx_info->control.rates[0].idx;
619 flags = tx_info->control.rates[0].flags;
Sujithe8324352009-01-16 21:38:42 +0530620 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
621 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
622
623 if (half_gi)
Sujith4ef70842009-07-23 15:32:41 +0530624 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
Sujithe8324352009-01-16 21:38:42 +0530625 else
Sujith4ef70842009-07-23 15:32:41 +0530626 nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
Sujithe8324352009-01-16 21:38:42 +0530627
628 if (nsymbols == 0)
629 nsymbols = 1;
630
Felix Fietkau545750d2009-11-23 22:21:01 +0100631 nsymbits = bits_per_symbol[rix][width];
Sujithe8324352009-01-16 21:38:42 +0530632 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
633
Sujithe8324352009-01-16 21:38:42 +0530634 if (frmlen < minlen) {
Sujithe8324352009-01-16 21:38:42 +0530635 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
636 ndelim = max(mindelim, ndelim);
637 }
638
639 return ndelim;
640}
641
642static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
Sujithfec247c2009-07-27 12:08:16 +0530643 struct ath_txq *txq,
Sujithd43f30152009-01-16 21:38:53 +0530644 struct ath_atx_tid *tid,
645 struct list_head *bf_q)
Sujithe8324352009-01-16 21:38:42 +0530646{
647#define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
Sujithd43f30152009-01-16 21:38:53 +0530648 struct ath_buf *bf, *bf_first, *bf_prev = NULL;
649 int rl = 0, nframes = 0, ndelim, prev_al = 0;
Sujithe8324352009-01-16 21:38:42 +0530650 u16 aggr_limit = 0, al = 0, bpad = 0,
651 al_delta, h_baw = tid->baw_size / 2;
652 enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
Sujithe8324352009-01-16 21:38:42 +0530653
654 bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
655
656 do {
657 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
658
Sujithd43f30152009-01-16 21:38:53 +0530659 /* do not step over block-ack window */
Sujithe8324352009-01-16 21:38:42 +0530660 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno)) {
661 status = ATH_AGGR_BAW_CLOSED;
662 break;
663 }
664
665 if (!rl) {
666 aggr_limit = ath_lookup_rate(sc, bf, tid);
667 rl = 1;
668 }
669
Sujithd43f30152009-01-16 21:38:53 +0530670 /* do not exceed aggregation limit */
Sujithe8324352009-01-16 21:38:42 +0530671 al_delta = ATH_AGGR_DELIM_SZ + bf->bf_frmlen;
672
Sujithd43f30152009-01-16 21:38:53 +0530673 if (nframes &&
674 (aggr_limit < (al + bpad + al_delta + prev_al))) {
Sujithe8324352009-01-16 21:38:42 +0530675 status = ATH_AGGR_LIMITED;
676 break;
677 }
678
Sujithd43f30152009-01-16 21:38:53 +0530679 /* do not exceed subframe limit */
680 if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
Sujithe8324352009-01-16 21:38:42 +0530681 status = ATH_AGGR_LIMITED;
682 break;
683 }
Sujithd43f30152009-01-16 21:38:53 +0530684 nframes++;
Sujithe8324352009-01-16 21:38:42 +0530685
Sujithd43f30152009-01-16 21:38:53 +0530686 /* add padding for previous frame to aggregation length */
Sujithe8324352009-01-16 21:38:42 +0530687 al += bpad + al_delta;
688
689 /*
690 * Get the delimiters needed to meet the MPDU
691 * density for this node.
692 */
693 ndelim = ath_compute_num_delims(sc, tid, bf_first, bf->bf_frmlen);
Sujithe8324352009-01-16 21:38:42 +0530694 bpad = PADBYTES(al_delta) + (ndelim << 2);
695
696 bf->bf_next = NULL;
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400697 ath9k_hw_set_desc_link(sc->sc_ah, bf->bf_desc, 0);
Sujithe8324352009-01-16 21:38:42 +0530698
Sujithd43f30152009-01-16 21:38:53 +0530699 /* link buffers of this frame to the aggregate */
Sujithe8324352009-01-16 21:38:42 +0530700 ath_tx_addto_baw(sc, tid, bf);
Sujithd43f30152009-01-16 21:38:53 +0530701 ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
702 list_move_tail(&bf->list, bf_q);
Sujithe8324352009-01-16 21:38:42 +0530703 if (bf_prev) {
704 bf_prev->bf_next = bf;
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400705 ath9k_hw_set_desc_link(sc->sc_ah, bf_prev->bf_desc,
706 bf->bf_daddr);
Sujithe8324352009-01-16 21:38:42 +0530707 }
708 bf_prev = bf;
Sujithfec247c2009-07-27 12:08:16 +0530709
Sujithe8324352009-01-16 21:38:42 +0530710 } while (!list_empty(&tid->buf_q));
711
712 bf_first->bf_al = al;
713 bf_first->bf_nframes = nframes;
Sujithd43f30152009-01-16 21:38:53 +0530714
Sujithe8324352009-01-16 21:38:42 +0530715 return status;
716#undef PADBYTES
717}
718
719static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
720 struct ath_atx_tid *tid)
721{
Sujithd43f30152009-01-16 21:38:53 +0530722 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +0530723 enum ATH_AGGR_STATUS status;
724 struct list_head bf_q;
Sujithe8324352009-01-16 21:38:42 +0530725
726 do {
727 if (list_empty(&tid->buf_q))
728 return;
729
730 INIT_LIST_HEAD(&bf_q);
731
Sujithfec247c2009-07-27 12:08:16 +0530732 status = ath_tx_form_aggr(sc, txq, tid, &bf_q);
Sujithe8324352009-01-16 21:38:42 +0530733
734 /*
Sujithd43f30152009-01-16 21:38:53 +0530735 * no frames picked up to be aggregated;
736 * block-ack window is not open.
Sujithe8324352009-01-16 21:38:42 +0530737 */
738 if (list_empty(&bf_q))
739 break;
740
741 bf = list_first_entry(&bf_q, struct ath_buf, list);
Sujithd43f30152009-01-16 21:38:53 +0530742 bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
Sujithe8324352009-01-16 21:38:42 +0530743
Sujithd43f30152009-01-16 21:38:53 +0530744 /* if only one frame, send as non-aggregate */
Sujithe8324352009-01-16 21:38:42 +0530745 if (bf->bf_nframes == 1) {
Sujithe8324352009-01-16 21:38:42 +0530746 bf->bf_state.bf_type &= ~BUF_AGGR;
Sujithd43f30152009-01-16 21:38:53 +0530747 ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530748 ath_buf_set_rate(sc, bf);
749 ath_tx_txqaddbuf(sc, txq, &bf_q);
750 continue;
751 }
752
Sujithd43f30152009-01-16 21:38:53 +0530753 /* setup first desc of aggregate */
Sujithe8324352009-01-16 21:38:42 +0530754 bf->bf_state.bf_type |= BUF_AGGR;
755 ath_buf_set_rate(sc, bf);
756 ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, bf->bf_al);
757
Sujithd43f30152009-01-16 21:38:53 +0530758 /* anchor last desc of aggregate */
759 ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530760
Sujithe8324352009-01-16 21:38:42 +0530761 ath_tx_txqaddbuf(sc, txq, &bf_q);
Sujithfec247c2009-07-27 12:08:16 +0530762 TX_STAT_INC(txq->axq_qnum, a_aggr);
Sujithe8324352009-01-16 21:38:42 +0530763
764 } while (txq->axq_depth < ATH_AGGR_MIN_QDEPTH &&
765 status != ATH_AGGR_BAW_CLOSED);
766}
767
Sujithf83da962009-07-23 15:32:37 +0530768void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
769 u16 tid, u16 *ssn)
Sujithe8324352009-01-16 21:38:42 +0530770{
771 struct ath_atx_tid *txtid;
772 struct ath_node *an;
773
774 an = (struct ath_node *)sta->drv_priv;
Sujithf83da962009-07-23 15:32:37 +0530775 txtid = ATH_AN_2_TID(an, tid);
776 txtid->state |= AGGR_ADDBA_PROGRESS;
777 ath_tx_pause_tid(sc, txtid);
778 *ssn = txtid->seq_start;
Sujithe8324352009-01-16 21:38:42 +0530779}
780
Sujithf83da962009-07-23 15:32:37 +0530781void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
Sujithe8324352009-01-16 21:38:42 +0530782{
783 struct ath_node *an = (struct ath_node *)sta->drv_priv;
784 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
785 struct ath_txq *txq = &sc->tx.txq[txtid->ac->qnum];
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700786 struct ath_tx_status ts;
Sujithe8324352009-01-16 21:38:42 +0530787 struct ath_buf *bf;
788 struct list_head bf_head;
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700789
790 memset(&ts, 0, sizeof(ts));
Sujithe8324352009-01-16 21:38:42 +0530791 INIT_LIST_HEAD(&bf_head);
792
793 if (txtid->state & AGGR_CLEANUP)
Sujithf83da962009-07-23 15:32:37 +0530794 return;
Sujithe8324352009-01-16 21:38:42 +0530795
796 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
Vasanthakumar Thiagarajan5eae6592009-06-09 15:28:21 +0530797 txtid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithf83da962009-07-23 15:32:37 +0530798 return;
Sujithe8324352009-01-16 21:38:42 +0530799 }
800
801 ath_tx_pause_tid(sc, txtid);
802
803 /* drop all software retried frames and mark this TID */
804 spin_lock_bh(&txq->axq_lock);
805 while (!list_empty(&txtid->buf_q)) {
806 bf = list_first_entry(&txtid->buf_q, struct ath_buf, list);
807 if (!bf_isretried(bf)) {
808 /*
809 * NB: it's based on the assumption that
810 * software retried frame will always stay
811 * at the head of software queue.
812 */
813 break;
814 }
Sujithd43f30152009-01-16 21:38:53 +0530815 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530816 ath_tx_update_baw(sc, txtid, bf->bf_seqno);
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700817 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
Sujithe8324352009-01-16 21:38:42 +0530818 }
Sujithd43f30152009-01-16 21:38:53 +0530819 spin_unlock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +0530820
821 if (txtid->baw_head != txtid->baw_tail) {
Sujithe8324352009-01-16 21:38:42 +0530822 txtid->state |= AGGR_CLEANUP;
823 } else {
824 txtid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530825 ath_tx_flush_tid(sc, txtid);
826 }
Sujithe8324352009-01-16 21:38:42 +0530827}
828
829void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
830{
831 struct ath_atx_tid *txtid;
832 struct ath_node *an;
833
834 an = (struct ath_node *)sta->drv_priv;
835
836 if (sc->sc_flags & SC_OP_TXAGGR) {
837 txtid = ATH_AN_2_TID(an, tid);
838 txtid->baw_size =
839 IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
840 txtid->state |= AGGR_ADDBA_COMPLETE;
841 txtid->state &= ~AGGR_ADDBA_PROGRESS;
842 ath_tx_resume_tid(sc, txtid);
843 }
844}
845
846bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno)
847{
848 struct ath_atx_tid *txtid;
849
850 if (!(sc->sc_flags & SC_OP_TXAGGR))
851 return false;
852
853 txtid = ATH_AN_2_TID(an, tidno);
854
Vasanthakumar Thiagarajanc3d8f022009-06-10 17:50:08 +0530855 if (!(txtid->state & (AGGR_ADDBA_COMPLETE | AGGR_ADDBA_PROGRESS)))
Sujithe8324352009-01-16 21:38:42 +0530856 return true;
Sujithe8324352009-01-16 21:38:42 +0530857 return false;
858}
859
860/********************/
861/* Queue Management */
862/********************/
863
Sujithe8324352009-01-16 21:38:42 +0530864static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
865 struct ath_txq *txq)
866{
867 struct ath_atx_ac *ac, *ac_tmp;
868 struct ath_atx_tid *tid, *tid_tmp;
869
870 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
871 list_del(&ac->list);
872 ac->sched = false;
873 list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
874 list_del(&tid->list);
875 tid->sched = false;
876 ath_tid_drain(sc, txq, tid);
877 }
878 }
879}
880
881struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
882{
Sujithcbe61d82009-02-09 13:27:12 +0530883 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700884 struct ath_common *common = ath9k_hw_common(ah);
Sujithe8324352009-01-16 21:38:42 +0530885 struct ath9k_tx_queue_info qi;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400886 int qnum, i;
Sujithe8324352009-01-16 21:38:42 +0530887
888 memset(&qi, 0, sizeof(qi));
889 qi.tqi_subtype = subtype;
890 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
891 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
892 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
893 qi.tqi_physCompBuf = 0;
894
895 /*
896 * Enable interrupts only for EOL and DESC conditions.
897 * We mark tx descriptors to receive a DESC interrupt
898 * when a tx queue gets deep; otherwise waiting for the
899 * EOL to reap descriptors. Note that this is done to
900 * reduce interrupt load and this only defers reaping
901 * descriptors, never transmitting frames. Aside from
902 * reducing interrupts this also permits more concurrency.
903 * The only potential downside is if the tx queue backs
904 * up in which case the top half of the kernel may backup
905 * due to a lack of tx descriptors.
906 *
907 * The UAPSD queue is an exception, since we take a desc-
908 * based intr on the EOSP frames.
909 */
Vasanthakumar Thiagarajanafe754d2010-04-15 17:39:40 -0400910 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
911 qi.tqi_qflags = TXQ_FLAG_TXOKINT_ENABLE |
912 TXQ_FLAG_TXERRINT_ENABLE;
913 } else {
914 if (qtype == ATH9K_TX_QUEUE_UAPSD)
915 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
916 else
917 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
918 TXQ_FLAG_TXDESCINT_ENABLE;
919 }
Sujithe8324352009-01-16 21:38:42 +0530920 qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
921 if (qnum == -1) {
922 /*
923 * NB: don't print a message, this happens
924 * normally on parts with too few tx queues
925 */
926 return NULL;
927 }
928 if (qnum >= ARRAY_SIZE(sc->tx.txq)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700929 ath_print(common, ATH_DBG_FATAL,
930 "qnum %u out of range, max %u!\n",
931 qnum, (unsigned int)ARRAY_SIZE(sc->tx.txq));
Sujithe8324352009-01-16 21:38:42 +0530932 ath9k_hw_releasetxqueue(ah, qnum);
933 return NULL;
934 }
935 if (!ATH_TXQ_SETUP(sc, qnum)) {
936 struct ath_txq *txq = &sc->tx.txq[qnum];
937
938 txq->axq_qnum = qnum;
939 txq->axq_link = NULL;
940 INIT_LIST_HEAD(&txq->axq_q);
941 INIT_LIST_HEAD(&txq->axq_acq);
942 spin_lock_init(&txq->axq_lock);
943 txq->axq_depth = 0;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400944 txq->axq_tx_inprogress = false;
Sujithe8324352009-01-16 21:38:42 +0530945 sc->tx.txqsetup |= 1<<qnum;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400946
947 txq->txq_headidx = txq->txq_tailidx = 0;
948 for (i = 0; i < ATH_TXFIFO_DEPTH; i++)
949 INIT_LIST_HEAD(&txq->txq_fifo[i]);
950 INIT_LIST_HEAD(&txq->txq_fifo_pending);
Sujithe8324352009-01-16 21:38:42 +0530951 }
952 return &sc->tx.txq[qnum];
953}
954
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530955int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype)
Sujithe8324352009-01-16 21:38:42 +0530956{
957 int qnum;
958
959 switch (qtype) {
960 case ATH9K_TX_QUEUE_DATA:
961 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700962 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
963 "HAL AC %u out of range, max %zu!\n",
964 haltype, ARRAY_SIZE(sc->tx.hwq_map));
Sujithe8324352009-01-16 21:38:42 +0530965 return -1;
966 }
967 qnum = sc->tx.hwq_map[haltype];
968 break;
969 case ATH9K_TX_QUEUE_BEACON:
970 qnum = sc->beacon.beaconq;
971 break;
972 case ATH9K_TX_QUEUE_CAB:
973 qnum = sc->beacon.cabq->axq_qnum;
974 break;
975 default:
976 qnum = -1;
977 }
978 return qnum;
979}
980
981struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb)
982{
983 struct ath_txq *txq = NULL;
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800984 u16 skb_queue = skb_get_queue_mapping(skb);
Sujithe8324352009-01-16 21:38:42 +0530985 int qnum;
986
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800987 qnum = ath_get_hal_qnum(skb_queue, sc);
Sujithe8324352009-01-16 21:38:42 +0530988 txq = &sc->tx.txq[qnum];
989
990 spin_lock_bh(&txq->axq_lock);
991
992 if (txq->axq_depth >= (ATH_TXBUF - 20)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700993 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_XMIT,
994 "TX queue: %d is full, depth: %d\n",
995 qnum, txq->axq_depth);
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800996 ath_mac80211_stop_queue(sc, skb_queue);
Sujithe8324352009-01-16 21:38:42 +0530997 txq->stopped = 1;
998 spin_unlock_bh(&txq->axq_lock);
999 return NULL;
1000 }
1001
1002 spin_unlock_bh(&txq->axq_lock);
1003
1004 return txq;
1005}
1006
1007int ath_txq_update(struct ath_softc *sc, int qnum,
1008 struct ath9k_tx_queue_info *qinfo)
1009{
Sujithcbe61d82009-02-09 13:27:12 +05301010 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +05301011 int error = 0;
1012 struct ath9k_tx_queue_info qi;
1013
1014 if (qnum == sc->beacon.beaconq) {
1015 /*
1016 * XXX: for beacon queue, we just save the parameter.
1017 * It will be picked up by ath_beaconq_config when
1018 * it's necessary.
1019 */
1020 sc->beacon.beacon_qi = *qinfo;
1021 return 0;
1022 }
1023
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07001024 BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
Sujithe8324352009-01-16 21:38:42 +05301025
1026 ath9k_hw_get_txq_props(ah, qnum, &qi);
1027 qi.tqi_aifs = qinfo->tqi_aifs;
1028 qi.tqi_cwmin = qinfo->tqi_cwmin;
1029 qi.tqi_cwmax = qinfo->tqi_cwmax;
1030 qi.tqi_burstTime = qinfo->tqi_burstTime;
1031 qi.tqi_readyTime = qinfo->tqi_readyTime;
1032
1033 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001034 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
1035 "Unable to update hardware queue %u!\n", qnum);
Sujithe8324352009-01-16 21:38:42 +05301036 error = -EIO;
1037 } else {
1038 ath9k_hw_resettxqueue(ah, qnum);
1039 }
1040
1041 return error;
1042}
1043
1044int ath_cabq_update(struct ath_softc *sc)
1045{
1046 struct ath9k_tx_queue_info qi;
1047 int qnum = sc->beacon.cabq->axq_qnum;
Sujithe8324352009-01-16 21:38:42 +05301048
1049 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
1050 /*
1051 * Ensure the readytime % is within the bounds.
1052 */
Sujith17d79042009-02-09 13:27:03 +05301053 if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
1054 sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
1055 else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
1056 sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
Sujithe8324352009-01-16 21:38:42 +05301057
Johannes Berg57c4d7b2009-04-23 16:10:04 +02001058 qi.tqi_readyTime = (sc->beacon_interval *
Sujithfdbf7332009-02-17 15:36:35 +05301059 sc->config.cabqReadytime) / 100;
Sujithe8324352009-01-16 21:38:42 +05301060 ath_txq_update(sc, qnum, &qi);
1061
1062 return 0;
1063}
1064
Sujith043a0402009-01-16 21:38:47 +05301065/*
1066 * Drain a given TX queue (could be Beacon or Data)
1067 *
1068 * This assumes output has been stopped and
1069 * we do not need to block ath_tx_tasklet.
1070 */
1071void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
Sujithe8324352009-01-16 21:38:42 +05301072{
1073 struct ath_buf *bf, *lastbf;
1074 struct list_head bf_head;
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001075 struct ath_tx_status ts;
1076
1077 memset(&ts, 0, sizeof(ts));
Sujithe8324352009-01-16 21:38:42 +05301078 INIT_LIST_HEAD(&bf_head);
1079
Sujithe8324352009-01-16 21:38:42 +05301080 for (;;) {
1081 spin_lock_bh(&txq->axq_lock);
1082
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001083 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1084 if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
1085 txq->txq_headidx = txq->txq_tailidx = 0;
1086 spin_unlock_bh(&txq->axq_lock);
1087 break;
1088 } else {
1089 bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
1090 struct ath_buf, list);
1091 }
1092 } else {
1093 if (list_empty(&txq->axq_q)) {
1094 txq->axq_link = NULL;
1095 spin_unlock_bh(&txq->axq_lock);
1096 break;
1097 }
1098 bf = list_first_entry(&txq->axq_q, struct ath_buf,
1099 list);
Sujithe8324352009-01-16 21:38:42 +05301100
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001101 if (bf->bf_stale) {
1102 list_del(&bf->list);
1103 spin_unlock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +05301104
Felix Fietkau0a8cea82010-04-19 19:57:30 +02001105 ath_tx_return_buffer(sc, bf);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001106 continue;
1107 }
Sujithe8324352009-01-16 21:38:42 +05301108 }
1109
1110 lastbf = bf->bf_lastbf;
Vasanthakumar Thiagarajan6d913f72010-04-15 17:38:46 -04001111 if (!retry_tx)
1112 lastbf->bf_tx_aborted = true;
Sujithe8324352009-01-16 21:38:42 +05301113
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001114 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1115 list_cut_position(&bf_head,
1116 &txq->txq_fifo[txq->txq_tailidx],
1117 &lastbf->list);
1118 INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
1119 } else {
1120 /* remove ath_buf's of the same mpdu from txq */
1121 list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
1122 }
1123
Sujithe8324352009-01-16 21:38:42 +05301124 txq->axq_depth--;
1125
1126 spin_unlock_bh(&txq->axq_lock);
1127
1128 if (bf_isampdu(bf))
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001129 ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, 0);
Sujithe8324352009-01-16 21:38:42 +05301130 else
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001131 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
Sujithe8324352009-01-16 21:38:42 +05301132 }
1133
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001134 spin_lock_bh(&txq->axq_lock);
1135 txq->axq_tx_inprogress = false;
1136 spin_unlock_bh(&txq->axq_lock);
1137
Sujithe8324352009-01-16 21:38:42 +05301138 /* flush any pending frames if aggregation is enabled */
1139 if (sc->sc_flags & SC_OP_TXAGGR) {
1140 if (!retry_tx) {
1141 spin_lock_bh(&txq->axq_lock);
1142 ath_txq_drain_pending_buffers(sc, txq);
1143 spin_unlock_bh(&txq->axq_lock);
1144 }
1145 }
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001146
1147 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1148 spin_lock_bh(&txq->axq_lock);
1149 while (!list_empty(&txq->txq_fifo_pending)) {
1150 bf = list_first_entry(&txq->txq_fifo_pending,
1151 struct ath_buf, list);
1152 list_cut_position(&bf_head,
1153 &txq->txq_fifo_pending,
1154 &bf->bf_lastbf->list);
1155 spin_unlock_bh(&txq->axq_lock);
1156
1157 if (bf_isampdu(bf))
1158 ath_tx_complete_aggr(sc, txq, bf, &bf_head,
1159 &ts, 0);
1160 else
1161 ath_tx_complete_buf(sc, bf, txq, &bf_head,
1162 &ts, 0, 0);
1163 spin_lock_bh(&txq->axq_lock);
1164 }
1165 spin_unlock_bh(&txq->axq_lock);
1166 }
Sujithe8324352009-01-16 21:38:42 +05301167}
1168
Sujith043a0402009-01-16 21:38:47 +05301169void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
1170{
Sujithcbe61d82009-02-09 13:27:12 +05301171 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001172 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Sujith043a0402009-01-16 21:38:47 +05301173 struct ath_txq *txq;
1174 int i, npend = 0;
1175
1176 if (sc->sc_flags & SC_OP_INVALID)
1177 return;
1178
1179 /* Stop beacon queue */
1180 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1181
1182 /* Stop data queues */
1183 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1184 if (ATH_TXQ_SETUP(sc, i)) {
1185 txq = &sc->tx.txq[i];
1186 ath9k_hw_stoptxdma(ah, txq->axq_qnum);
1187 npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
1188 }
1189 }
1190
1191 if (npend) {
1192 int r;
1193
Sujithe8009e92009-12-14 14:57:08 +05301194 ath_print(common, ATH_DBG_FATAL,
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001195 "Unable to stop TxDMA. Reset HAL!\n");
Sujith043a0402009-01-16 21:38:47 +05301196
1197 spin_lock_bh(&sc->sc_resetlock);
Sujithe8009e92009-12-14 14:57:08 +05301198 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
Sujith043a0402009-01-16 21:38:47 +05301199 if (r)
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001200 ath_print(common, ATH_DBG_FATAL,
1201 "Unable to reset hardware; reset status %d\n",
1202 r);
Sujith043a0402009-01-16 21:38:47 +05301203 spin_unlock_bh(&sc->sc_resetlock);
1204 }
1205
1206 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1207 if (ATH_TXQ_SETUP(sc, i))
1208 ath_draintxq(sc, &sc->tx.txq[i], retry_tx);
1209 }
1210}
1211
Sujithe8324352009-01-16 21:38:42 +05301212void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1213{
1214 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1215 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1216}
1217
Sujithe8324352009-01-16 21:38:42 +05301218void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1219{
1220 struct ath_atx_ac *ac;
1221 struct ath_atx_tid *tid;
1222
1223 if (list_empty(&txq->axq_acq))
1224 return;
1225
1226 ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
1227 list_del(&ac->list);
1228 ac->sched = false;
1229
1230 do {
1231 if (list_empty(&ac->tid_q))
1232 return;
1233
1234 tid = list_first_entry(&ac->tid_q, struct ath_atx_tid, list);
1235 list_del(&tid->list);
1236 tid->sched = false;
1237
1238 if (tid->paused)
1239 continue;
1240
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001241 ath_tx_sched_aggr(sc, txq, tid);
Sujithe8324352009-01-16 21:38:42 +05301242
1243 /*
1244 * add tid to round-robin queue if more frames
1245 * are pending for the tid
1246 */
1247 if (!list_empty(&tid->buf_q))
1248 ath_tx_queue_tid(txq, tid);
1249
1250 break;
1251 } while (!list_empty(&ac->tid_q));
1252
1253 if (!list_empty(&ac->tid_q)) {
1254 if (!ac->sched) {
1255 ac->sched = true;
1256 list_add_tail(&ac->list, &txq->axq_acq);
1257 }
1258 }
1259}
1260
1261int ath_tx_setup(struct ath_softc *sc, int haltype)
1262{
1263 struct ath_txq *txq;
1264
1265 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001266 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
1267 "HAL AC %u out of range, max %zu!\n",
Sujithe8324352009-01-16 21:38:42 +05301268 haltype, ARRAY_SIZE(sc->tx.hwq_map));
1269 return 0;
1270 }
1271 txq = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, haltype);
1272 if (txq != NULL) {
1273 sc->tx.hwq_map[haltype] = txq->axq_qnum;
1274 return 1;
1275 } else
1276 return 0;
1277}
1278
1279/***********/
1280/* TX, DMA */
1281/***********/
1282
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001283/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001284 * Insert a chain of ath_buf (descriptors) on a txq and
1285 * assume the descriptors are already chained together by caller.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001286 */
Sujith102e0572008-10-29 10:15:16 +05301287static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
1288 struct list_head *head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001289{
Sujithcbe61d82009-02-09 13:27:12 +05301290 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001291 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001292 struct ath_buf *bf;
Sujith102e0572008-10-29 10:15:16 +05301293
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001294 /*
1295 * Insert the frame on the outbound list and
1296 * pass it on to the hardware.
1297 */
1298
1299 if (list_empty(head))
1300 return;
1301
1302 bf = list_first_entry(head, struct ath_buf, list);
1303
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001304 ath_print(common, ATH_DBG_QUEUE,
1305 "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001306
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001307 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1308 if (txq->axq_depth >= ATH_TXFIFO_DEPTH) {
1309 list_splice_tail_init(head, &txq->txq_fifo_pending);
1310 return;
1311 }
1312 if (!list_empty(&txq->txq_fifo[txq->txq_headidx]))
1313 ath_print(common, ATH_DBG_XMIT,
1314 "Initializing tx fifo %d which "
1315 "is non-empty\n",
1316 txq->txq_headidx);
1317 INIT_LIST_HEAD(&txq->txq_fifo[txq->txq_headidx]);
1318 list_splice_init(head, &txq->txq_fifo[txq->txq_headidx]);
1319 INCR(txq->txq_headidx, ATH_TXFIFO_DEPTH);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001320 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001321 ath_print(common, ATH_DBG_XMIT,
1322 "TXDP[%u] = %llx (%p)\n",
1323 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001324 } else {
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001325 list_splice_tail_init(head, &txq->axq_q);
1326
1327 if (txq->axq_link == NULL) {
1328 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
1329 ath_print(common, ATH_DBG_XMIT,
1330 "TXDP[%u] = %llx (%p)\n",
1331 txq->axq_qnum, ito64(bf->bf_daddr),
1332 bf->bf_desc);
1333 } else {
1334 *txq->axq_link = bf->bf_daddr;
1335 ath_print(common, ATH_DBG_XMIT,
1336 "link[%u] (%p)=%llx (%p)\n",
1337 txq->axq_qnum, txq->axq_link,
1338 ito64(bf->bf_daddr), bf->bf_desc);
1339 }
1340 ath9k_hw_get_desc_link(ah, bf->bf_lastbf->bf_desc,
1341 &txq->axq_link);
1342 ath9k_hw_txstart(ah, txq->axq_qnum);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001343 }
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001344 txq->axq_depth++;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001345}
1346
Sujithe8324352009-01-16 21:38:42 +05301347static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
1348 struct list_head *bf_head,
1349 struct ath_tx_control *txctl)
1350{
1351 struct ath_buf *bf;
1352
Sujithe8324352009-01-16 21:38:42 +05301353 bf = list_first_entry(bf_head, struct ath_buf, list);
1354 bf->bf_state.bf_type |= BUF_AMPDU;
Sujithfec247c2009-07-27 12:08:16 +05301355 TX_STAT_INC(txctl->txq->axq_qnum, a_queued);
Sujithe8324352009-01-16 21:38:42 +05301356
1357 /*
1358 * Do not queue to h/w when any of the following conditions is true:
1359 * - there are pending frames in software queue
1360 * - the TID is currently paused for ADDBA/BAR request
1361 * - seqno is not within block-ack window
1362 * - h/w queue depth exceeds low water mark
1363 */
1364 if (!list_empty(&tid->buf_q) || tid->paused ||
1365 !BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno) ||
1366 txctl->txq->axq_depth >= ATH_AGGR_MIN_QDEPTH) {
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001367 /*
Sujithe8324352009-01-16 21:38:42 +05301368 * Add this frame to software queue for scheduling later
1369 * for aggregation.
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001370 */
Sujithd43f30152009-01-16 21:38:53 +05301371 list_move_tail(&bf->list, &tid->buf_q);
Sujithe8324352009-01-16 21:38:42 +05301372 ath_tx_queue_tid(txctl->txq, tid);
1373 return;
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001374 }
1375
Sujithe8324352009-01-16 21:38:42 +05301376 /* Add sub-frame to BAW */
1377 ath_tx_addto_baw(sc, tid, bf);
1378
1379 /* Queue to h/w without aggregation */
1380 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301381 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301382 ath_buf_set_rate(sc, bf);
1383 ath_tx_txqaddbuf(sc, txctl->txq, bf_head);
Sujithc4288392008-11-18 09:09:30 +05301384}
1385
Sujithc37452b2009-03-09 09:31:57 +05301386static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
1387 struct ath_atx_tid *tid,
1388 struct list_head *bf_head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001389{
Sujithe8324352009-01-16 21:38:42 +05301390 struct ath_buf *bf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001391
Sujithe8324352009-01-16 21:38:42 +05301392 bf = list_first_entry(bf_head, struct ath_buf, list);
1393 bf->bf_state.bf_type &= ~BUF_AMPDU;
1394
1395 /* update starting sequence number for subsequent ADDBA request */
1396 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
1397
1398 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301399 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301400 ath_buf_set_rate(sc, bf);
1401 ath_tx_txqaddbuf(sc, txq, bf_head);
Sujithfec247c2009-07-27 12:08:16 +05301402 TX_STAT_INC(txq->axq_qnum, queued);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001403}
1404
Sujithc37452b2009-03-09 09:31:57 +05301405static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
1406 struct list_head *bf_head)
1407{
1408 struct ath_buf *bf;
1409
1410 bf = list_first_entry(bf_head, struct ath_buf, list);
1411
1412 bf->bf_lastbf = bf;
1413 bf->bf_nframes = 1;
1414 ath_buf_set_rate(sc, bf);
1415 ath_tx_txqaddbuf(sc, txq, bf_head);
Sujithfec247c2009-07-27 12:08:16 +05301416 TX_STAT_INC(txq->axq_qnum, queued);
Sujithc37452b2009-03-09 09:31:57 +05301417}
1418
Sujith528f0c62008-10-29 10:14:26 +05301419static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001420{
Sujith528f0c62008-10-29 10:14:26 +05301421 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001422 enum ath9k_pkt_type htype;
1423 __le16 fc;
1424
Sujith528f0c62008-10-29 10:14:26 +05301425 hdr = (struct ieee80211_hdr *)skb->data;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001426 fc = hdr->frame_control;
1427
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001428 if (ieee80211_is_beacon(fc))
1429 htype = ATH9K_PKT_TYPE_BEACON;
1430 else if (ieee80211_is_probe_resp(fc))
1431 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1432 else if (ieee80211_is_atim(fc))
1433 htype = ATH9K_PKT_TYPE_ATIM;
1434 else if (ieee80211_is_pspoll(fc))
1435 htype = ATH9K_PKT_TYPE_PSPOLL;
1436 else
1437 htype = ATH9K_PKT_TYPE_NORMAL;
1438
1439 return htype;
1440}
1441
Sujith528f0c62008-10-29 10:14:26 +05301442static int get_hw_crypto_keytype(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001443{
Sujith528f0c62008-10-29 10:14:26 +05301444 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1445
1446 if (tx_info->control.hw_key) {
1447 if (tx_info->control.hw_key->alg == ALG_WEP)
1448 return ATH9K_KEY_TYPE_WEP;
1449 else if (tx_info->control.hw_key->alg == ALG_TKIP)
1450 return ATH9K_KEY_TYPE_TKIP;
1451 else if (tx_info->control.hw_key->alg == ALG_CCMP)
1452 return ATH9K_KEY_TYPE_AES;
1453 }
1454
1455 return ATH9K_KEY_TYPE_CLEAR;
1456}
1457
Sujith528f0c62008-10-29 10:14:26 +05301458static void assign_aggr_tid_seqno(struct sk_buff *skb,
1459 struct ath_buf *bf)
1460{
1461 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1462 struct ieee80211_hdr *hdr;
1463 struct ath_node *an;
1464 struct ath_atx_tid *tid;
1465 __le16 fc;
1466 u8 *qc;
1467
1468 if (!tx_info->control.sta)
1469 return;
1470
1471 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1472 hdr = (struct ieee80211_hdr *)skb->data;
1473 fc = hdr->frame_control;
1474
Sujith528f0c62008-10-29 10:14:26 +05301475 if (ieee80211_is_data_qos(fc)) {
1476 qc = ieee80211_get_qos_ctl(hdr);
1477 bf->bf_tidno = qc[0] & 0xf;
Sujith98deeea2008-08-11 14:05:46 +05301478 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001479
Sujithe8324352009-01-16 21:38:42 +05301480 /*
1481 * For HT capable stations, we save tidno for later use.
Senthil Balasubramaniand3a1db12008-12-22 16:31:58 +05301482 * We also override seqno set by upper layer with the one
1483 * in tx aggregation state.
Senthil Balasubramaniand3a1db12008-12-22 16:31:58 +05301484 */
1485 tid = ATH_AN_2_TID(an, bf->bf_tidno);
Sujith17b182e2009-12-14 14:56:56 +05301486 hdr->seq_ctrl = cpu_to_le16(tid->seq_next << IEEE80211_SEQ_SEQ_SHIFT);
Senthil Balasubramaniand3a1db12008-12-22 16:31:58 +05301487 bf->bf_seqno = tid->seq_next;
1488 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
Sujith528f0c62008-10-29 10:14:26 +05301489}
1490
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -04001491static int setup_tx_flags(struct sk_buff *skb, bool use_ldpc)
Sujith528f0c62008-10-29 10:14:26 +05301492{
1493 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1494 int flags = 0;
1495
1496 flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
1497 flags |= ATH9K_TXDESC_INTREQ;
1498
1499 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1500 flags |= ATH9K_TXDESC_NOACK;
Sujith528f0c62008-10-29 10:14:26 +05301501
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -04001502 if (use_ldpc)
1503 flags |= ATH9K_TXDESC_LDPC;
1504
Sujith528f0c62008-10-29 10:14:26 +05301505 return flags;
1506}
1507
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001508/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001509 * rix - rate index
1510 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
1511 * width - 0 for 20 MHz, 1 for 40 MHz
1512 * half_gi - to use 4us v/s 3.6 us for symbol time
1513 */
Sujith102e0572008-10-29 10:15:16 +05301514static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, struct ath_buf *bf,
1515 int width, int half_gi, bool shortPreamble)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001516{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001517 u32 nbits, nsymbits, duration, nsymbols;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001518 int streams, pktlen;
1519
Sujithcd3d39a2008-08-11 14:03:34 +05301520 pktlen = bf_isaggr(bf) ? bf->bf_al : bf->bf_frmlen;
Sujithe63835b2008-11-18 09:07:53 +05301521
1522 /* find number of symbols: PLCP + data */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001523 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +01001524 nsymbits = bits_per_symbol[rix][width];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001525 nsymbols = (nbits + nsymbits - 1) / nsymbits;
1526
1527 if (!half_gi)
1528 duration = SYMBOL_TIME(nsymbols);
1529 else
1530 duration = SYMBOL_TIME_HALFGI(nsymbols);
1531
Sujithe63835b2008-11-18 09:07:53 +05301532 /* addup duration for legacy/ht training and signal fields */
Felix Fietkau545750d2009-11-23 22:21:01 +01001533 streams = HT_RC_2_STREAMS(rix);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001534 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
Sujith102e0572008-10-29 10:15:16 +05301535
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001536 return duration;
1537}
1538
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001539static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf)
1540{
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001541 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001542 struct ath9k_11n_rate_series series[4];
Sujith528f0c62008-10-29 10:14:26 +05301543 struct sk_buff *skb;
1544 struct ieee80211_tx_info *tx_info;
Sujitha8efee42008-11-18 09:07:30 +05301545 struct ieee80211_tx_rate *rates;
Felix Fietkau545750d2009-11-23 22:21:01 +01001546 const struct ieee80211_rate *rate;
Sujith254ad0f2009-02-04 08:10:19 +05301547 struct ieee80211_hdr *hdr;
Sujithc89424d2009-01-30 14:29:28 +05301548 int i, flags = 0;
1549 u8 rix = 0, ctsrate = 0;
Sujith254ad0f2009-02-04 08:10:19 +05301550 bool is_pspoll;
Sujithe63835b2008-11-18 09:07:53 +05301551
1552 memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
Sujith528f0c62008-10-29 10:14:26 +05301553
Sujitha22be222009-03-30 15:28:36 +05301554 skb = bf->bf_mpdu;
Sujith528f0c62008-10-29 10:14:26 +05301555 tx_info = IEEE80211_SKB_CB(skb);
Sujithe63835b2008-11-18 09:07:53 +05301556 rates = tx_info->control.rates;
Sujith254ad0f2009-02-04 08:10:19 +05301557 hdr = (struct ieee80211_hdr *)skb->data;
1558 is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
Sujith528f0c62008-10-29 10:14:26 +05301559
Sujithc89424d2009-01-30 14:29:28 +05301560 /*
1561 * We check if Short Preamble is needed for the CTS rate by
1562 * checking the BSS's global flag.
1563 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
1564 */
Felix Fietkau545750d2009-11-23 22:21:01 +01001565 rate = ieee80211_get_rts_cts_rate(sc->hw, tx_info);
1566 ctsrate = rate->hw_value;
Sujithc89424d2009-01-30 14:29:28 +05301567 if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
Felix Fietkau545750d2009-11-23 22:21:01 +01001568 ctsrate |= rate->hw_value_short;
Luis R. Rodriguez96742252008-12-23 15:58:38 -08001569
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001570 for (i = 0; i < 4; i++) {
Felix Fietkau545750d2009-11-23 22:21:01 +01001571 bool is_40, is_sgi, is_sp;
1572 int phy;
1573
Sujithe63835b2008-11-18 09:07:53 +05301574 if (!rates[i].count || (rates[i].idx < 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001575 continue;
1576
Sujitha8efee42008-11-18 09:07:30 +05301577 rix = rates[i].idx;
Sujitha8efee42008-11-18 09:07:30 +05301578 series[i].Tries = rates[i].count;
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001579 series[i].ChSel = common->tx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001580
Felix Fietkau27032052010-01-17 21:08:50 +01001581 if ((sc->config.ath_aggr_prot && bf_isaggr(bf)) ||
1582 (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)) {
Sujithc89424d2009-01-30 14:29:28 +05301583 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
Felix Fietkau27032052010-01-17 21:08:50 +01001584 flags |= ATH9K_TXDESC_RTSENA;
1585 } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1586 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1587 flags |= ATH9K_TXDESC_CTSENA;
1588 }
1589
Sujithc89424d2009-01-30 14:29:28 +05301590 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1591 series[i].RateFlags |= ATH9K_RATESERIES_2040;
1592 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1593 series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001594
Felix Fietkau545750d2009-11-23 22:21:01 +01001595 is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
1596 is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
1597 is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
1598
1599 if (rates[i].flags & IEEE80211_TX_RC_MCS) {
1600 /* MCS rates */
1601 series[i].Rate = rix | 0x80;
1602 series[i].PktDuration = ath_pkt_duration(sc, rix, bf,
1603 is_40, is_sgi, is_sp);
1604 continue;
1605 }
1606
1607 /* legcay rates */
1608 if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
1609 !(rate->flags & IEEE80211_RATE_ERP_G))
1610 phy = WLAN_RC_PHY_CCK;
1611 else
1612 phy = WLAN_RC_PHY_OFDM;
1613
1614 rate = &sc->sbands[tx_info->band].bitrates[rates[i].idx];
1615 series[i].Rate = rate->hw_value;
1616 if (rate->hw_value_short) {
1617 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1618 series[i].Rate |= rate->hw_value_short;
1619 } else {
1620 is_sp = false;
1621 }
1622
1623 series[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
1624 phy, rate->bitrate * 100, bf->bf_frmlen, rix, is_sp);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001625 }
1626
Felix Fietkau27032052010-01-17 21:08:50 +01001627 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
1628 if (bf_isaggr(bf) && (bf->bf_al > sc->sc_ah->caps.rts_aggr_limit))
1629 flags &= ~ATH9K_TXDESC_RTSENA;
1630
1631 /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
1632 if (flags & ATH9K_TXDESC_RTSENA)
1633 flags &= ~ATH9K_TXDESC_CTSENA;
1634
Sujithe63835b2008-11-18 09:07:53 +05301635 /* set dur_update_en for l-sig computation except for PS-Poll frames */
Sujithc89424d2009-01-30 14:29:28 +05301636 ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
1637 bf->bf_lastbf->bf_desc,
Sujith254ad0f2009-02-04 08:10:19 +05301638 !is_pspoll, ctsrate,
Sujithc89424d2009-01-30 14:29:28 +05301639 0, series, 4, flags);
Sujith102e0572008-10-29 10:15:16 +05301640
Sujith17d79042009-02-09 13:27:03 +05301641 if (sc->config.ath_aggr_prot && flags)
Sujithc89424d2009-01-30 14:29:28 +05301642 ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001643}
1644
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001645static int ath_tx_setup_buffer(struct ieee80211_hw *hw, struct ath_buf *bf,
Sujithe8324352009-01-16 21:38:42 +05301646 struct sk_buff *skb,
1647 struct ath_tx_control *txctl)
1648{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001649 struct ath_wiphy *aphy = hw->priv;
1650 struct ath_softc *sc = aphy->sc;
Sujithe8324352009-01-16 21:38:42 +05301651 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1652 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +05301653 int hdrlen;
1654 __le16 fc;
Benoit Papillault1bc14882009-11-24 15:49:18 +01001655 int padpos, padsize;
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -04001656 bool use_ldpc = false;
Sujithe8324352009-01-16 21:38:42 +05301657
Felix Fietkau827e69b2009-11-15 23:09:25 +01001658 tx_info->pad[0] = 0;
1659 switch (txctl->frame_type) {
Pavel Roskinc81494d2010-03-31 18:05:25 -04001660 case ATH9K_IFT_NOT_INTERNAL:
Felix Fietkau827e69b2009-11-15 23:09:25 +01001661 break;
Pavel Roskinc81494d2010-03-31 18:05:25 -04001662 case ATH9K_IFT_PAUSE:
Felix Fietkau827e69b2009-11-15 23:09:25 +01001663 tx_info->pad[0] |= ATH_TX_INFO_FRAME_TYPE_PAUSE;
1664 /* fall through */
Pavel Roskinc81494d2010-03-31 18:05:25 -04001665 case ATH9K_IFT_UNPAUSE:
Felix Fietkau827e69b2009-11-15 23:09:25 +01001666 tx_info->pad[0] |= ATH_TX_INFO_FRAME_TYPE_INTERNAL;
1667 break;
1668 }
Sujithe8324352009-01-16 21:38:42 +05301669 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1670 fc = hdr->frame_control;
1671
1672 ATH_TXBUF_RESET(bf);
1673
Felix Fietkau827e69b2009-11-15 23:09:25 +01001674 bf->aphy = aphy;
Benoit Papillault1bc14882009-11-24 15:49:18 +01001675 bf->bf_frmlen = skb->len + FCS_LEN;
1676 /* Remove the padding size from bf_frmlen, if any */
1677 padpos = ath9k_cmn_padpos(hdr->frame_control);
1678 padsize = padpos & 3;
1679 if (padsize && skb->len>padpos+padsize) {
1680 bf->bf_frmlen -= padsize;
1681 }
Sujithe8324352009-01-16 21:38:42 +05301682
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -04001683 if (conf_is_ht(&hw->conf)) {
Sujithc656bbb2009-01-16 21:38:56 +05301684 bf->bf_state.bf_type |= BUF_HT;
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -04001685 if (tx_info->flags & IEEE80211_TX_CTL_LDPC)
1686 use_ldpc = true;
1687 }
Sujithe8324352009-01-16 21:38:42 +05301688
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -04001689 bf->bf_flags = setup_tx_flags(skb, use_ldpc);
Sujithe8324352009-01-16 21:38:42 +05301690
1691 bf->bf_keytype = get_hw_crypto_keytype(skb);
Sujithe8324352009-01-16 21:38:42 +05301692 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR) {
1693 bf->bf_frmlen += tx_info->control.hw_key->icv_len;
1694 bf->bf_keyix = tx_info->control.hw_key->hw_key_idx;
1695 } else {
1696 bf->bf_keyix = ATH9K_TXKEYIX_INVALID;
1697 }
1698
Sujith17b182e2009-12-14 14:56:56 +05301699 if (ieee80211_is_data_qos(fc) && bf_isht(bf) &&
1700 (sc->sc_flags & SC_OP_TXAGGR))
Sujithe8324352009-01-16 21:38:42 +05301701 assign_aggr_tid_seqno(skb, bf);
1702
1703 bf->bf_mpdu = skb;
1704
1705 bf->bf_dmacontext = dma_map_single(sc->dev, skb->data,
1706 skb->len, DMA_TO_DEVICE);
1707 if (unlikely(dma_mapping_error(sc->dev, bf->bf_dmacontext))) {
1708 bf->bf_mpdu = NULL;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001709 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
1710 "dma_mapping_error() on TX\n");
Sujithe8324352009-01-16 21:38:42 +05301711 return -ENOMEM;
1712 }
1713
1714 bf->bf_buf_addr = bf->bf_dmacontext;
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -05001715
1716 /* tag if this is a nullfunc frame to enable PS when AP acks it */
1717 if (ieee80211_is_nullfunc(fc) && ieee80211_has_pm(fc)) {
1718 bf->bf_isnullfunc = true;
Sujith1b04b932010-01-08 10:36:05 +05301719 sc->ps_flags &= ~PS_NULLFUNC_COMPLETED;
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -05001720 } else
1721 bf->bf_isnullfunc = false;
1722
Sujithe8324352009-01-16 21:38:42 +05301723 return 0;
1724}
1725
1726/* FIXME: tx power */
1727static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
1728 struct ath_tx_control *txctl)
1729{
Sujitha22be222009-03-30 15:28:36 +05301730 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301731 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Sujithc37452b2009-03-09 09:31:57 +05301732 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +05301733 struct ath_node *an = NULL;
1734 struct list_head bf_head;
1735 struct ath_desc *ds;
1736 struct ath_atx_tid *tid;
Sujithcbe61d82009-02-09 13:27:12 +05301737 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +05301738 int frm_type;
Sujithc37452b2009-03-09 09:31:57 +05301739 __le16 fc;
Sujithe8324352009-01-16 21:38:42 +05301740
1741 frm_type = get_hw_packet_type(skb);
Sujithc37452b2009-03-09 09:31:57 +05301742 fc = hdr->frame_control;
Sujithe8324352009-01-16 21:38:42 +05301743
1744 INIT_LIST_HEAD(&bf_head);
1745 list_add_tail(&bf->list, &bf_head);
1746
1747 ds = bf->bf_desc;
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -04001748 ath9k_hw_set_desc_link(ah, ds, 0);
Sujithe8324352009-01-16 21:38:42 +05301749
1750 ath9k_hw_set11n_txdesc(ah, ds, bf->bf_frmlen, frm_type, MAX_RATE_POWER,
1751 bf->bf_keyix, bf->bf_keytype, bf->bf_flags);
1752
1753 ath9k_hw_filltxdesc(ah, ds,
1754 skb->len, /* segment length */
1755 true, /* first segment */
1756 true, /* last segment */
Vasanthakumar Thiagarajan3f3a1c82010-04-15 17:38:42 -04001757 ds, /* first descriptor */
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -04001758 bf->bf_buf_addr,
1759 txctl->txq->axq_qnum);
Sujithe8324352009-01-16 21:38:42 +05301760
Sujithe8324352009-01-16 21:38:42 +05301761 spin_lock_bh(&txctl->txq->axq_lock);
1762
1763 if (bf_isht(bf) && (sc->sc_flags & SC_OP_TXAGGR) &&
1764 tx_info->control.sta) {
1765 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1766 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1767
Sujithc37452b2009-03-09 09:31:57 +05301768 if (!ieee80211_is_data_qos(fc)) {
1769 ath_tx_send_normal(sc, txctl->txq, &bf_head);
1770 goto tx_done;
1771 }
1772
Felix Fietkau4fdec032010-03-12 04:02:43 +01001773 if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
Sujithe8324352009-01-16 21:38:42 +05301774 /*
1775 * Try aggregation if it's a unicast data frame
1776 * and the destination is HT capable.
1777 */
1778 ath_tx_send_ampdu(sc, tid, &bf_head, txctl);
1779 } else {
1780 /*
1781 * Send this frame as regular when ADDBA
1782 * exchange is neither complete nor pending.
1783 */
Sujithc37452b2009-03-09 09:31:57 +05301784 ath_tx_send_ht_normal(sc, txctl->txq,
1785 tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301786 }
1787 } else {
Sujithc37452b2009-03-09 09:31:57 +05301788 ath_tx_send_normal(sc, txctl->txq, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301789 }
1790
Sujithc37452b2009-03-09 09:31:57 +05301791tx_done:
Sujithe8324352009-01-16 21:38:42 +05301792 spin_unlock_bh(&txctl->txq->axq_lock);
1793}
1794
1795/* Upon failure caller should free skb */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001796int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujithe8324352009-01-16 21:38:42 +05301797 struct ath_tx_control *txctl)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001798{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001799 struct ath_wiphy *aphy = hw->priv;
1800 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001801 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001802 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +05301803 int r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001804
Sujithe8324352009-01-16 21:38:42 +05301805 bf = ath_tx_get_buffer(sc);
1806 if (!bf) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001807 ath_print(common, ATH_DBG_XMIT, "TX buffers are full\n");
Sujithe8324352009-01-16 21:38:42 +05301808 return -1;
1809 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001810
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001811 r = ath_tx_setup_buffer(hw, bf, skb, txctl);
Sujithe8324352009-01-16 21:38:42 +05301812 if (unlikely(r)) {
1813 struct ath_txq *txq = txctl->txq;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001814
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001815 ath_print(common, ATH_DBG_FATAL, "TX mem alloc failure\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001816
Sujithe8324352009-01-16 21:38:42 +05301817 /* upon ath_tx_processq() this TX queue will be resumed, we
1818 * guarantee this will happen by knowing beforehand that
1819 * we will at least have to run TX completionon one buffer
1820 * on the queue */
1821 spin_lock_bh(&txq->axq_lock);
Sujithf7a99e42009-02-17 15:36:33 +05301822 if (sc->tx.txq[txq->axq_qnum].axq_depth > 1) {
Luis R. Rodriguezf52de032009-11-02 17:09:12 -08001823 ath_mac80211_stop_queue(sc, skb_get_queue_mapping(skb));
Sujithe8324352009-01-16 21:38:42 +05301824 txq->stopped = 1;
1825 }
1826 spin_unlock_bh(&txq->axq_lock);
1827
Felix Fietkau0a8cea82010-04-19 19:57:30 +02001828 ath_tx_return_buffer(sc, bf);
Sujithe8324352009-01-16 21:38:42 +05301829
1830 return r;
1831 }
1832
1833 ath_tx_start_dma(sc, bf, txctl);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001834
1835 return 0;
1836}
1837
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001838void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001839{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001840 struct ath_wiphy *aphy = hw->priv;
1841 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001842 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001843 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1844 int padpos, padsize;
Sujithe8324352009-01-16 21:38:42 +05301845 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1846 struct ath_tx_control txctl;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001847
Sujithe8324352009-01-16 21:38:42 +05301848 memset(&txctl, 0, sizeof(struct ath_tx_control));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001849
Sujithe8324352009-01-16 21:38:42 +05301850 /*
1851 * As a temporary workaround, assign seq# here; this will likely need
1852 * to be cleaned up to work better with Beacon transmission and virtual
1853 * BSSes.
1854 */
1855 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
Sujithe8324352009-01-16 21:38:42 +05301856 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1857 sc->tx.seq_no += 0x10;
1858 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1859 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001860 }
1861
Sujithe8324352009-01-16 21:38:42 +05301862 /* Add the padding after the header if this is not already done */
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001863 padpos = ath9k_cmn_padpos(hdr->frame_control);
1864 padsize = padpos & 3;
1865 if (padsize && skb->len>padpos) {
Sujithe8324352009-01-16 21:38:42 +05301866 if (skb_headroom(skb) < padsize) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001867 ath_print(common, ATH_DBG_XMIT,
1868 "TX CABQ padding failed\n");
Sujithe8324352009-01-16 21:38:42 +05301869 dev_kfree_skb_any(skb);
1870 return;
1871 }
1872 skb_push(skb, padsize);
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001873 memmove(skb->data, skb->data + padsize, padpos);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001874 }
1875
Sujithe8324352009-01-16 21:38:42 +05301876 txctl.txq = sc->beacon.cabq;
1877
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001878 ath_print(common, ATH_DBG_XMIT,
1879 "transmitting CABQ packet, skb: %p\n", skb);
Sujithe8324352009-01-16 21:38:42 +05301880
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001881 if (ath_tx_start(hw, skb, &txctl) != 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001882 ath_print(common, ATH_DBG_XMIT, "CABQ TX failed\n");
Sujithe8324352009-01-16 21:38:42 +05301883 goto exit;
1884 }
1885
1886 return;
1887exit:
1888 dev_kfree_skb_any(skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001889}
1890
Sujithe8324352009-01-16 21:38:42 +05301891/*****************/
1892/* TX Completion */
1893/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001894
Sujithe8324352009-01-16 21:38:42 +05301895static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
Felix Fietkau827e69b2009-11-15 23:09:25 +01001896 struct ath_wiphy *aphy, int tx_flags)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001897{
Sujithe8324352009-01-16 21:38:42 +05301898 struct ieee80211_hw *hw = sc->hw;
1899 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001900 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001901 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
1902 int padpos, padsize;
Sujithe8324352009-01-16 21:38:42 +05301903
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001904 ath_print(common, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
Sujithe8324352009-01-16 21:38:42 +05301905
Felix Fietkau827e69b2009-11-15 23:09:25 +01001906 if (aphy)
1907 hw = aphy->hw;
Sujithe8324352009-01-16 21:38:42 +05301908
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301909 if (tx_flags & ATH_TX_BAR)
Sujithe8324352009-01-16 21:38:42 +05301910 tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Sujithe8324352009-01-16 21:38:42 +05301911
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301912 if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
Sujithe8324352009-01-16 21:38:42 +05301913 /* Frame was ACKed */
1914 tx_info->flags |= IEEE80211_TX_STAT_ACK;
1915 }
1916
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001917 padpos = ath9k_cmn_padpos(hdr->frame_control);
1918 padsize = padpos & 3;
1919 if (padsize && skb->len>padpos+padsize) {
Sujithe8324352009-01-16 21:38:42 +05301920 /*
1921 * Remove MAC header padding before giving the frame back to
1922 * mac80211.
1923 */
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001924 memmove(skb->data + padsize, skb->data, padpos);
Sujithe8324352009-01-16 21:38:42 +05301925 skb_pull(skb, padsize);
1926 }
1927
Sujith1b04b932010-01-08 10:36:05 +05301928 if (sc->ps_flags & PS_WAIT_FOR_TX_ACK) {
1929 sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001930 ath_print(common, ATH_DBG_PS,
1931 "Going back to sleep after having "
Pavel Roskinf643e512010-01-29 17:22:12 -05001932 "received TX status (0x%lx)\n",
Sujith1b04b932010-01-08 10:36:05 +05301933 sc->ps_flags & (PS_WAIT_FOR_BEACON |
1934 PS_WAIT_FOR_CAB |
1935 PS_WAIT_FOR_PSPOLL_DATA |
1936 PS_WAIT_FOR_TX_ACK));
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03001937 }
1938
Felix Fietkau827e69b2009-11-15 23:09:25 +01001939 if (unlikely(tx_info->pad[0] & ATH_TX_INFO_FRAME_TYPE_INTERNAL))
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001940 ath9k_tx_status(hw, skb);
Felix Fietkau827e69b2009-11-15 23:09:25 +01001941 else
1942 ieee80211_tx_status(hw, skb);
Sujithe8324352009-01-16 21:38:42 +05301943}
1944
1945static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001946 struct ath_txq *txq, struct list_head *bf_q,
1947 struct ath_tx_status *ts, int txok, int sendbar)
Sujithe8324352009-01-16 21:38:42 +05301948{
1949 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301950 unsigned long flags;
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301951 int tx_flags = 0;
Sujithe8324352009-01-16 21:38:42 +05301952
Sujithe8324352009-01-16 21:38:42 +05301953 if (sendbar)
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301954 tx_flags = ATH_TX_BAR;
Sujithe8324352009-01-16 21:38:42 +05301955
1956 if (!txok) {
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301957 tx_flags |= ATH_TX_ERROR;
Sujithe8324352009-01-16 21:38:42 +05301958
1959 if (bf_isxretried(bf))
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301960 tx_flags |= ATH_TX_XRETRY;
Sujithe8324352009-01-16 21:38:42 +05301961 }
1962
1963 dma_unmap_single(sc->dev, bf->bf_dmacontext, skb->len, DMA_TO_DEVICE);
Felix Fietkau827e69b2009-11-15 23:09:25 +01001964 ath_tx_complete(sc, skb, bf->aphy, tx_flags);
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001965 ath_debug_stat_tx(sc, txq, bf, ts);
Sujithe8324352009-01-16 21:38:42 +05301966
1967 /*
1968 * Return the list of ath_buf of this mpdu to free queue
1969 */
1970 spin_lock_irqsave(&sc->tx.txbuflock, flags);
1971 list_splice_tail_init(bf_q, &sc->tx.txbuf);
1972 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
1973}
1974
1975static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001976 struct ath_tx_status *ts, int txok)
Sujithe8324352009-01-16 21:38:42 +05301977{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001978 u16 seq_st = 0;
1979 u32 ba[WME_BA_BMP_SIZE >> 5];
Sujithe8324352009-01-16 21:38:42 +05301980 int ba_index;
1981 int nbad = 0;
1982 int isaggr = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001983
Vasanthakumar Thiagarajan6d913f72010-04-15 17:38:46 -04001984 if (bf->bf_tx_aborted)
Sujithe8324352009-01-16 21:38:42 +05301985 return 0;
Sujith528f0c62008-10-29 10:14:26 +05301986
Sujithcd3d39a2008-08-11 14:03:34 +05301987 isaggr = bf_isaggr(bf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001988 if (isaggr) {
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001989 seq_st = ts->ts_seqnum;
1990 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001991 }
1992
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001993 while (bf) {
Sujithe8324352009-01-16 21:38:42 +05301994 ba_index = ATH_BA_INDEX(seq_st, bf->bf_seqno);
1995 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
1996 nbad++;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001997
Sujithe8324352009-01-16 21:38:42 +05301998 bf = bf->bf_next;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001999 }
2000
Sujithe8324352009-01-16 21:38:42 +05302001 return nbad;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002002}
2003
Felix Fietkaudb1a0522010-03-29 20:07:11 -07002004static void ath_tx_rc_status(struct ath_buf *bf, struct ath_tx_status *ts,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302005 int nbad, int txok, bool update_rc)
Sujithc4288392008-11-18 09:09:30 +05302006{
Sujitha22be222009-03-30 15:28:36 +05302007 struct sk_buff *skb = bf->bf_mpdu;
Sujith254ad0f2009-02-04 08:10:19 +05302008 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithc4288392008-11-18 09:09:30 +05302009 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Felix Fietkau827e69b2009-11-15 23:09:25 +01002010 struct ieee80211_hw *hw = bf->aphy->hw;
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302011 u8 i, tx_rateindex;
Sujithc4288392008-11-18 09:09:30 +05302012
Sujith95e4acb2009-03-13 08:56:09 +05302013 if (txok)
Felix Fietkaudb1a0522010-03-29 20:07:11 -07002014 tx_info->status.ack_signal = ts->ts_rssi;
Sujith95e4acb2009-03-13 08:56:09 +05302015
Felix Fietkaudb1a0522010-03-29 20:07:11 -07002016 tx_rateindex = ts->ts_rateindex;
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302017 WARN_ON(tx_rateindex >= hw->max_rates);
2018
Felix Fietkaudb1a0522010-03-29 20:07:11 -07002019 if (ts->ts_status & ATH9K_TXERR_FILT)
Sujithc4288392008-11-18 09:09:30 +05302020 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Felix Fietkaud9698472010-03-01 13:32:11 +01002021 if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && update_rc)
2022 tx_info->flags |= IEEE80211_TX_STAT_AMPDU;
Sujithc4288392008-11-18 09:09:30 +05302023
Felix Fietkaudb1a0522010-03-29 20:07:11 -07002024 if ((ts->ts_status & ATH9K_TXERR_FILT) == 0 &&
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302025 (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
Sujith254ad0f2009-02-04 08:10:19 +05302026 if (ieee80211_is_data(hdr->frame_control)) {
Felix Fietkaudb1a0522010-03-29 20:07:11 -07002027 if (ts->ts_flags &
Felix Fietkau827e69b2009-11-15 23:09:25 +01002028 (ATH9K_TX_DATA_UNDERRUN | ATH9K_TX_DELIM_UNDERRUN))
2029 tx_info->pad[0] |= ATH_TX_INFO_UNDERRUN;
Felix Fietkaudb1a0522010-03-29 20:07:11 -07002030 if ((ts->ts_status & ATH9K_TXERR_XRETRY) ||
2031 (ts->ts_status & ATH9K_TXERR_FIFO))
Felix Fietkau827e69b2009-11-15 23:09:25 +01002032 tx_info->pad[0] |= ATH_TX_INFO_XRETRY;
2033 tx_info->status.ampdu_len = bf->bf_nframes;
2034 tx_info->status.ampdu_ack_len = bf->bf_nframes - nbad;
Sujithc4288392008-11-18 09:09:30 +05302035 }
2036 }
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302037
Felix Fietkau545750d2009-11-23 22:21:01 +01002038 for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302039 tx_info->status.rates[i].count = 0;
Felix Fietkau545750d2009-11-23 22:21:01 +01002040 tx_info->status.rates[i].idx = -1;
2041 }
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302042
2043 tx_info->status.rates[tx_rateindex].count = bf->bf_retries + 1;
Sujithc4288392008-11-18 09:09:30 +05302044}
2045
Sujith059d8062009-01-16 21:38:49 +05302046static void ath_wake_mac80211_queue(struct ath_softc *sc, struct ath_txq *txq)
2047{
2048 int qnum;
2049
2050 spin_lock_bh(&txq->axq_lock);
2051 if (txq->stopped &&
Sujithf7a99e42009-02-17 15:36:33 +05302052 sc->tx.txq[txq->axq_qnum].axq_depth <= (ATH_TXBUF - 20)) {
Sujith059d8062009-01-16 21:38:49 +05302053 qnum = ath_get_mac80211_qnum(txq->axq_qnum, sc);
2054 if (qnum != -1) {
Luis R. Rodriguezf52de032009-11-02 17:09:12 -08002055 ath_mac80211_start_queue(sc, qnum);
Sujith059d8062009-01-16 21:38:49 +05302056 txq->stopped = 0;
2057 }
2058 }
2059 spin_unlock_bh(&txq->axq_lock);
2060}
2061
Sujithc4288392008-11-18 09:09:30 +05302062static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002063{
Sujithcbe61d82009-02-09 13:27:12 +05302064 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002065 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002066 struct ath_buf *bf, *lastbf, *bf_held = NULL;
2067 struct list_head bf_head;
Sujithc4288392008-11-18 09:09:30 +05302068 struct ath_desc *ds;
Felix Fietkau29bffa92010-03-29 20:14:23 -07002069 struct ath_tx_status ts;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +05302070 int txok;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002071 int status;
2072
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002073 ath_print(common, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
2074 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
2075 txq->axq_link);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002076
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002077 for (;;) {
2078 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002079 if (list_empty(&txq->axq_q)) {
2080 txq->axq_link = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002081 spin_unlock_bh(&txq->axq_lock);
2082 break;
2083 }
2084 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
2085
2086 /*
2087 * There is a race condition that a BH gets scheduled
2088 * after sw writes TxE and before hw re-load the last
2089 * descriptor to get the newly chained one.
2090 * Software must keep the last DONE descriptor as a
2091 * holding descriptor - software does so by marking
2092 * it with the STALE flag.
2093 */
2094 bf_held = NULL;
Sujitha119cc42009-03-30 15:28:38 +05302095 if (bf->bf_stale) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002096 bf_held = bf;
2097 if (list_is_last(&bf_held->list, &txq->axq_q)) {
Sujith6ef9b132009-01-16 21:38:51 +05302098 spin_unlock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002099 break;
2100 } else {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002101 bf = list_entry(bf_held->list.next,
Sujith6ef9b132009-01-16 21:38:51 +05302102 struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002103 }
2104 }
2105
2106 lastbf = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +05302107 ds = lastbf->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002108
Felix Fietkau29bffa92010-03-29 20:14:23 -07002109 memset(&ts, 0, sizeof(ts));
2110 status = ath9k_hw_txprocdesc(ah, ds, &ts);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002111 if (status == -EINPROGRESS) {
2112 spin_unlock_bh(&txq->axq_lock);
2113 break;
2114 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002115
2116 /*
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -05002117 * We now know the nullfunc frame has been ACKed so we
2118 * can disable RX.
2119 */
2120 if (bf->bf_isnullfunc &&
Felix Fietkau29bffa92010-03-29 20:14:23 -07002121 (ts.ts_status & ATH9K_TX_ACKED)) {
Senthil Balasubramanian3f7c5c12010-02-03 22:51:13 +05302122 if ((sc->ps_flags & PS_ENABLED))
2123 ath9k_enable_ps(sc);
2124 else
Sujith1b04b932010-01-08 10:36:05 +05302125 sc->ps_flags |= PS_NULLFUNC_COMPLETED;
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -05002126 }
2127
2128 /*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002129 * Remove ath_buf's of the same transmit unit from txq,
2130 * however leave the last descriptor back as the holding
2131 * descriptor for hw.
2132 */
Sujitha119cc42009-03-30 15:28:38 +05302133 lastbf->bf_stale = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002134 INIT_LIST_HEAD(&bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002135 if (!list_is_singular(&lastbf->list))
2136 list_cut_position(&bf_head,
2137 &txq->axq_q, lastbf->list.prev);
2138
2139 txq->axq_depth--;
Felix Fietkau29bffa92010-03-29 20:14:23 -07002140 txok = !(ts.ts_status & ATH9K_TXERR_MASK);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002141 txq->axq_tx_inprogress = false;
Felix Fietkau0a8cea82010-04-19 19:57:30 +02002142 if (bf_held)
2143 list_del(&bf_held->list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002144 spin_unlock_bh(&txq->axq_lock);
2145
Felix Fietkau0a8cea82010-04-19 19:57:30 +02002146 if (bf_held)
2147 ath_tx_return_buffer(sc, bf_held);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002148
Sujithcd3d39a2008-08-11 14:03:34 +05302149 if (!bf_isampdu(bf)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002150 /*
2151 * This frame is sent out as a single frame.
2152 * Use hardware retry status for this frame.
2153 */
Felix Fietkau29bffa92010-03-29 20:14:23 -07002154 bf->bf_retries = ts.ts_longretry;
2155 if (ts.ts_status & ATH9K_TXERR_XRETRY)
Sujithcd3d39a2008-08-11 14:03:34 +05302156 bf->bf_state.bf_type |= BUF_XRETRY;
Felix Fietkau29bffa92010-03-29 20:14:23 -07002157 ath_tx_rc_status(bf, &ts, 0, txok, true);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002158 }
Johannes Berge6a98542008-10-21 12:40:02 +02002159
Sujithcd3d39a2008-08-11 14:03:34 +05302160 if (bf_isampdu(bf))
Felix Fietkau29bffa92010-03-29 20:14:23 -07002161 ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, txok);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002162 else
Felix Fietkau29bffa92010-03-29 20:14:23 -07002163 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, txok, 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002164
Sujith059d8062009-01-16 21:38:49 +05302165 ath_wake_mac80211_queue(sc, txq);
2166
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002167 spin_lock_bh(&txq->axq_lock);
Sujith672840a2008-08-11 14:05:08 +05302168 if (sc->sc_flags & SC_OP_TXAGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002169 ath_txq_schedule(sc, txq);
2170 spin_unlock_bh(&txq->axq_lock);
2171 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002172}
2173
Sujith305fe472009-07-23 15:32:29 +05302174static void ath_tx_complete_poll_work(struct work_struct *work)
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002175{
2176 struct ath_softc *sc = container_of(work, struct ath_softc,
2177 tx_complete_work.work);
2178 struct ath_txq *txq;
2179 int i;
2180 bool needreset = false;
2181
2182 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
2183 if (ATH_TXQ_SETUP(sc, i)) {
2184 txq = &sc->tx.txq[i];
2185 spin_lock_bh(&txq->axq_lock);
2186 if (txq->axq_depth) {
2187 if (txq->axq_tx_inprogress) {
2188 needreset = true;
2189 spin_unlock_bh(&txq->axq_lock);
2190 break;
2191 } else {
2192 txq->axq_tx_inprogress = true;
2193 }
2194 }
2195 spin_unlock_bh(&txq->axq_lock);
2196 }
2197
2198 if (needreset) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002199 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_RESET,
2200 "tx hung, resetting the chip\n");
Sujith332c5562009-10-09 09:51:28 +05302201 ath9k_ps_wakeup(sc);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002202 ath_reset(sc, false);
Sujith332c5562009-10-09 09:51:28 +05302203 ath9k_ps_restore(sc);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002204 }
2205
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04002206 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002207 msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
2208}
2209
2210
Sujithe8324352009-01-16 21:38:42 +05302211
2212void ath_tx_tasklet(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002213{
Sujithe8324352009-01-16 21:38:42 +05302214 int i;
2215 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002216
Sujithe8324352009-01-16 21:38:42 +05302217 ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002218
2219 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
Sujithe8324352009-01-16 21:38:42 +05302220 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2221 ath_tx_processq(sc, &sc->tx.txq[i]);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002222 }
2223}
2224
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002225void ath_tx_edma_tasklet(struct ath_softc *sc)
2226{
2227 struct ath_tx_status txs;
2228 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2229 struct ath_hw *ah = sc->sc_ah;
2230 struct ath_txq *txq;
2231 struct ath_buf *bf, *lastbf;
2232 struct list_head bf_head;
2233 int status;
2234 int txok;
2235
2236 for (;;) {
2237 status = ath9k_hw_txprocdesc(ah, NULL, (void *)&txs);
2238 if (status == -EINPROGRESS)
2239 break;
2240 if (status == -EIO) {
2241 ath_print(common, ATH_DBG_XMIT,
2242 "Error processing tx status\n");
2243 break;
2244 }
2245
2246 /* Skip beacon completions */
2247 if (txs.qid == sc->beacon.beaconq)
2248 continue;
2249
2250 txq = &sc->tx.txq[txs.qid];
2251
2252 spin_lock_bh(&txq->axq_lock);
2253 if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
2254 spin_unlock_bh(&txq->axq_lock);
2255 return;
2256 }
2257
2258 bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
2259 struct ath_buf, list);
2260 lastbf = bf->bf_lastbf;
2261
2262 INIT_LIST_HEAD(&bf_head);
2263 list_cut_position(&bf_head, &txq->txq_fifo[txq->txq_tailidx],
2264 &lastbf->list);
2265 INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
2266 txq->axq_depth--;
2267 txq->axq_tx_inprogress = false;
2268 spin_unlock_bh(&txq->axq_lock);
2269
2270 txok = !(txs.ts_status & ATH9K_TXERR_MASK);
2271
2272 if (!bf_isampdu(bf)) {
2273 bf->bf_retries = txs.ts_longretry;
2274 if (txs.ts_status & ATH9K_TXERR_XRETRY)
2275 bf->bf_state.bf_type |= BUF_XRETRY;
2276 ath_tx_rc_status(bf, &txs, 0, txok, true);
2277 }
2278
2279 if (bf_isampdu(bf))
2280 ath_tx_complete_aggr(sc, txq, bf, &bf_head, &txs, txok);
2281 else
2282 ath_tx_complete_buf(sc, bf, txq, &bf_head,
2283 &txs, txok, 0);
2284
2285 spin_lock_bh(&txq->axq_lock);
2286 if (!list_empty(&txq->txq_fifo_pending)) {
2287 INIT_LIST_HEAD(&bf_head);
2288 bf = list_first_entry(&txq->txq_fifo_pending,
2289 struct ath_buf, list);
2290 list_cut_position(&bf_head, &txq->txq_fifo_pending,
2291 &bf->bf_lastbf->list);
2292 ath_tx_txqaddbuf(sc, txq, &bf_head);
2293 } else if (sc->sc_flags & SC_OP_TXAGGR)
2294 ath_txq_schedule(sc, txq);
2295 spin_unlock_bh(&txq->axq_lock);
2296 }
2297}
2298
Sujithe8324352009-01-16 21:38:42 +05302299/*****************/
2300/* Init, Cleanup */
2301/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002302
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002303static int ath_txstatus_setup(struct ath_softc *sc, int size)
2304{
2305 struct ath_descdma *dd = &sc->txsdma;
2306 u8 txs_len = sc->sc_ah->caps.txs_len;
2307
2308 dd->dd_desc_len = size * txs_len;
2309 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
2310 &dd->dd_desc_paddr, GFP_KERNEL);
2311 if (!dd->dd_desc)
2312 return -ENOMEM;
2313
2314 return 0;
2315}
2316
2317static int ath_tx_edma_init(struct ath_softc *sc)
2318{
2319 int err;
2320
2321 err = ath_txstatus_setup(sc, ATH_TXSTATUS_RING_SIZE);
2322 if (!err)
2323 ath9k_hw_setup_statusring(sc->sc_ah, sc->txsdma.dd_desc,
2324 sc->txsdma.dd_desc_paddr,
2325 ATH_TXSTATUS_RING_SIZE);
2326
2327 return err;
2328}
2329
2330static void ath_tx_edma_cleanup(struct ath_softc *sc)
2331{
2332 struct ath_descdma *dd = &sc->txsdma;
2333
2334 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
2335 dd->dd_desc_paddr);
2336}
2337
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002338int ath_tx_init(struct ath_softc *sc, int nbufs)
2339{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002340 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002341 int error = 0;
2342
Sujith797fe5cb2009-03-30 15:28:45 +05302343 spin_lock_init(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002344
Sujith797fe5cb2009-03-30 15:28:45 +05302345 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -04002346 "tx", nbufs, 1, 1);
Sujith797fe5cb2009-03-30 15:28:45 +05302347 if (error != 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002348 ath_print(common, ATH_DBG_FATAL,
2349 "Failed to allocate tx descriptors: %d\n", error);
Sujith797fe5cb2009-03-30 15:28:45 +05302350 goto err;
2351 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002352
Sujith797fe5cb2009-03-30 15:28:45 +05302353 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002354 "beacon", ATH_BCBUF, 1, 1);
Sujith797fe5cb2009-03-30 15:28:45 +05302355 if (error != 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002356 ath_print(common, ATH_DBG_FATAL,
2357 "Failed to allocate beacon descriptors: %d\n", error);
Sujith797fe5cb2009-03-30 15:28:45 +05302358 goto err;
2359 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002360
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002361 INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
2362
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002363 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
2364 error = ath_tx_edma_init(sc);
2365 if (error)
2366 goto err;
2367 }
2368
Sujith797fe5cb2009-03-30 15:28:45 +05302369err:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002370 if (error != 0)
2371 ath_tx_cleanup(sc);
2372
2373 return error;
2374}
2375
Sujith797fe5cb2009-03-30 15:28:45 +05302376void ath_tx_cleanup(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002377{
Sujithb77f4832008-12-07 21:44:03 +05302378 if (sc->beacon.bdma.dd_desc_len != 0)
2379 ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002380
Sujithb77f4832008-12-07 21:44:03 +05302381 if (sc->tx.txdma.dd_desc_len != 0)
2382 ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002383
2384 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
2385 ath_tx_edma_cleanup(sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002386}
2387
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002388void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2389{
Sujithc5170162008-10-29 10:13:59 +05302390 struct ath_atx_tid *tid;
2391 struct ath_atx_ac *ac;
2392 int tidno, acno;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002393
Sujith8ee5afb2008-12-07 21:43:36 +05302394 for (tidno = 0, tid = &an->tid[tidno];
Sujithc5170162008-10-29 10:13:59 +05302395 tidno < WME_NUM_TID;
2396 tidno++, tid++) {
2397 tid->an = an;
2398 tid->tidno = tidno;
2399 tid->seq_start = tid->seq_next = 0;
2400 tid->baw_size = WME_MAX_BA;
2401 tid->baw_head = tid->baw_tail = 0;
2402 tid->sched = false;
Sujithe8324352009-01-16 21:38:42 +05302403 tid->paused = false;
Sujitha37c2c72008-10-29 10:15:40 +05302404 tid->state &= ~AGGR_CLEANUP;
Sujithc5170162008-10-29 10:13:59 +05302405 INIT_LIST_HEAD(&tid->buf_q);
Sujithc5170162008-10-29 10:13:59 +05302406 acno = TID_TO_WME_AC(tidno);
Sujith8ee5afb2008-12-07 21:43:36 +05302407 tid->ac = &an->ac[acno];
Sujitha37c2c72008-10-29 10:15:40 +05302408 tid->state &= ~AGGR_ADDBA_COMPLETE;
2409 tid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithc5170162008-10-29 10:13:59 +05302410 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002411
Sujith8ee5afb2008-12-07 21:43:36 +05302412 for (acno = 0, ac = &an->ac[acno];
Sujithc5170162008-10-29 10:13:59 +05302413 acno < WME_NUM_AC; acno++, ac++) {
2414 ac->sched = false;
2415 INIT_LIST_HEAD(&ac->tid_q);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002416
Sujithc5170162008-10-29 10:13:59 +05302417 switch (acno) {
2418 case WME_AC_BE:
2419 ac->qnum = ath_tx_get_qnum(sc,
2420 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
2421 break;
2422 case WME_AC_BK:
2423 ac->qnum = ath_tx_get_qnum(sc,
2424 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BK);
2425 break;
2426 case WME_AC_VI:
2427 ac->qnum = ath_tx_get_qnum(sc,
2428 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VI);
2429 break;
2430 case WME_AC_VO:
2431 ac->qnum = ath_tx_get_qnum(sc,
2432 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VO);
2433 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002434 }
2435 }
2436}
2437
Sujithb5aa9bf2008-10-29 10:13:31 +05302438void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002439{
2440 int i;
2441 struct ath_atx_ac *ac, *ac_tmp;
2442 struct ath_atx_tid *tid, *tid_tmp;
2443 struct ath_txq *txq;
Sujithe8324352009-01-16 21:38:42 +05302444
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002445 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2446 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05302447 txq = &sc->tx.txq[i];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002448
Ming Leia9f042c2010-02-28 00:56:24 +08002449 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002450
2451 list_for_each_entry_safe(ac,
2452 ac_tmp, &txq->axq_acq, list) {
2453 tid = list_first_entry(&ac->tid_q,
2454 struct ath_atx_tid, list);
2455 if (tid && tid->an != an)
2456 continue;
2457 list_del(&ac->list);
2458 ac->sched = false;
2459
2460 list_for_each_entry_safe(tid,
2461 tid_tmp, &ac->tid_q, list) {
2462 list_del(&tid->list);
2463 tid->sched = false;
Sujithb5aa9bf2008-10-29 10:13:31 +05302464 ath_tid_drain(sc, txq, tid);
Sujitha37c2c72008-10-29 10:15:40 +05302465 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujitha37c2c72008-10-29 10:15:40 +05302466 tid->state &= ~AGGR_CLEANUP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002467 }
2468 }
2469
Ming Leia9f042c2010-02-28 00:56:24 +08002470 spin_unlock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002471 }
2472 }
2473}