blob: 44ec3bbbf5a474287ced820e7f57625795ccc28e [file] [log] [blame]
Zhiwu Song1cc2df92012-02-13 17:45:38 +08001/*
2 * SPI bus driver for CSR SiRFprimaII
3 *
4 * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
5 *
6 * Licensed under GPLv2 or later.
7 */
8
9#include <linux/module.h>
10#include <linux/kernel.h>
11#include <linux/slab.h>
12#include <linux/clk.h>
Qipan Lic908ef32014-04-15 15:24:59 +080013#include <linux/completion.h>
Zhiwu Song1cc2df92012-02-13 17:45:38 +080014#include <linux/interrupt.h>
15#include <linux/io.h>
16#include <linux/of.h>
17#include <linux/bitops.h>
18#include <linux/err.h>
19#include <linux/platform_device.h>
20#include <linux/of_gpio.h>
21#include <linux/spi/spi.h>
22#include <linux/spi/spi_bitbang.h>
Barry Songde39f5f2013-08-06 14:21:21 +080023#include <linux/dmaengine.h>
24#include <linux/dma-direction.h>
25#include <linux/dma-mapping.h>
Zhiwu Song1cc2df92012-02-13 17:45:38 +080026
27#define DRIVER_NAME "sirfsoc_spi"
28
29#define SIRFSOC_SPI_CTRL 0x0000
30#define SIRFSOC_SPI_CMD 0x0004
31#define SIRFSOC_SPI_TX_RX_EN 0x0008
32#define SIRFSOC_SPI_INT_EN 0x000C
33#define SIRFSOC_SPI_INT_STATUS 0x0010
34#define SIRFSOC_SPI_TX_DMA_IO_CTRL 0x0100
35#define SIRFSOC_SPI_TX_DMA_IO_LEN 0x0104
36#define SIRFSOC_SPI_TXFIFO_CTRL 0x0108
37#define SIRFSOC_SPI_TXFIFO_LEVEL_CHK 0x010C
38#define SIRFSOC_SPI_TXFIFO_OP 0x0110
39#define SIRFSOC_SPI_TXFIFO_STATUS 0x0114
40#define SIRFSOC_SPI_TXFIFO_DATA 0x0118
41#define SIRFSOC_SPI_RX_DMA_IO_CTRL 0x0120
42#define SIRFSOC_SPI_RX_DMA_IO_LEN 0x0124
43#define SIRFSOC_SPI_RXFIFO_CTRL 0x0128
44#define SIRFSOC_SPI_RXFIFO_LEVEL_CHK 0x012C
45#define SIRFSOC_SPI_RXFIFO_OP 0x0130
46#define SIRFSOC_SPI_RXFIFO_STATUS 0x0134
47#define SIRFSOC_SPI_RXFIFO_DATA 0x0138
48#define SIRFSOC_SPI_DUMMY_DELAY_CTL 0x0144
49
50/* SPI CTRL register defines */
51#define SIRFSOC_SPI_SLV_MODE BIT(16)
52#define SIRFSOC_SPI_CMD_MODE BIT(17)
53#define SIRFSOC_SPI_CS_IO_OUT BIT(18)
54#define SIRFSOC_SPI_CS_IO_MODE BIT(19)
55#define SIRFSOC_SPI_CLK_IDLE_STAT BIT(20)
56#define SIRFSOC_SPI_CS_IDLE_STAT BIT(21)
57#define SIRFSOC_SPI_TRAN_MSB BIT(22)
58#define SIRFSOC_SPI_DRV_POS_EDGE BIT(23)
59#define SIRFSOC_SPI_CS_HOLD_TIME BIT(24)
60#define SIRFSOC_SPI_CLK_SAMPLE_MODE BIT(25)
61#define SIRFSOC_SPI_TRAN_DAT_FORMAT_8 (0 << 26)
62#define SIRFSOC_SPI_TRAN_DAT_FORMAT_12 (1 << 26)
63#define SIRFSOC_SPI_TRAN_DAT_FORMAT_16 (2 << 26)
64#define SIRFSOC_SPI_TRAN_DAT_FORMAT_32 (3 << 26)
65#define SIRFSOC_SPI_CMD_BYTE_NUM(x) ((x & 3) << 28)
66#define SIRFSOC_SPI_ENA_AUTO_CLR BIT(30)
67#define SIRFSOC_SPI_MUL_DAT_MODE BIT(31)
68
69/* Interrupt Enable */
70#define SIRFSOC_SPI_RX_DONE_INT_EN BIT(0)
71#define SIRFSOC_SPI_TX_DONE_INT_EN BIT(1)
72#define SIRFSOC_SPI_RX_OFLOW_INT_EN BIT(2)
73#define SIRFSOC_SPI_TX_UFLOW_INT_EN BIT(3)
74#define SIRFSOC_SPI_RX_IO_DMA_INT_EN BIT(4)
75#define SIRFSOC_SPI_TX_IO_DMA_INT_EN BIT(5)
76#define SIRFSOC_SPI_RXFIFO_FULL_INT_EN BIT(6)
77#define SIRFSOC_SPI_TXFIFO_EMPTY_INT_EN BIT(7)
78#define SIRFSOC_SPI_RXFIFO_THD_INT_EN BIT(8)
79#define SIRFSOC_SPI_TXFIFO_THD_INT_EN BIT(9)
80#define SIRFSOC_SPI_FRM_END_INT_EN BIT(10)
81
82#define SIRFSOC_SPI_INT_MASK_ALL 0x1FFF
83
84/* Interrupt status */
85#define SIRFSOC_SPI_RX_DONE BIT(0)
86#define SIRFSOC_SPI_TX_DONE BIT(1)
87#define SIRFSOC_SPI_RX_OFLOW BIT(2)
88#define SIRFSOC_SPI_TX_UFLOW BIT(3)
Qipan Li41148c32014-05-04 14:32:36 +080089#define SIRFSOC_SPI_RX_IO_DMA BIT(4)
Zhiwu Song1cc2df92012-02-13 17:45:38 +080090#define SIRFSOC_SPI_RX_FIFO_FULL BIT(6)
91#define SIRFSOC_SPI_TXFIFO_EMPTY BIT(7)
92#define SIRFSOC_SPI_RXFIFO_THD_REACH BIT(8)
93#define SIRFSOC_SPI_TXFIFO_THD_REACH BIT(9)
94#define SIRFSOC_SPI_FRM_END BIT(10)
95
96/* TX RX enable */
97#define SIRFSOC_SPI_RX_EN BIT(0)
98#define SIRFSOC_SPI_TX_EN BIT(1)
99#define SIRFSOC_SPI_CMD_TX_EN BIT(2)
100
101#define SIRFSOC_SPI_IO_MODE_SEL BIT(0)
102#define SIRFSOC_SPI_RX_DMA_FLUSH BIT(2)
103
104/* FIFO OPs */
105#define SIRFSOC_SPI_FIFO_RESET BIT(0)
106#define SIRFSOC_SPI_FIFO_START BIT(1)
107
108/* FIFO CTRL */
109#define SIRFSOC_SPI_FIFO_WIDTH_BYTE (0 << 0)
110#define SIRFSOC_SPI_FIFO_WIDTH_WORD (1 << 0)
111#define SIRFSOC_SPI_FIFO_WIDTH_DWORD (2 << 0)
112
113/* FIFO Status */
114#define SIRFSOC_SPI_FIFO_LEVEL_MASK 0xFF
115#define SIRFSOC_SPI_FIFO_FULL BIT(8)
116#define SIRFSOC_SPI_FIFO_EMPTY BIT(9)
117
118/* 256 bytes rx/tx FIFO */
119#define SIRFSOC_SPI_FIFO_SIZE 256
120#define SIRFSOC_SPI_DAT_FRM_LEN_MAX (64 * 1024)
121
122#define SIRFSOC_SPI_FIFO_SC(x) ((x) & 0x3F)
123#define SIRFSOC_SPI_FIFO_LC(x) (((x) & 0x3F) << 10)
124#define SIRFSOC_SPI_FIFO_HC(x) (((x) & 0x3F) << 20)
125#define SIRFSOC_SPI_FIFO_THD(x) (((x) & 0xFF) << 2)
126
Barry Songde39f5f2013-08-06 14:21:21 +0800127/*
128 * only if the rx/tx buffer and transfer size are 4-bytes aligned, we use dma
129 * due to the limitation of dma controller
130 */
131
132#define ALIGNED(x) (!((u32)x & 0x3))
133#define IS_DMA_VALID(x) (x && ALIGNED(x->tx_buf) && ALIGNED(x->rx_buf) && \
Qipan Li692fb0f2013-08-25 21:42:50 +0800134 ALIGNED(x->len) && (x->len < 2 * PAGE_SIZE))
Barry Songde39f5f2013-08-06 14:21:21 +0800135
Qipan Lieeb713952014-03-01 12:38:17 +0800136#define SIRFSOC_MAX_CMD_BYTES 4
137
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800138struct sirfsoc_spi {
139 struct spi_bitbang bitbang;
Barry Songde39f5f2013-08-06 14:21:21 +0800140 struct completion rx_done;
141 struct completion tx_done;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800142
143 void __iomem *base;
144 u32 ctrl_freq; /* SPI controller clock speed */
145 struct clk *clk;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800146
147 /* rx & tx bufs from the spi_transfer */
148 const void *tx;
149 void *rx;
150
151 /* place received word into rx buffer */
152 void (*rx_word) (struct sirfsoc_spi *);
153 /* get word from tx buffer for sending */
154 void (*tx_word) (struct sirfsoc_spi *);
155
156 /* number of words left to be tranmitted/received */
Qipan Li692fb0f2013-08-25 21:42:50 +0800157 unsigned int left_tx_word;
158 unsigned int left_rx_word;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800159
Barry Songde39f5f2013-08-06 14:21:21 +0800160 /* rx & tx DMA channels */
161 struct dma_chan *rx_chan;
162 struct dma_chan *tx_chan;
163 dma_addr_t src_start;
164 dma_addr_t dst_start;
165 void *dummypage;
166 int word_width; /* in bytes */
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800167
Qipan Lieeb713952014-03-01 12:38:17 +0800168 /*
169 * if tx size is not more than 4 and rx size is NULL, use
170 * command model
171 */
172 bool tx_by_cmd;
Qipan Li7850cdf2014-09-02 17:01:01 +0800173 bool hw_cs;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800174};
175
176static void spi_sirfsoc_rx_word_u8(struct sirfsoc_spi *sspi)
177{
178 u32 data;
179 u8 *rx = sspi->rx;
180
181 data = readl(sspi->base + SIRFSOC_SPI_RXFIFO_DATA);
182
183 if (rx) {
184 *rx++ = (u8) data;
185 sspi->rx = rx;
186 }
187
Qipan Li692fb0f2013-08-25 21:42:50 +0800188 sspi->left_rx_word--;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800189}
190
191static void spi_sirfsoc_tx_word_u8(struct sirfsoc_spi *sspi)
192{
193 u32 data = 0;
194 const u8 *tx = sspi->tx;
195
196 if (tx) {
197 data = *tx++;
198 sspi->tx = tx;
199 }
200
201 writel(data, sspi->base + SIRFSOC_SPI_TXFIFO_DATA);
Qipan Li692fb0f2013-08-25 21:42:50 +0800202 sspi->left_tx_word--;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800203}
204
205static void spi_sirfsoc_rx_word_u16(struct sirfsoc_spi *sspi)
206{
207 u32 data;
208 u16 *rx = sspi->rx;
209
210 data = readl(sspi->base + SIRFSOC_SPI_RXFIFO_DATA);
211
212 if (rx) {
213 *rx++ = (u16) data;
214 sspi->rx = rx;
215 }
216
Qipan Li692fb0f2013-08-25 21:42:50 +0800217 sspi->left_rx_word--;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800218}
219
220static void spi_sirfsoc_tx_word_u16(struct sirfsoc_spi *sspi)
221{
222 u32 data = 0;
223 const u16 *tx = sspi->tx;
224
225 if (tx) {
226 data = *tx++;
227 sspi->tx = tx;
228 }
229
230 writel(data, sspi->base + SIRFSOC_SPI_TXFIFO_DATA);
Qipan Li692fb0f2013-08-25 21:42:50 +0800231 sspi->left_tx_word--;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800232}
233
234static void spi_sirfsoc_rx_word_u32(struct sirfsoc_spi *sspi)
235{
236 u32 data;
237 u32 *rx = sspi->rx;
238
239 data = readl(sspi->base + SIRFSOC_SPI_RXFIFO_DATA);
240
241 if (rx) {
242 *rx++ = (u32) data;
243 sspi->rx = rx;
244 }
245
Qipan Li692fb0f2013-08-25 21:42:50 +0800246 sspi->left_rx_word--;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800247
248}
249
250static void spi_sirfsoc_tx_word_u32(struct sirfsoc_spi *sspi)
251{
252 u32 data = 0;
253 const u32 *tx = sspi->tx;
254
255 if (tx) {
256 data = *tx++;
257 sspi->tx = tx;
258 }
259
260 writel(data, sspi->base + SIRFSOC_SPI_TXFIFO_DATA);
Qipan Li692fb0f2013-08-25 21:42:50 +0800261 sspi->left_tx_word--;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800262}
263
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800264static irqreturn_t spi_sirfsoc_irq(int irq, void *dev_id)
265{
266 struct sirfsoc_spi *sspi = dev_id;
267 u32 spi_stat = readl(sspi->base + SIRFSOC_SPI_INT_STATUS);
Qipan Lieeb713952014-03-01 12:38:17 +0800268 if (sspi->tx_by_cmd && (spi_stat & SIRFSOC_SPI_FRM_END)) {
269 complete(&sspi->tx_done);
270 writel(0x0, sspi->base + SIRFSOC_SPI_INT_EN);
Qipan Li41148c32014-05-04 14:32:36 +0800271 writel(SIRFSOC_SPI_INT_MASK_ALL,
272 sspi->base + SIRFSOC_SPI_INT_STATUS);
Qipan Lieeb713952014-03-01 12:38:17 +0800273 return IRQ_HANDLED;
274 }
275
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800276 /* Error Conditions */
277 if (spi_stat & SIRFSOC_SPI_RX_OFLOW ||
278 spi_stat & SIRFSOC_SPI_TX_UFLOW) {
Qipan Li41148c32014-05-04 14:32:36 +0800279 complete(&sspi->tx_done);
Barry Songde39f5f2013-08-06 14:21:21 +0800280 complete(&sspi->rx_done);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800281 writel(0x0, sspi->base + SIRFSOC_SPI_INT_EN);
Qipan Li41148c32014-05-04 14:32:36 +0800282 writel(SIRFSOC_SPI_INT_MASK_ALL,
283 sspi->base + SIRFSOC_SPI_INT_STATUS);
284 return IRQ_HANDLED;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800285 }
Qipan Li41148c32014-05-04 14:32:36 +0800286 if (spi_stat & SIRFSOC_SPI_TXFIFO_EMPTY)
287 complete(&sspi->tx_done);
288 while (!(readl(sspi->base + SIRFSOC_SPI_INT_STATUS) &
289 SIRFSOC_SPI_RX_IO_DMA))
290 cpu_relax();
291 complete(&sspi->rx_done);
292 writel(0x0, sspi->base + SIRFSOC_SPI_INT_EN);
293 writel(SIRFSOC_SPI_INT_MASK_ALL,
294 sspi->base + SIRFSOC_SPI_INT_STATUS);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800295
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800296 return IRQ_HANDLED;
297}
298
Barry Songde39f5f2013-08-06 14:21:21 +0800299static void spi_sirfsoc_dma_fini_callback(void *data)
300{
301 struct completion *dma_complete = data;
302
303 complete(dma_complete);
304}
305
Qipan Lic908ef32014-04-15 15:24:59 +0800306static int spi_sirfsoc_cmd_transfer(struct spi_device *spi,
307 struct spi_transfer *t)
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800308{
309 struct sirfsoc_spi *sspi;
310 int timeout = t->len * 10;
Qipan Lic908ef32014-04-15 15:24:59 +0800311 u32 cmd;
312
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800313 sspi = spi_master_get_devdata(spi->master);
Qipan Lic908ef32014-04-15 15:24:59 +0800314 memcpy(&cmd, sspi->tx, t->len);
315 if (sspi->word_width == 1 && !(spi->mode & SPI_LSB_FIRST))
316 cmd = cpu_to_be32(cmd) >>
317 ((SIRFSOC_MAX_CMD_BYTES - t->len) * 8);
318 if (sspi->word_width == 2 && t->len == 4 &&
319 (!(spi->mode & SPI_LSB_FIRST)))
320 cmd = ((cmd & 0xffff) << 16) | (cmd >> 16);
321 writel(cmd, sspi->base + SIRFSOC_SPI_CMD);
322 writel(SIRFSOC_SPI_FRM_END_INT_EN,
323 sspi->base + SIRFSOC_SPI_INT_EN);
324 writel(SIRFSOC_SPI_CMD_TX_EN,
325 sspi->base + SIRFSOC_SPI_TX_RX_EN);
326 if (wait_for_completion_timeout(&sspi->tx_done, timeout) == 0) {
327 dev_err(&spi->dev, "cmd transfer timeout\n");
328 return 0;
Qipan Lieeb713952014-03-01 12:38:17 +0800329 }
330
Qipan Lic908ef32014-04-15 15:24:59 +0800331 return t->len;
332}
333
334static void spi_sirfsoc_dma_transfer(struct spi_device *spi,
335 struct spi_transfer *t)
336{
337 struct sirfsoc_spi *sspi;
338 struct dma_async_tx_descriptor *rx_desc, *tx_desc;
339 int timeout = t->len * 10;
340
341 sspi = spi_master_get_devdata(spi->master);
342 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
343 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
344 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
345 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
346 writel(0, sspi->base + SIRFSOC_SPI_INT_EN);
347 writel(SIRFSOC_SPI_INT_MASK_ALL, sspi->base + SIRFSOC_SPI_INT_STATUS);
348 if (sspi->left_tx_word < SIRFSOC_SPI_DAT_FRM_LEN_MAX) {
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800349 writel(readl(sspi->base + SIRFSOC_SPI_CTRL) |
Qipan Lic908ef32014-04-15 15:24:59 +0800350 SIRFSOC_SPI_ENA_AUTO_CLR | SIRFSOC_SPI_MUL_DAT_MODE,
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800351 sspi->base + SIRFSOC_SPI_CTRL);
Qipan Li692fb0f2013-08-25 21:42:50 +0800352 writel(sspi->left_tx_word - 1,
353 sspi->base + SIRFSOC_SPI_TX_DMA_IO_LEN);
354 writel(sspi->left_tx_word - 1,
355 sspi->base + SIRFSOC_SPI_RX_DMA_IO_LEN);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800356 } else {
357 writel(readl(sspi->base + SIRFSOC_SPI_CTRL),
358 sspi->base + SIRFSOC_SPI_CTRL);
359 writel(0, sspi->base + SIRFSOC_SPI_TX_DMA_IO_LEN);
360 writel(0, sspi->base + SIRFSOC_SPI_RX_DMA_IO_LEN);
361 }
Qipan Lic908ef32014-04-15 15:24:59 +0800362 sspi->dst_start = dma_map_single(&spi->dev, sspi->rx, t->len,
363 (t->tx_buf != t->rx_buf) ?
364 DMA_FROM_DEVICE : DMA_BIDIRECTIONAL);
365 rx_desc = dmaengine_prep_slave_single(sspi->rx_chan,
366 sspi->dst_start, t->len, DMA_DEV_TO_MEM,
367 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
368 rx_desc->callback = spi_sirfsoc_dma_fini_callback;
369 rx_desc->callback_param = &sspi->rx_done;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800370
Qipan Lic908ef32014-04-15 15:24:59 +0800371 sspi->src_start = dma_map_single(&spi->dev, (void *)sspi->tx, t->len,
372 (t->tx_buf != t->rx_buf) ?
373 DMA_TO_DEVICE : DMA_BIDIRECTIONAL);
374 tx_desc = dmaengine_prep_slave_single(sspi->tx_chan,
375 sspi->src_start, t->len, DMA_MEM_TO_DEV,
376 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
377 tx_desc->callback = spi_sirfsoc_dma_fini_callback;
378 tx_desc->callback_param = &sspi->tx_done;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800379
Qipan Lic908ef32014-04-15 15:24:59 +0800380 dmaengine_submit(tx_desc);
381 dmaengine_submit(rx_desc);
382 dma_async_issue_pending(sspi->tx_chan);
383 dma_async_issue_pending(sspi->rx_chan);
Qipan Lid77ec5d2014-04-14 14:30:00 +0800384 writel(SIRFSOC_SPI_RX_EN | SIRFSOC_SPI_TX_EN,
385 sspi->base + SIRFSOC_SPI_TX_RX_EN);
Qipan Lic908ef32014-04-15 15:24:59 +0800386 if (wait_for_completion_timeout(&sspi->rx_done, timeout) == 0) {
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800387 dev_err(&spi->dev, "transfer timeout\n");
Barry Songde39f5f2013-08-06 14:21:21 +0800388 dmaengine_terminate_all(sspi->rx_chan);
389 } else
Qipan Li692fb0f2013-08-25 21:42:50 +0800390 sspi->left_rx_word = 0;
Barry Songde39f5f2013-08-06 14:21:21 +0800391 /*
392 * we only wait tx-done event if transferring by DMA. for PIO,
393 * we get rx data by writing tx data, so if rx is done, tx has
394 * done earlier
395 */
Qipan Lic908ef32014-04-15 15:24:59 +0800396 if (wait_for_completion_timeout(&sspi->tx_done, timeout) == 0) {
397 dev_err(&spi->dev, "transfer timeout\n");
398 dmaengine_terminate_all(sspi->tx_chan);
Barry Songde39f5f2013-08-06 14:21:21 +0800399 }
Qipan Lic908ef32014-04-15 15:24:59 +0800400 dma_unmap_single(&spi->dev, sspi->src_start, t->len, DMA_TO_DEVICE);
401 dma_unmap_single(&spi->dev, sspi->dst_start, t->len, DMA_FROM_DEVICE);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800402 /* TX, RX FIFO stop */
403 writel(0, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
404 writel(0, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
Qipan Lic908ef32014-04-15 15:24:59 +0800405 if (sspi->left_tx_word >= SIRFSOC_SPI_DAT_FRM_LEN_MAX)
406 writel(0, sspi->base + SIRFSOC_SPI_TX_RX_EN);
407}
408
409static void spi_sirfsoc_pio_transfer(struct spi_device *spi,
410 struct spi_transfer *t)
411{
412 struct sirfsoc_spi *sspi;
413 int timeout = t->len * 10;
414
415 sspi = spi_master_get_devdata(spi->master);
Qipan Li41148c32014-05-04 14:32:36 +0800416 do {
417 writel(SIRFSOC_SPI_FIFO_RESET,
418 sspi->base + SIRFSOC_SPI_RXFIFO_OP);
419 writel(SIRFSOC_SPI_FIFO_RESET,
420 sspi->base + SIRFSOC_SPI_TXFIFO_OP);
421 writel(SIRFSOC_SPI_FIFO_START,
422 sspi->base + SIRFSOC_SPI_RXFIFO_OP);
423 writel(SIRFSOC_SPI_FIFO_START,
424 sspi->base + SIRFSOC_SPI_TXFIFO_OP);
425 writel(0, sspi->base + SIRFSOC_SPI_INT_EN);
426 writel(SIRFSOC_SPI_INT_MASK_ALL,
427 sspi->base + SIRFSOC_SPI_INT_STATUS);
428 writel(readl(sspi->base + SIRFSOC_SPI_CTRL) |
429 SIRFSOC_SPI_MUL_DAT_MODE | SIRFSOC_SPI_ENA_AUTO_CLR,
430 sspi->base + SIRFSOC_SPI_CTRL);
431 writel(min(sspi->left_tx_word, (u32)(256 / sspi->word_width))
432 - 1, sspi->base + SIRFSOC_SPI_TX_DMA_IO_LEN);
433 writel(min(sspi->left_rx_word, (u32)(256 / sspi->word_width))
434 - 1, sspi->base + SIRFSOC_SPI_RX_DMA_IO_LEN);
435 while (!((readl(sspi->base + SIRFSOC_SPI_TXFIFO_STATUS)
436 & SIRFSOC_SPI_FIFO_FULL)) && sspi->left_tx_word)
437 sspi->tx_word(sspi);
438 writel(SIRFSOC_SPI_TXFIFO_EMPTY_INT_EN |
439 SIRFSOC_SPI_TX_UFLOW_INT_EN |
440 SIRFSOC_SPI_RX_OFLOW_INT_EN,
441 sspi->base + SIRFSOC_SPI_INT_EN);
442 writel(SIRFSOC_SPI_RX_EN | SIRFSOC_SPI_TX_EN,
Qipan Lic908ef32014-04-15 15:24:59 +0800443 sspi->base + SIRFSOC_SPI_TX_RX_EN);
Qipan Li41148c32014-05-04 14:32:36 +0800444 if (!wait_for_completion_timeout(&sspi->tx_done, timeout) ||
445 !wait_for_completion_timeout(&sspi->rx_done, timeout)) {
446 dev_err(&spi->dev, "transfer timeout\n");
447 break;
448 }
449 while (!((readl(sspi->base + SIRFSOC_SPI_RXFIFO_STATUS)
450 & SIRFSOC_SPI_FIFO_EMPTY)) && sspi->left_rx_word)
451 sspi->rx_word(sspi);
452 writel(0, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
453 writel(0, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
454 } while (sspi->left_tx_word != 0 || sspi->left_rx_word != 0);
Qipan Lic908ef32014-04-15 15:24:59 +0800455}
456
457static int spi_sirfsoc_transfer(struct spi_device *spi, struct spi_transfer *t)
458{
459 struct sirfsoc_spi *sspi;
460 sspi = spi_master_get_devdata(spi->master);
461
462 sspi->tx = t->tx_buf ? t->tx_buf : sspi->dummypage;
463 sspi->rx = t->rx_buf ? t->rx_buf : sspi->dummypage;
464 sspi->left_tx_word = sspi->left_rx_word = t->len / sspi->word_width;
465 reinit_completion(&sspi->rx_done);
466 reinit_completion(&sspi->tx_done);
467 /*
468 * in the transfer, if transfer data using command register with rx_buf
469 * null, just fill command data into command register and wait for its
470 * completion.
471 */
472 if (sspi->tx_by_cmd)
473 spi_sirfsoc_cmd_transfer(spi, t);
474 else if (IS_DMA_VALID(t))
475 spi_sirfsoc_dma_transfer(spi, t);
476 else
477 spi_sirfsoc_pio_transfer(spi, t);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800478
Qipan Li692fb0f2013-08-25 21:42:50 +0800479 return t->len - sspi->left_rx_word * sspi->word_width;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800480}
481
482static void spi_sirfsoc_chipselect(struct spi_device *spi, int value)
483{
484 struct sirfsoc_spi *sspi = spi_master_get_devdata(spi->master);
485
Qipan Li7850cdf2014-09-02 17:01:01 +0800486 if (sspi->hw_cs) {
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800487 u32 regval = readl(sspi->base + SIRFSOC_SPI_CTRL);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800488 switch (value) {
489 case BITBANG_CS_ACTIVE:
490 if (spi->mode & SPI_CS_HIGH)
491 regval |= SIRFSOC_SPI_CS_IO_OUT;
492 else
493 regval &= ~SIRFSOC_SPI_CS_IO_OUT;
494 break;
495 case BITBANG_CS_INACTIVE:
496 if (spi->mode & SPI_CS_HIGH)
497 regval &= ~SIRFSOC_SPI_CS_IO_OUT;
498 else
499 regval |= SIRFSOC_SPI_CS_IO_OUT;
500 break;
501 }
502 writel(regval, sspi->base + SIRFSOC_SPI_CTRL);
503 } else {
Qipan Li6ee8a2f2014-04-14 14:29:59 +0800504 switch (value) {
505 case BITBANG_CS_ACTIVE:
Qipan Li7850cdf2014-09-02 17:01:01 +0800506 gpio_direction_output(spi->cs_gpio,
Qipan Li6ee8a2f2014-04-14 14:29:59 +0800507 spi->mode & SPI_CS_HIGH ? 1 : 0);
508 break;
509 case BITBANG_CS_INACTIVE:
Qipan Li7850cdf2014-09-02 17:01:01 +0800510 gpio_direction_output(spi->cs_gpio,
Qipan Li6ee8a2f2014-04-14 14:29:59 +0800511 spi->mode & SPI_CS_HIGH ? 0 : 1);
512 break;
513 }
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800514 }
515}
516
517static int
518spi_sirfsoc_setup_transfer(struct spi_device *spi, struct spi_transfer *t)
519{
520 struct sirfsoc_spi *sspi;
521 u8 bits_per_word = 0;
522 int hz = 0;
523 u32 regval;
524 u32 txfifo_ctrl, rxfifo_ctrl;
525 u32 fifo_size = SIRFSOC_SPI_FIFO_SIZE / 4;
526
527 sspi = spi_master_get_devdata(spi->master);
528
Laxman Dewangan766ed702012-12-18 14:25:43 +0530529 bits_per_word = (t) ? t->bits_per_word : spi->bits_per_word;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800530 hz = t && t->speed_hz ? t->speed_hz : spi->max_speed_hz;
531
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800532 regval = (sspi->ctrl_freq / (2 * hz)) - 1;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800533 if (regval > 0xFFFF || regval < 0) {
534 dev_err(&spi->dev, "Speed %d not supported\n", hz);
535 return -EINVAL;
536 }
537
538 switch (bits_per_word) {
539 case 8:
540 regval |= SIRFSOC_SPI_TRAN_DAT_FORMAT_8;
541 sspi->rx_word = spi_sirfsoc_rx_word_u8;
542 sspi->tx_word = spi_sirfsoc_tx_word_u8;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800543 break;
544 case 12:
545 case 16:
Qipan Lid77ec5d2014-04-14 14:30:00 +0800546 regval |= (bits_per_word == 12) ?
547 SIRFSOC_SPI_TRAN_DAT_FORMAT_12 :
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800548 SIRFSOC_SPI_TRAN_DAT_FORMAT_16;
549 sspi->rx_word = spi_sirfsoc_rx_word_u16;
550 sspi->tx_word = spi_sirfsoc_tx_word_u16;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800551 break;
552 case 32:
553 regval |= SIRFSOC_SPI_TRAN_DAT_FORMAT_32;
554 sspi->rx_word = spi_sirfsoc_rx_word_u32;
555 sspi->tx_word = spi_sirfsoc_tx_word_u32;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800556 break;
Arnd Bergmann804ae432013-06-03 15:24:53 +0200557 default:
558 BUG();
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800559 }
560
Axel Lin8c328a22014-01-15 17:07:43 +0800561 sspi->word_width = DIV_ROUND_UP(bits_per_word, 8);
562 txfifo_ctrl = SIRFSOC_SPI_FIFO_THD(SIRFSOC_SPI_FIFO_SIZE / 2) |
563 sspi->word_width;
564 rxfifo_ctrl = SIRFSOC_SPI_FIFO_THD(SIRFSOC_SPI_FIFO_SIZE / 2) |
565 sspi->word_width;
566
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800567 if (!(spi->mode & SPI_CS_HIGH))
568 regval |= SIRFSOC_SPI_CS_IDLE_STAT;
569 if (!(spi->mode & SPI_LSB_FIRST))
570 regval |= SIRFSOC_SPI_TRAN_MSB;
571 if (spi->mode & SPI_CPOL)
572 regval |= SIRFSOC_SPI_CLK_IDLE_STAT;
573
574 /*
Qipan Lid77ec5d2014-04-14 14:30:00 +0800575 * Data should be driven at least 1/2 cycle before the fetch edge
576 * to make sure that data gets stable at the fetch edge.
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800577 */
578 if (((spi->mode & SPI_CPOL) && (spi->mode & SPI_CPHA)) ||
579 (!(spi->mode & SPI_CPOL) && !(spi->mode & SPI_CPHA)))
580 regval &= ~SIRFSOC_SPI_DRV_POS_EDGE;
581 else
582 regval |= SIRFSOC_SPI_DRV_POS_EDGE;
583
584 writel(SIRFSOC_SPI_FIFO_SC(fifo_size - 2) |
585 SIRFSOC_SPI_FIFO_LC(fifo_size / 2) |
586 SIRFSOC_SPI_FIFO_HC(2),
587 sspi->base + SIRFSOC_SPI_TXFIFO_LEVEL_CHK);
588 writel(SIRFSOC_SPI_FIFO_SC(2) |
589 SIRFSOC_SPI_FIFO_LC(fifo_size / 2) |
590 SIRFSOC_SPI_FIFO_HC(fifo_size - 2),
591 sspi->base + SIRFSOC_SPI_RXFIFO_LEVEL_CHK);
592 writel(txfifo_ctrl, sspi->base + SIRFSOC_SPI_TXFIFO_CTRL);
593 writel(rxfifo_ctrl, sspi->base + SIRFSOC_SPI_RXFIFO_CTRL);
594
Qipan Lieeb713952014-03-01 12:38:17 +0800595 if (t && t->tx_buf && !t->rx_buf && (t->len <= SIRFSOC_MAX_CMD_BYTES)) {
596 regval |= (SIRFSOC_SPI_CMD_BYTE_NUM((t->len - 1)) |
597 SIRFSOC_SPI_CMD_MODE);
598 sspi->tx_by_cmd = true;
599 } else {
600 regval &= ~SIRFSOC_SPI_CMD_MODE;
601 sspi->tx_by_cmd = false;
602 }
Qipan Li625227a42014-04-14 14:29:58 +0800603 /*
Qipan Li7850cdf2014-09-02 17:01:01 +0800604 * it should never set to hardware cs mode because in hardware cs mode,
605 * cs signal can't controlled by driver.
Qipan Li625227a42014-04-14 14:29:58 +0800606 */
607 regval |= SIRFSOC_SPI_CS_IO_MODE;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800608 writel(regval, sspi->base + SIRFSOC_SPI_CTRL);
Barry Songde39f5f2013-08-06 14:21:21 +0800609
610 if (IS_DMA_VALID(t)) {
611 /* Enable DMA mode for RX, TX */
612 writel(0, sspi->base + SIRFSOC_SPI_TX_DMA_IO_CTRL);
Qipan Lid77ec5d2014-04-14 14:30:00 +0800613 writel(SIRFSOC_SPI_RX_DMA_FLUSH,
614 sspi->base + SIRFSOC_SPI_RX_DMA_IO_CTRL);
Barry Songde39f5f2013-08-06 14:21:21 +0800615 } else {
616 /* Enable IO mode for RX, TX */
Qipan Lid77ec5d2014-04-14 14:30:00 +0800617 writel(SIRFSOC_SPI_IO_MODE_SEL,
618 sspi->base + SIRFSOC_SPI_TX_DMA_IO_CTRL);
619 writel(SIRFSOC_SPI_IO_MODE_SEL,
620 sspi->base + SIRFSOC_SPI_RX_DMA_IO_CTRL);
Barry Songde39f5f2013-08-06 14:21:21 +0800621 }
622
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800623 return 0;
624}
625
626static int spi_sirfsoc_setup(struct spi_device *spi)
627{
Qipan Li7850cdf2014-09-02 17:01:01 +0800628 struct sirfsoc_spi *sspi;
629
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800630 if (!spi->max_speed_hz)
631 return -EINVAL;
632
Qipan Li7850cdf2014-09-02 17:01:01 +0800633 sspi = spi_master_get_devdata(spi->master);
634
635 if (spi->cs_gpio == -ENOENT)
636 sspi->hw_cs = true;
637 else
638 sspi->hw_cs = false;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800639 return spi_sirfsoc_setup_transfer(spi, NULL);
640}
641
Grant Likelyfd4a3192012-12-07 16:57:14 +0000642static int spi_sirfsoc_probe(struct platform_device *pdev)
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800643{
644 struct sirfsoc_spi *sspi;
645 struct spi_master *master;
646 struct resource *mem_res;
Qipan Li7850cdf2014-09-02 17:01:01 +0800647 int irq;
648 int i, ret;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800649
Qipan Li7850cdf2014-09-02 17:01:01 +0800650 master = spi_alloc_master(&pdev->dev, sizeof(*sspi));
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800651 if (!master) {
652 dev_err(&pdev->dev, "Unable to allocate SPI master\n");
653 return -ENOMEM;
654 }
655 platform_set_drvdata(pdev, master);
656 sspi = spi_master_get_devdata(master);
657
Julia Lawall24797902013-08-14 11:11:29 +0200658 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Redingb0ee5602013-01-21 11:09:18 +0100659 sspi->base = devm_ioremap_resource(&pdev->dev, mem_res);
660 if (IS_ERR(sspi->base)) {
661 ret = PTR_ERR(sspi->base);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800662 goto free_master;
663 }
664
665 irq = platform_get_irq(pdev, 0);
666 if (irq < 0) {
667 ret = -ENXIO;
668 goto free_master;
669 }
670 ret = devm_request_irq(&pdev->dev, irq, spi_sirfsoc_irq, 0,
671 DRIVER_NAME, sspi);
672 if (ret)
673 goto free_master;
674
Axel Lin94c69f72013-09-10 15:43:41 +0800675 sspi->bitbang.master = master;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800676 sspi->bitbang.chipselect = spi_sirfsoc_chipselect;
677 sspi->bitbang.setup_transfer = spi_sirfsoc_setup_transfer;
678 sspi->bitbang.txrx_bufs = spi_sirfsoc_transfer;
679 sspi->bitbang.master->setup = spi_sirfsoc_setup;
680 master->bus_num = pdev->id;
Qipan Li94b1f0d2013-06-25 19:45:29 +0800681 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST | SPI_CS_HIGH;
Stephen Warren24778be2013-05-21 20:36:35 -0600682 master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(12) |
683 SPI_BPW_MASK(16) | SPI_BPW_MASK(32);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800684 sspi->bitbang.master->dev.of_node = pdev->dev.of_node;
685
Barry Songde39f5f2013-08-06 14:21:21 +0800686 /* request DMA channels */
Barry Songdd7243d2014-02-13 00:30:19 +0800687 sspi->rx_chan = dma_request_slave_channel(&pdev->dev, "rx");
Barry Songde39f5f2013-08-06 14:21:21 +0800688 if (!sspi->rx_chan) {
689 dev_err(&pdev->dev, "can not allocate rx dma channel\n");
Wei Yongjun6cca9e22013-08-23 08:33:39 +0800690 ret = -ENODEV;
Barry Songde39f5f2013-08-06 14:21:21 +0800691 goto free_master;
692 }
Barry Songdd7243d2014-02-13 00:30:19 +0800693 sspi->tx_chan = dma_request_slave_channel(&pdev->dev, "tx");
Barry Songde39f5f2013-08-06 14:21:21 +0800694 if (!sspi->tx_chan) {
695 dev_err(&pdev->dev, "can not allocate tx dma channel\n");
Wei Yongjun6cca9e22013-08-23 08:33:39 +0800696 ret = -ENODEV;
Barry Songde39f5f2013-08-06 14:21:21 +0800697 goto free_rx_dma;
698 }
699
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800700 sspi->clk = clk_get(&pdev->dev, NULL);
701 if (IS_ERR(sspi->clk)) {
Barry Songde39f5f2013-08-06 14:21:21 +0800702 ret = PTR_ERR(sspi->clk);
703 goto free_tx_dma;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800704 }
Barry Songe5118cd2012-12-26 10:48:33 +0800705 clk_prepare_enable(sspi->clk);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800706 sspi->ctrl_freq = clk_get_rate(sspi->clk);
707
Barry Songde39f5f2013-08-06 14:21:21 +0800708 init_completion(&sspi->rx_done);
709 init_completion(&sspi->tx_done);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800710
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800711 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
712 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
713 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
714 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
715 /* We are not using dummy delay between command and data */
716 writel(0, sspi->base + SIRFSOC_SPI_DUMMY_DELAY_CTL);
717
Barry Songde39f5f2013-08-06 14:21:21 +0800718 sspi->dummypage = kmalloc(2 * PAGE_SIZE, GFP_KERNEL);
Wei Yongjun6cca9e22013-08-23 08:33:39 +0800719 if (!sspi->dummypage) {
720 ret = -ENOMEM;
Barry Songde39f5f2013-08-06 14:21:21 +0800721 goto free_clk;
Wei Yongjun6cca9e22013-08-23 08:33:39 +0800722 }
Barry Songde39f5f2013-08-06 14:21:21 +0800723
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800724 ret = spi_bitbang_start(&sspi->bitbang);
725 if (ret)
Barry Songde39f5f2013-08-06 14:21:21 +0800726 goto free_dummypage;
Qipan Li7850cdf2014-09-02 17:01:01 +0800727 for (i = 0; master->cs_gpios && i < master->num_chipselect; i++) {
728 if (master->cs_gpios[i] == -ENOENT)
729 continue;
730 if (!gpio_is_valid(master->cs_gpios[i])) {
731 dev_err(&pdev->dev, "no valid gpio\n");
732 ret = -EINVAL;
733 goto free_dummypage;
734 }
735 ret = devm_gpio_request(&pdev->dev,
736 master->cs_gpios[i], DRIVER_NAME);
737 if (ret) {
738 dev_err(&pdev->dev, "failed to request gpio\n");
739 goto free_dummypage;
740 }
741 }
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800742 dev_info(&pdev->dev, "registerred, bus number = %d\n", master->bus_num);
743
744 return 0;
Barry Songde39f5f2013-08-06 14:21:21 +0800745free_dummypage:
746 kfree(sspi->dummypage);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800747free_clk:
Barry Songe5118cd2012-12-26 10:48:33 +0800748 clk_disable_unprepare(sspi->clk);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800749 clk_put(sspi->clk);
Barry Songde39f5f2013-08-06 14:21:21 +0800750free_tx_dma:
751 dma_release_channel(sspi->tx_chan);
752free_rx_dma:
753 dma_release_channel(sspi->rx_chan);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800754free_master:
755 spi_master_put(master);
Qipan Li7850cdf2014-09-02 17:01:01 +0800756
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800757 return ret;
758}
759
Grant Likelyfd4a3192012-12-07 16:57:14 +0000760static int spi_sirfsoc_remove(struct platform_device *pdev)
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800761{
762 struct spi_master *master;
763 struct sirfsoc_spi *sspi;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800764
765 master = platform_get_drvdata(pdev);
766 sspi = spi_master_get_devdata(master);
767
768 spi_bitbang_stop(&sspi->bitbang);
Barry Songde39f5f2013-08-06 14:21:21 +0800769 kfree(sspi->dummypage);
Barry Songe5118cd2012-12-26 10:48:33 +0800770 clk_disable_unprepare(sspi->clk);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800771 clk_put(sspi->clk);
Barry Songde39f5f2013-08-06 14:21:21 +0800772 dma_release_channel(sspi->rx_chan);
773 dma_release_channel(sspi->tx_chan);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800774 spi_master_put(master);
775 return 0;
776}
777
Qipan Lifacffed2014-02-13 00:30:20 +0800778#ifdef CONFIG_PM_SLEEP
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800779static int spi_sirfsoc_suspend(struct device *dev)
780{
Axel Lina12163942013-08-09 15:35:16 +0800781 struct spi_master *master = dev_get_drvdata(dev);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800782 struct sirfsoc_spi *sspi = spi_master_get_devdata(master);
Axel Lina82ba3a2014-03-05 15:19:09 +0800783 int ret;
784
785 ret = spi_master_suspend(master);
786 if (ret)
787 return ret;
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800788
789 clk_disable(sspi->clk);
790 return 0;
791}
792
793static int spi_sirfsoc_resume(struct device *dev)
794{
Axel Lina12163942013-08-09 15:35:16 +0800795 struct spi_master *master = dev_get_drvdata(dev);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800796 struct sirfsoc_spi *sspi = spi_master_get_devdata(master);
797
798 clk_enable(sspi->clk);
799 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
800 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
801 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
802 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
803
Axel Lina82ba3a2014-03-05 15:19:09 +0800804 return spi_master_resume(master);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800805}
Qipan Lifacffed2014-02-13 00:30:20 +0800806#endif
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800807
Jingoo Han71aa2e32014-02-26 10:32:48 +0900808static SIMPLE_DEV_PM_OPS(spi_sirfsoc_pm_ops, spi_sirfsoc_suspend,
809 spi_sirfsoc_resume);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800810
811static const struct of_device_id spi_sirfsoc_of_match[] = {
812 { .compatible = "sirf,prima2-spi", },
Barry Songf3b8a8e2012-12-26 10:48:34 +0800813 { .compatible = "sirf,marco-spi", },
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800814 {}
815};
Arnd Bergmann3af4ed72013-04-23 18:30:41 +0200816MODULE_DEVICE_TABLE(of, spi_sirfsoc_of_match);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800817
818static struct platform_driver spi_sirfsoc_driver = {
819 .driver = {
820 .name = DRIVER_NAME,
821 .owner = THIS_MODULE,
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800822 .pm = &spi_sirfsoc_pm_ops,
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800823 .of_match_table = spi_sirfsoc_of_match,
824 },
825 .probe = spi_sirfsoc_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000826 .remove = spi_sirfsoc_remove,
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800827};
828module_platform_driver(spi_sirfsoc_driver);
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800829MODULE_DESCRIPTION("SiRF SoC SPI master driver");
Qipan Lid77ec5d2014-04-14 14:30:00 +0800830MODULE_AUTHOR("Zhiwu Song <Zhiwu.Song@csr.com>");
831MODULE_AUTHOR("Barry Song <Baohua.Song@csr.com>");
Zhiwu Song1cc2df92012-02-13 17:45:38 +0800832MODULE_LICENSE("GPL v2");