blob: ed07cf392d4bb9e2d6321a6c2c85ce0d91c52a3a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* linux/arch/arm/mach-s3c2410/mach-bast.c
2 *
Ben Dooksccae9412009-11-13 22:54:14 +00003 * Copyright 2003-2008 Simtec Electronics
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * http://www.simtec.co.uk/products/EB2410ITX/
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011*/
12
13#include <linux/kernel.h>
14#include <linux/types.h>
15#include <linux/interrupt.h>
16#include <linux/list.h>
17#include <linux/timer.h>
18#include <linux/init.h>
Ben Dooksec976d62009-05-13 22:52:24 +010019#include <linux/gpio.h>
Rafael J. Wysockibb072c32011-04-22 22:03:21 +020020#include <linux/syscore_ops.h>
Ben Dooksb6d1f542006-12-17 23:22:26 +010021#include <linux/serial_core.h>
Tushar Behera334a1c72014-02-14 10:32:45 +090022#include <linux/serial_s3c.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010023#include <linux/platform_device.h>
Ben Dooksd97a6662005-06-23 21:56:47 +010024#include <linux/dm9000.h>
Ben Dooksb7a12d12008-07-03 11:24:37 +010025#include <linux/ata_platform.h>
Ben Dooks042cf0f2008-07-03 11:24:41 +010026#include <linux/i2c.h>
Russell Kingfced80c2008-09-06 12:10:45 +010027#include <linux/io.h>
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -080028#include <linux/serial_8250.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#include <linux/mtd/mtd.h>
31#include <linux/mtd/nand.h>
32#include <linux/mtd/nand_ecc.h>
33#include <linux/mtd/partitions.h>
34
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -080035#include <linux/platform_data/asoc-s3c24xx_simtec.h>
36#include <linux/platform_data/hwmon-s3c.h>
37#include <linux/platform_data/i2c-s3c2410.h>
38#include <linux/platform_data/mtd-nand-s3c2410.h>
39
40#include <net/ax88796.h>
41
42#include <asm/irq.h>
43#include <asm/mach/arch.h>
44#include <asm/mach/map.h>
45#include <asm/mach/irq.h>
46#include <asm/mach-types.h>
47
48#include <mach/fb.h>
49#include <mach/hardware.h>
50#include <mach/regs-gpio.h>
51#include <mach/regs-lcd.h>
Linus Walleijb0161ca2014-01-14 14:24:24 +010052#include <mach/gpio-samsung.h>
Ben Dooks65cc3372005-07-18 10:24:32 +010053
Ben Dooksa2b7ba92008-10-07 22:26:09 +010054#include <plat/cpu.h>
Ben Dooksca0b4902009-07-30 23:23:39 +010055#include <plat/cpu-freq.h>
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -080056#include <plat/devs.h>
Ben Dooks40b956f2010-05-04 14:38:49 +090057#include <plat/gpio-cfg.h>
Romain Naour7f78b6e2013-01-09 18:47:04 -080058#include <plat/samsung-time.h>
Ben Dooks9d529c62008-07-03 11:24:39 +010059
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -080060#include "bast.h"
Kukjin Kimb27b0722012-01-03 14:02:03 +010061#include "common.h"
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -080062#include "simtec.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Ben Dooksccae9412009-11-13 22:54:14 +000064#define COPYRIGHT ", Copyright 2004-2008 Simtec Electronics"
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
66/* macros for virtual address mods for the io space entries */
67#define VA_C5(item) ((unsigned long)(item) + BAST_VAM_CS5)
68#define VA_C4(item) ((unsigned long)(item) + BAST_VAM_CS4)
69#define VA_C3(item) ((unsigned long)(item) + BAST_VAM_CS3)
70#define VA_C2(item) ((unsigned long)(item) + BAST_VAM_CS2)
71
72/* macros to modify the physical addresses for io space */
73
Ben Dooks1d23b652005-11-08 19:15:31 +000074#define PA_CS2(item) (__phys_to_pfn((item) + S3C2410_CS2))
75#define PA_CS3(item) (__phys_to_pfn((item) + S3C2410_CS3))
76#define PA_CS4(item) (__phys_to_pfn((item) + S3C2410_CS4))
77#define PA_CS5(item) (__phys_to_pfn((item) + S3C2410_CS5))
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79static struct map_desc bast_iodesc[] __initdata = {
80 /* ISA IO areas */
Ben Dooks1d23b652005-11-08 19:15:31 +000081 {
82 .virtual = (u32)S3C24XX_VA_ISA_BYTE,
83 .pfn = PA_CS2(BAST_PA_ISAIO),
84 .length = SZ_16M,
85 .type = MT_DEVICE,
86 }, {
87 .virtual = (u32)S3C24XX_VA_ISA_WORD,
88 .pfn = PA_CS3(BAST_PA_ISAIO),
89 .length = SZ_16M,
90 .type = MT_DEVICE,
91 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 /* bast CPLD control registers, and external interrupt controls */
Ben Dooks1d23b652005-11-08 19:15:31 +000093 {
94 .virtual = (u32)BAST_VA_CTRL1,
95 .pfn = __phys_to_pfn(BAST_PA_CTRL1),
96 .length = SZ_1M,
97 .type = MT_DEVICE,
98 }, {
99 .virtual = (u32)BAST_VA_CTRL2,
100 .pfn = __phys_to_pfn(BAST_PA_CTRL2),
101 .length = SZ_1M,
102 .type = MT_DEVICE,
103 }, {
104 .virtual = (u32)BAST_VA_CTRL3,
105 .pfn = __phys_to_pfn(BAST_PA_CTRL3),
106 .length = SZ_1M,
107 .type = MT_DEVICE,
108 }, {
109 .virtual = (u32)BAST_VA_CTRL4,
110 .pfn = __phys_to_pfn(BAST_PA_CTRL4),
111 .length = SZ_1M,
112 .type = MT_DEVICE,
113 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 /* PC104 IRQ mux */
Ben Dooks1d23b652005-11-08 19:15:31 +0000115 {
116 .virtual = (u32)BAST_VA_PC104_IRQREQ,
117 .pfn = __phys_to_pfn(BAST_PA_PC104_IRQREQ),
118 .length = SZ_1M,
119 .type = MT_DEVICE,
120 }, {
121 .virtual = (u32)BAST_VA_PC104_IRQRAW,
122 .pfn = __phys_to_pfn(BAST_PA_PC104_IRQRAW),
123 .length = SZ_1M,
124 .type = MT_DEVICE,
125 }, {
126 .virtual = (u32)BAST_VA_PC104_IRQMASK,
127 .pfn = __phys_to_pfn(BAST_PA_PC104_IRQMASK),
128 .length = SZ_1M,
129 .type = MT_DEVICE,
130 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131
132 /* peripheral space... one for each of fast/slow/byte/16bit */
133 /* note, ide is only decoded in word space, even though some registers
134 * are only 8bit */
135
136 /* slow, byte */
137 { VA_C2(BAST_VA_ISAIO), PA_CS2(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
138 { VA_C2(BAST_VA_ISAMEM), PA_CS2(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 { VA_C2(BAST_VA_SUPERIO), PA_CS2(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
141 /* slow, word */
142 { VA_C3(BAST_VA_ISAIO), PA_CS3(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
143 { VA_C3(BAST_VA_ISAMEM), PA_CS3(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 { VA_C3(BAST_VA_SUPERIO), PA_CS3(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
146 /* fast, byte */
147 { VA_C4(BAST_VA_ISAIO), PA_CS4(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
148 { VA_C4(BAST_VA_ISAMEM), PA_CS4(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 { VA_C4(BAST_VA_SUPERIO), PA_CS4(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
151 /* fast, word */
152 { VA_C5(BAST_VA_ISAIO), PA_CS5(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
153 { VA_C5(BAST_VA_ISAMEM), PA_CS5(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 { VA_C5(BAST_VA_SUPERIO), PA_CS5(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155};
156
157#define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
158#define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
159#define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
160
Ben Dooks66a9b492006-06-18 23:04:05 +0100161static struct s3c2410_uartcfg bast_uartcfgs[] __initdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 [0] = {
163 .hwport = 0,
164 .flags = 0,
165 .ucon = UCON,
166 .ulcon = ULCON,
167 .ufcon = UFCON,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 },
169 [1] = {
170 .hwport = 1,
171 .flags = 0,
172 .ucon = UCON,
173 .ulcon = ULCON,
174 .ufcon = UFCON,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 },
176 /* port 2 is not actually used */
177 [2] = {
178 .hwport = 2,
179 .flags = 0,
180 .ucon = UCON,
181 .ulcon = ULCON,
182 .ufcon = UFCON,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 }
184};
185
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186/* NAND Flash on BAST board */
187
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100188#ifdef CONFIG_PM
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200189static int bast_pm_suspend(void)
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100190{
191 /* ensure that an nRESET is not generated on resume. */
Ben Dooks408c8b82010-05-04 12:49:04 +0900192 gpio_direction_output(S3C2410_GPA(21), 1);
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100193 return 0;
194}
195
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200196static void bast_pm_resume(void)
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100197{
Ben Dooks40b956f2010-05-04 14:38:49 +0900198 s3c_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPA21_nRSTOUT);
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100199}
200
201#else
202#define bast_pm_suspend NULL
203#define bast_pm_resume NULL
204#endif
205
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200206static struct syscore_ops bast_pm_syscore_ops = {
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100207 .suspend = bast_pm_suspend,
208 .resume = bast_pm_resume,
209};
210
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211static int smartmedia_map[] = { 0 };
212static int chip0_map[] = { 1 };
213static int chip1_map[] = { 2 };
214static int chip2_map[] = { 3 };
215
Ben Dooks2a3a1802009-09-28 13:59:49 +0300216static struct mtd_partition __initdata bast_default_nand_part[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 [0] = {
218 .name = "Boot Agent",
219 .size = SZ_16K,
Ben Dooksb526bf22005-11-16 15:05:12 +0000220 .offset = 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 },
222 [1] = {
223 .name = "/boot",
224 .size = SZ_4M - SZ_16K,
225 .offset = SZ_16K,
226 },
227 [2] = {
228 .name = "user",
229 .offset = SZ_4M,
230 .size = MTDPART_SIZ_FULL,
231 }
232};
233
234/* the bast has 4 selectable slots for nand-flash, the three
235 * on-board chip areas, as well as the external SmartMedia
236 * slot.
237 *
238 * Note, there is no current hot-plug support for the SmartMedia
239 * socket.
240*/
241
Ben Dooks2a3a1802009-09-28 13:59:49 +0300242static struct s3c2410_nand_set __initdata bast_nand_sets[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 [0] = {
244 .name = "SmartMedia",
245 .nr_chips = 1,
246 .nr_map = smartmedia_map,
Ben Dooksd3ef7ee2009-12-23 19:25:02 +0000247 .options = NAND_SCAN_SILENT_NODEV,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
Ben Dooksb526bf22005-11-16 15:05:12 +0000249 .partitions = bast_default_nand_part,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 },
251 [1] = {
252 .name = "chip0",
253 .nr_chips = 1,
254 .nr_map = chip0_map,
255 .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
Ben Dooksb526bf22005-11-16 15:05:12 +0000256 .partitions = bast_default_nand_part,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 },
258 [2] = {
259 .name = "chip1",
260 .nr_chips = 1,
261 .nr_map = chip1_map,
Ben Dooksd3ef7ee2009-12-23 19:25:02 +0000262 .options = NAND_SCAN_SILENT_NODEV,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
Ben Dooksb526bf22005-11-16 15:05:12 +0000264 .partitions = bast_default_nand_part,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 },
266 [3] = {
267 .name = "chip2",
268 .nr_chips = 1,
269 .nr_map = chip2_map,
Ben Dooksd3ef7ee2009-12-23 19:25:02 +0000270 .options = NAND_SCAN_SILENT_NODEV,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
Ben Dooksb526bf22005-11-16 15:05:12 +0000272 .partitions = bast_default_nand_part,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 }
274};
275
276static void bast_nand_select(struct s3c2410_nand_set *set, int slot)
277{
278 unsigned int tmp;
279
280 slot = set->nr_map[slot] & 3;
281
282 pr_debug("bast_nand: selecting slot %d (set %p,%p)\n",
283 slot, set, set->nr_map);
284
285 tmp = __raw_readb(BAST_VA_CTRL2);
286 tmp &= BAST_CPLD_CTLR2_IDERST;
287 tmp |= slot;
288 tmp |= BAST_CPLD_CTRL2_WNAND;
289
290 pr_debug("bast_nand: ctrl2 now %02x\n", tmp);
291
292 __raw_writeb(tmp, BAST_VA_CTRL2);
293}
294
Ben Dooks2a3a1802009-09-28 13:59:49 +0300295static struct s3c2410_platform_nand __initdata bast_nand_info = {
Ben Dooksb048dbf2005-10-20 23:21:19 +0100296 .tacls = 30,
297 .twrph0 = 60,
298 .twrph1 = 60,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 .nr_sets = ARRAY_SIZE(bast_nand_sets),
300 .sets = bast_nand_sets,
301 .select_chip = bast_nand_select,
302};
303
Ben Dooksd97a6662005-06-23 21:56:47 +0100304/* DM9000 */
305
306static struct resource bast_dm9k_resource[] = {
Tushar Behera52df44d2012-05-12 16:12:21 +0900307 [0] = DEFINE_RES_MEM(S3C2410_CS5 + BAST_PA_DM9000, 4),
308 [1] = DEFINE_RES_MEM(S3C2410_CS5 + BAST_PA_DM9000 + 0x40, 0x40),
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -0800309 [2] = DEFINE_RES_NAMED(BAST_IRQ_DM9000 , 1, NULL, IORESOURCE_IRQ \
Tushar Behera52df44d2012-05-12 16:12:21 +0900310 | IORESOURCE_IRQ_HIGHLEVEL),
Ben Dooksd97a6662005-06-23 21:56:47 +0100311};
312
313/* for the moment we limit ourselves to 16bit IO until some
314 * better IO routines can be written and tested
315*/
316
Ben Dooks9f693d72005-10-12 19:58:07 +0100317static struct dm9000_plat_data bast_dm9k_platdata = {
Ben Dooksb526bf22005-11-16 15:05:12 +0000318 .flags = DM9000_PLATF_16BITONLY,
Ben Dooksd97a6662005-06-23 21:56:47 +0100319};
320
321static struct platform_device bast_device_dm9k = {
322 .name = "dm9000",
323 .id = 0,
324 .num_resources = ARRAY_SIZE(bast_dm9k_resource),
325 .resource = bast_dm9k_resource,
326 .dev = {
327 .platform_data = &bast_dm9k_platdata,
328 }
329};
330
Ben Dooks65cc3372005-07-18 10:24:32 +0100331/* serial devices */
332
333#define SERIAL_BASE (S3C2410_CS2 + BAST_PA_SUPERIO)
334#define SERIAL_FLAGS (UPF_BOOT_AUTOCONF | UPF_IOREMAP | UPF_SHARE_IRQ)
335#define SERIAL_CLK (1843200)
336
337static struct plat_serial8250_port bast_sio_data[] = {
338 [0] = {
339 .mapbase = SERIAL_BASE + 0x2f8,
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -0800340 .irq = BAST_IRQ_PCSERIAL1,
Ben Dooks65cc3372005-07-18 10:24:32 +0100341 .flags = SERIAL_FLAGS,
342 .iotype = UPIO_MEM,
343 .regshift = 0,
344 .uartclk = SERIAL_CLK,
345 },
346 [1] = {
347 .mapbase = SERIAL_BASE + 0x3f8,
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -0800348 .irq = BAST_IRQ_PCSERIAL2,
Ben Dooks65cc3372005-07-18 10:24:32 +0100349 .flags = SERIAL_FLAGS,
350 .iotype = UPIO_MEM,
351 .regshift = 0,
352 .uartclk = SERIAL_CLK,
353 },
354 { }
355};
356
357static struct platform_device bast_sio = {
358 .name = "serial8250",
Russell King6df29de2005-09-08 16:04:41 +0100359 .id = PLAT8250_DEV_PLATFORM,
Ben Dooks65cc3372005-07-18 10:24:32 +0100360 .dev = {
361 .platform_data = &bast_sio_data,
362 },
363};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
Ben Dooks1fcf8442005-08-03 19:49:16 +0100365/* we have devices on the bus which cannot work much over the
366 * standard 100KHz i2c bus frequency
367*/
368
Ben Dooks3e1b7762008-10-31 16:14:40 +0000369static struct s3c2410_platform_i2c __initdata bast_i2c_info = {
Ben Dooks1fcf8442005-08-03 19:49:16 +0100370 .flags = 0,
371 .slave_addr = 0x10,
Daniel Silverstonec564e6a2009-03-13 13:53:46 +0000372 .frequency = 100*1000,
Ben Dooks1fcf8442005-08-03 19:49:16 +0100373};
374
Ben Dooks5ce4b1f2007-07-12 10:44:53 +0100375/* Asix AX88796 10/100 ethernet controller */
376
377static struct ax_plat_data bast_asix_platdata = {
378 .flags = AXFLG_MAC_FROMDEV,
379 .wordlength = 2,
380 .dcr_val = 0x48,
381 .rcr_val = 0x40,
382};
383
384static struct resource bast_asix_resource[] = {
Tushar Behera52df44d2012-05-12 16:12:21 +0900385 [0] = DEFINE_RES_MEM(S3C2410_CS5 + BAST_PA_ASIXNET, 0x18 * 0x20),
386 [1] = DEFINE_RES_MEM(S3C2410_CS5 + BAST_PA_ASIXNET + (0x1f * 0x20), 1),
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -0800387 [2] = DEFINE_RES_IRQ(BAST_IRQ_ASIX),
Ben Dooks5ce4b1f2007-07-12 10:44:53 +0100388};
389
390static struct platform_device bast_device_asix = {
391 .name = "ax88796",
392 .id = 0,
393 .num_resources = ARRAY_SIZE(bast_asix_resource),
394 .resource = bast_asix_resource,
395 .dev = {
396 .platform_data = &bast_asix_platdata
397 }
398};
399
400/* Asix AX88796 10/100 ethernet controller parallel port */
401
402static struct resource bast_asixpp_resource[] = {
Tushar Behera52df44d2012-05-12 16:12:21 +0900403 [0] = DEFINE_RES_MEM(S3C2410_CS5 + BAST_PA_ASIXNET + (0x18 * 0x20), \
404 0x30 * 0x20),
Ben Dooks5ce4b1f2007-07-12 10:44:53 +0100405};
406
407static struct platform_device bast_device_axpp = {
408 .name = "ax88796-pp",
409 .id = 0,
410 .num_resources = ARRAY_SIZE(bast_asixpp_resource),
411 .resource = bast_asixpp_resource,
412};
413
414/* LCD/VGA controller */
Ben Dooks58c8d572005-10-28 15:31:46 +0100415
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700416static struct s3c2410fb_display __initdata bast_lcd_info[] = {
417 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700418 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700419 .width = 640,
420 .height = 480,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700421
Krzysztof Helt69816692007-10-16 01:29:06 -0700422 .pixclock = 33333,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700423 .xres = 640,
424 .yres = 480,
425 .bpp = 4,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700426 .left_margin = 40,
427 .right_margin = 20,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700428 .hsync_len = 88,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700429 .upper_margin = 30,
430 .lower_margin = 32,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700431 .vsync_len = 3,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700432
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700433 .lcdcon5 = 0x00014b02,
Ben Dooks58c8d572005-10-28 15:31:46 +0100434 },
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700435 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700436 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700437 .width = 640,
438 .height = 480,
Ben Dooks58c8d572005-10-28 15:31:46 +0100439
Krzysztof Helt69816692007-10-16 01:29:06 -0700440 .pixclock = 33333,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700441 .xres = 640,
442 .yres = 480,
443 .bpp = 8,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700444 .left_margin = 40,
445 .right_margin = 20,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700446 .hsync_len = 88,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700447 .upper_margin = 30,
448 .lower_margin = 32,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700449 .vsync_len = 3,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700450
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700451 .lcdcon5 = 0x00014b02,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700452 },
453 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700454 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700455 .width = 640,
456 .height = 480,
457
Krzysztof Helt69816692007-10-16 01:29:06 -0700458 .pixclock = 33333,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700459 .xres = 640,
460 .yres = 480,
461 .bpp = 16,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700462 .left_margin = 40,
463 .right_margin = 20,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700464 .hsync_len = 88,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700465 .upper_margin = 30,
466 .lower_margin = 32,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700467 .vsync_len = 3,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700468
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700469 .lcdcon5 = 0x00014b02,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700470 },
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700471};
472
473/* LCD/VGA controller */
474
475static struct s3c2410fb_mach_info __initdata bast_fb_info = {
476
477 .displays = bast_lcd_info,
478 .num_displays = ARRAY_SIZE(bast_lcd_info),
Ben Dooks9cbae122007-12-23 03:09:38 +0100479 .default_display = 1,
Ben Dooks58c8d572005-10-28 15:31:46 +0100480};
481
Ben Dooks042cf0f2008-07-03 11:24:41 +0100482/* I2C devices fitted. */
483
484static struct i2c_board_info bast_i2c_devs[] __initdata = {
485 {
486 I2C_BOARD_INFO("tlv320aic23", 0x1a),
487 }, {
488 I2C_BOARD_INFO("simtec-pmu", 0x6b),
489 }, {
490 I2C_BOARD_INFO("ch7013", 0x75),
491 },
492};
Ben Dooksb7a12d12008-07-03 11:24:37 +0100493
Ben Dooks885f9eb2009-07-18 10:12:26 +0100494static struct s3c_hwmon_pdata bast_hwmon_info = {
495 /* LCD contrast (0-6.6V) */
496 .in[0] = &(struct s3c_hwmon_chcfg) {
497 .name = "lcd-contrast",
498 .mult = 3300,
499 .div = 512,
500 },
501 /* LED current feedback */
502 .in[1] = &(struct s3c_hwmon_chcfg) {
503 .name = "led-feedback",
504 .mult = 3300,
505 .div = 1024,
506 },
507 /* LCD feedback (0-6.6V) */
508 .in[2] = &(struct s3c_hwmon_chcfg) {
509 .name = "lcd-feedback",
510 .mult = 3300,
511 .div = 512,
512 },
513 /* Vcore (1.8-2.0V), Vref 3.3V */
514 .in[3] = &(struct s3c_hwmon_chcfg) {
515 .name = "vcore",
516 .mult = 3300,
517 .div = 1024,
518 },
519};
520
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521/* Standard BAST devices */
Ben Dooks885f9eb2009-07-18 10:12:26 +0100522// cat /sys/devices/platform/s3c24xx-adc/s3c-hwmon/in_0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523
524static struct platform_device *bast_devices[] __initdata = {
Heiko Stuebner51cb1282014-05-09 05:48:57 +0900525 &s3c2410_device_dclk,
Ben Dooksb8132482009-11-23 00:13:39 +0000526 &s3c_device_ohci,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 &s3c_device_lcd,
528 &s3c_device_wdt,
Ben Dooks3e1b7762008-10-31 16:14:40 +0000529 &s3c_device_i2c0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 &s3c_device_rtc,
531 &s3c_device_nand,
Ben Dooks885f9eb2009-07-18 10:12:26 +0100532 &s3c_device_adc,
533 &s3c_device_hwmon,
Ben Dooksd97a6662005-06-23 21:56:47 +0100534 &bast_device_dm9k,
Ben Dooks5ce4b1f2007-07-12 10:44:53 +0100535 &bast_device_asix,
536 &bast_device_axpp,
Ben Dooks65cc3372005-07-18 10:24:32 +0100537 &bast_sio,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538};
539
Ben Dooksca0b4902009-07-30 23:23:39 +0100540static struct s3c_cpufreq_board __initdata bast_cpufreq = {
541 .refresh = 7800, /* 7.8usec */
542 .auto_io = 1,
543 .need_io = 1,
544};
545
Ben Dooks4d3a3462009-11-13 22:34:20 +0000546static struct s3c24xx_audio_simtec_pdata __initdata bast_audio = {
547 .have_mic = 1,
548 .have_lout = 1,
549};
550
Ben Dooks5fe10ab2005-09-20 17:24:33 +0100551static void __init bast_map_io(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552{
Maurus Cuelenaere6cd82ff2010-05-04 13:12:32 +0200553 s3c_hwmon_set_platdata(&bast_hwmon_info);
Ben Dooks3e1b7762008-10-31 16:14:40 +0000554
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 s3c24xx_init_io(bast_iodesc, ARRAY_SIZE(bast_iodesc));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 s3c24xx_init_uarts(bast_uartcfgs, ARRAY_SIZE(bast_uartcfgs));
Romain Naour7f78b6e2013-01-09 18:47:04 -0800557 samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558}
559
Heiko Stuebner07ee5e72014-05-09 05:49:29 +0900560static void __init bast_init_time(void)
561{
562 s3c2410_init_clocks(12000000);
563 samsung_timer_init();
564}
565
Ben Dooks58c8d572005-10-28 15:31:46 +0100566static void __init bast_init(void)
567{
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200568 register_syscore_ops(&bast_pm_syscore_ops);
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100569
Ben Dooksa8af6de2009-05-15 14:57:09 +0100570 s3c_i2c0_set_platdata(&bast_i2c_info);
Ben Dooks2a3a1802009-09-28 13:59:49 +0300571 s3c_nand_set_platdata(&bast_nand_info);
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700572 s3c24xx_fb_set_platdata(&bast_fb_info);
Ben Dooks57e51712007-04-20 11:19:16 +0100573 platform_add_devices(bast_devices, ARRAY_SIZE(bast_devices));
Ben Dooks9d529c62008-07-03 11:24:39 +0100574
Ben Dooks042cf0f2008-07-03 11:24:41 +0100575 i2c_register_board_info(0, bast_i2c_devs,
576 ARRAY_SIZE(bast_i2c_devs));
577
Ben Dooks7a05a2c2009-05-18 20:15:01 +0100578 usb_simtec_init();
Ben Dooks9d529c62008-07-03 11:24:39 +0100579 nor_simtec_init();
Ben Dooks4d3a3462009-11-13 22:34:20 +0000580 simtec_audio_add(NULL, true, &bast_audio);
Ben Dooksca0b4902009-07-30 23:23:39 +0100581
Ben Dooks408c8b82010-05-04 12:49:04 +0900582 WARN_ON(gpio_request(S3C2410_GPA(21), "bast nreset"));
583
Ben Dooksca0b4902009-07-30 23:23:39 +0100584 s3c_cpufreq_setboard(&bast_cpufreq);
Ben Dooks58c8d572005-10-28 15:31:46 +0100585}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586
587MACHINE_START(BAST, "Simtec-BAST")
Russell Kinge9dea0c2005-07-03 17:38:58 +0100588 /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
Nicolas Pitre69d50712011-07-05 22:38:17 -0400589 .atag_offset = 0x100,
Ben Dooksf705b1a2005-06-29 11:09:15 +0100590 .map_io = bast_map_io,
Heiko Stuebnerf182aa12013-03-07 12:38:19 +0900591 .init_irq = s3c2410_init_irq,
Ben Dooks58c8d572005-10-28 15:31:46 +0100592 .init_machine = bast_init,
Heiko Stuebner07ee5e72014-05-09 05:49:29 +0900593 .init_time = bast_init_time,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594MACHINE_END