blob: b680cb08e9cedd681e353ae79b36c60b14cee649 [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070014 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040015 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020026#include <linux/in.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040027#include <linux/kernel.h>
28#include <linux/module.h>
29#include <linux/moduleparam.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/if_vlan.h>
35#include <linux/ip.h>
36#include <linux/delay.h>
37#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010038#include <linux/dma-mapping.h>
Stephen Hemminger678aa1f2007-10-16 12:15:54 -070039#include <linux/debugfs.h>
40#include <linux/seq_file.h>
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080041#include <linux/mii.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040042#include <asm/irq.h>
43
44#include "skge.h"
45
46#define DRV_NAME "skge"
Stephen Hemmingerd0cab892007-10-16 12:15:55 -070047#define DRV_VERSION "1.12"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040048#define PFX DRV_NAME " "
49
50#define DEFAULT_TX_RING_SIZE 128
51#define DEFAULT_RX_RING_SIZE 512
52#define MAX_TX_RING_SIZE 1024
Stephen Hemminger9db96472006-06-06 10:11:12 -070053#define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040054#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070055#define RX_COPY_THRESHOLD 128
56#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040057#define PHY_RETRIES 1000
58#define ETH_JUMBO_MTU 9000
59#define TX_WATCHDOG (5 * HZ)
60#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070061#define BLINK_MS 250
Stephen Hemminger501fb722007-10-16 12:15:51 -070062#define LINK_HZ HZ
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040063
Stephen Hemmingerafa151b2007-10-16 12:15:53 -070064#define SKGE_EEPROM_MAGIC 0x9933aabb
65
66
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040067MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -080068MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040069MODULE_LICENSE("GPL");
70MODULE_VERSION(DRV_VERSION);
71
72static const u32 default_msg
73 = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
74 | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
75
76static int debug = -1; /* defaults above */
77module_param(debug, int, 0);
78MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
79
80static const struct pci_device_id skge_id_table[] = {
Stephen Hemminger275834d2005-06-27 11:33:03 -070081 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
82 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
83 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
84 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080085 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T) },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -070086 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* DGE-530T */
Stephen Hemminger275834d2005-06-27 11:33:03 -070087 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
88 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
89 { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070090 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080091 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 },
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040092 { 0 }
93};
94MODULE_DEVICE_TABLE(pci, skge_id_table);
95
96static int skge_up(struct net_device *dev);
97static int skge_down(struct net_device *dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -080098static void skge_phy_reset(struct skge_port *skge);
Stephen Hemminger513f5332006-09-01 15:53:49 -070099static void skge_tx_clean(struct net_device *dev);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800100static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
101static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400102static void genesis_get_stats(struct skge_port *skge, u64 *data);
103static void yukon_get_stats(struct skge_port *skge, u64 *data);
104static void yukon_init(struct skge_hw *hw, int port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400105static void genesis_mac_init(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -0700106static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400107
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700108/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400109static const int txqaddr[] = { Q_XA1, Q_XA2 };
110static const int rxqaddr[] = { Q_R1, Q_R2 };
111static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
112static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -0700113static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
114static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400115
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400116static int skge_get_regs_len(struct net_device *dev)
117{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700118 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400119}
120
121/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700122 * Returns copy of whole control register region
123 * Note: skip RAM address register because accessing it will
124 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400125 */
126static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
127 void *p)
128{
129 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400130 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400131
132 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700133 memset(p, 0, regs->len);
134 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400135
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700136 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
137 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400138}
139
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800140/* Wake on Lan only supported on Yukon chips with rev 1 or above */
Stephen Hemmingera504e642007-02-02 08:22:53 -0800141static u32 wol_supported(const struct skge_hw *hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400142{
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700143 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingera504e642007-02-02 08:22:53 -0800144 return 0;
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700145
146 if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
147 return 0;
148
149 return WAKE_MAGIC | WAKE_PHY;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800150}
151
152static u32 pci_wake_enabled(struct pci_dev *dev)
153{
154 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
155 u16 value;
156
157 /* If device doesn't support PM Capabilities, but request is to disable
158 * wake events, it's a nop; otherwise fail */
159 if (!pm)
160 return 0;
161
162 pci_read_config_word(dev, pm + PCI_PM_PMC, &value);
163
164 value &= PCI_PM_CAP_PME_MASK;
165 value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
166
167 return value != 0;
168}
169
170static void skge_wol_init(struct skge_port *skge)
171{
172 struct skge_hw *hw = skge->hw;
173 int port = skge->port;
Stephen Hemminger692412b2007-04-09 15:32:45 -0700174 u16 ctrl;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800175
Stephen Hemmingera504e642007-02-02 08:22:53 -0800176 skge_write16(hw, B0_CTST, CS_RST_CLR);
177 skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
178
Stephen Hemminger692412b2007-04-09 15:32:45 -0700179 /* Turn on Vaux */
180 skge_write8(hw, B0_POWER_CTRL,
181 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
182
183 /* WA code for COMA mode -- clear PHY reset */
184 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
185 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
186 u32 reg = skge_read32(hw, B2_GP_IO);
187 reg |= GP_DIR_9;
188 reg &= ~GP_IO_9;
189 skge_write32(hw, B2_GP_IO, reg);
190 }
191
192 skge_write32(hw, SK_REG(port, GPHY_CTRL),
193 GPC_DIS_SLEEP |
194 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
195 GPC_ANEG_1 | GPC_RST_SET);
196
197 skge_write32(hw, SK_REG(port, GPHY_CTRL),
198 GPC_DIS_SLEEP |
199 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
200 GPC_ANEG_1 | GPC_RST_CLR);
201
202 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800203
204 /* Force to 10/100 skge_reset will re-enable on resume */
Stephen Hemminger692412b2007-04-09 15:32:45 -0700205 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
206 PHY_AN_100FULL | PHY_AN_100HALF |
207 PHY_AN_10FULL | PHY_AN_10HALF| PHY_AN_CSMA);
208 /* no 1000 HD/FD */
209 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
210 gm_phy_write(hw, port, PHY_MARV_CTRL,
211 PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
212 PHY_CT_RE_CFG | PHY_CT_DUP_MD);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800213
Stephen Hemmingera504e642007-02-02 08:22:53 -0800214
215 /* Set GMAC to no flow control and auto update for speed/duplex */
216 gma_write16(hw, port, GM_GP_CTRL,
217 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
218 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
219
220 /* Set WOL address */
221 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
222 skge->netdev->dev_addr, ETH_ALEN);
223
224 /* Turn on appropriate WOL control bits */
225 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
226 ctrl = 0;
227 if (skge->wol & WAKE_PHY)
228 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
229 else
230 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
231
232 if (skge->wol & WAKE_MAGIC)
233 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
234 else
235 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
236
237 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
238 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
239
240 /* block receiver */
241 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400242}
243
244static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
245{
246 struct skge_port *skge = netdev_priv(dev);
247
Stephen Hemmingera504e642007-02-02 08:22:53 -0800248 wol->supported = wol_supported(skge->hw);
249 wol->wolopts = skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400250}
251
252static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
253{
254 struct skge_port *skge = netdev_priv(dev);
255 struct skge_hw *hw = skge->hw;
256
Stephen Hemminger692412b2007-04-09 15:32:45 -0700257 if (wol->wolopts & ~wol_supported(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400258 return -EOPNOTSUPP;
259
Stephen Hemmingera504e642007-02-02 08:22:53 -0800260 skge->wol = wol->wolopts;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400261 return 0;
262}
263
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800264/* Determine supported/advertised modes based on hardware.
265 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700266 */
267static u32 skge_supported_modes(const struct skge_hw *hw)
268{
269 u32 supported;
270
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700271 if (hw->copper) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700272 supported = SUPPORTED_10baseT_Half
273 | SUPPORTED_10baseT_Full
274 | SUPPORTED_100baseT_Half
275 | SUPPORTED_100baseT_Full
276 | SUPPORTED_1000baseT_Half
277 | SUPPORTED_1000baseT_Full
278 | SUPPORTED_Autoneg| SUPPORTED_TP;
279
280 if (hw->chip_id == CHIP_ID_GENESIS)
281 supported &= ~(SUPPORTED_10baseT_Half
282 | SUPPORTED_10baseT_Full
283 | SUPPORTED_100baseT_Half
284 | SUPPORTED_100baseT_Full);
285
286 else if (hw->chip_id == CHIP_ID_YUKON)
287 supported &= ~SUPPORTED_1000baseT_Half;
288 } else
Stephen Hemminger4b67be92006-10-05 15:49:51 -0700289 supported = SUPPORTED_1000baseT_Full | SUPPORTED_1000baseT_Half
290 | SUPPORTED_FIBRE | SUPPORTED_Autoneg;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700291
292 return supported;
293}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400294
295static int skge_get_settings(struct net_device *dev,
296 struct ethtool_cmd *ecmd)
297{
298 struct skge_port *skge = netdev_priv(dev);
299 struct skge_hw *hw = skge->hw;
300
301 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700302 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400303
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700304 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400305 ecmd->port = PORT_TP;
306 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700307 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400308 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400309
310 ecmd->advertising = skge->advertising;
311 ecmd->autoneg = skge->autoneg;
312 ecmd->speed = skge->speed;
313 ecmd->duplex = skge->duplex;
314 return 0;
315}
316
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400317static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
318{
319 struct skge_port *skge = netdev_priv(dev);
320 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700321 u32 supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400322
323 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700324 ecmd->advertising = supported;
325 skge->duplex = -1;
326 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400327 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700328 u32 setting;
329
Stephen Hemminger2c668512005-07-22 16:26:07 -0700330 switch (ecmd->speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400331 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700332 if (ecmd->duplex == DUPLEX_FULL)
333 setting = SUPPORTED_1000baseT_Full;
334 else if (ecmd->duplex == DUPLEX_HALF)
335 setting = SUPPORTED_1000baseT_Half;
336 else
337 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400338 break;
339 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700340 if (ecmd->duplex == DUPLEX_FULL)
341 setting = SUPPORTED_100baseT_Full;
342 else if (ecmd->duplex == DUPLEX_HALF)
343 setting = SUPPORTED_100baseT_Half;
344 else
345 return -EINVAL;
346 break;
347
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400348 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700349 if (ecmd->duplex == DUPLEX_FULL)
350 setting = SUPPORTED_10baseT_Full;
351 else if (ecmd->duplex == DUPLEX_HALF)
352 setting = SUPPORTED_10baseT_Half;
353 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400354 return -EINVAL;
355 break;
356 default:
357 return -EINVAL;
358 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700359
360 if ((setting & supported) == 0)
361 return -EINVAL;
362
363 skge->speed = ecmd->speed;
364 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400365 }
366
367 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400368 skge->advertising = ecmd->advertising;
369
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800370 if (netif_running(dev))
371 skge_phy_reset(skge);
372
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400373 return (0);
374}
375
376static void skge_get_drvinfo(struct net_device *dev,
377 struct ethtool_drvinfo *info)
378{
379 struct skge_port *skge = netdev_priv(dev);
380
381 strcpy(info->driver, DRV_NAME);
382 strcpy(info->version, DRV_VERSION);
383 strcpy(info->fw_version, "N/A");
384 strcpy(info->bus_info, pci_name(skge->hw->pdev));
385}
386
387static const struct skge_stat {
388 char name[ETH_GSTRING_LEN];
389 u16 xmac_offset;
390 u16 gma_offset;
391} skge_stats[] = {
392 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
393 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
394
395 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
396 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
397 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
398 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
399 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
400 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
401 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
402 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
403
404 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
405 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
406 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
407 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
408 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
409 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
410
411 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
412 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
413 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
414 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
415 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
416};
417
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700418static int skge_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400419{
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700420 switch (sset) {
421 case ETH_SS_STATS:
422 return ARRAY_SIZE(skge_stats);
423 default:
424 return -EOPNOTSUPP;
425 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400426}
427
428static void skge_get_ethtool_stats(struct net_device *dev,
429 struct ethtool_stats *stats, u64 *data)
430{
431 struct skge_port *skge = netdev_priv(dev);
432
433 if (skge->hw->chip_id == CHIP_ID_GENESIS)
434 genesis_get_stats(skge, data);
435 else
436 yukon_get_stats(skge, data);
437}
438
439/* Use hardware MIB variables for critical path statistics and
440 * transmit feedback not reported at interrupt.
441 * Other errors are accounted for in interrupt handler.
442 */
443static struct net_device_stats *skge_get_stats(struct net_device *dev)
444{
445 struct skge_port *skge = netdev_priv(dev);
446 u64 data[ARRAY_SIZE(skge_stats)];
447
448 if (skge->hw->chip_id == CHIP_ID_GENESIS)
449 genesis_get_stats(skge, data);
450 else
451 yukon_get_stats(skge, data);
452
Stephen Hemmingerda007722007-10-16 12:15:52 -0700453 dev->stats.tx_bytes = data[0];
454 dev->stats.rx_bytes = data[1];
455 dev->stats.tx_packets = data[2] + data[4] + data[6];
456 dev->stats.rx_packets = data[3] + data[5] + data[7];
457 dev->stats.multicast = data[3] + data[5];
458 dev->stats.collisions = data[10];
459 dev->stats.tx_aborted_errors = data[12];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400460
Stephen Hemmingerda007722007-10-16 12:15:52 -0700461 return &dev->stats;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400462}
463
464static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
465{
466 int i;
467
Stephen Hemminger95566062005-06-27 11:33:02 -0700468 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400469 case ETH_SS_STATS:
470 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
471 memcpy(data + i * ETH_GSTRING_LEN,
472 skge_stats[i].name, ETH_GSTRING_LEN);
473 break;
474 }
475}
476
477static void skge_get_ring_param(struct net_device *dev,
478 struct ethtool_ringparam *p)
479{
480 struct skge_port *skge = netdev_priv(dev);
481
482 p->rx_max_pending = MAX_RX_RING_SIZE;
483 p->tx_max_pending = MAX_TX_RING_SIZE;
484 p->rx_mini_max_pending = 0;
485 p->rx_jumbo_max_pending = 0;
486
487 p->rx_pending = skge->rx_ring.count;
488 p->tx_pending = skge->tx_ring.count;
489 p->rx_mini_pending = 0;
490 p->rx_jumbo_pending = 0;
491}
492
493static int skge_set_ring_param(struct net_device *dev,
494 struct ethtool_ringparam *p)
495{
496 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800497 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400498
499 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
Stephen Hemminger9db96472006-06-06 10:11:12 -0700500 p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400501 return -EINVAL;
502
503 skge->rx_ring.count = p->rx_pending;
504 skge->tx_ring.count = p->tx_pending;
505
506 if (netif_running(dev)) {
507 skge_down(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800508 err = skge_up(dev);
509 if (err)
510 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400511 }
512
513 return 0;
514}
515
516static u32 skge_get_msglevel(struct net_device *netdev)
517{
518 struct skge_port *skge = netdev_priv(netdev);
519 return skge->msg_enable;
520}
521
522static void skge_set_msglevel(struct net_device *netdev, u32 value)
523{
524 struct skge_port *skge = netdev_priv(netdev);
525 skge->msg_enable = value;
526}
527
528static int skge_nway_reset(struct net_device *dev)
529{
530 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400531
532 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
533 return -EINVAL;
534
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800535 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400536 return 0;
537}
538
539static int skge_set_sg(struct net_device *dev, u32 data)
540{
541 struct skge_port *skge = netdev_priv(dev);
542 struct skge_hw *hw = skge->hw;
543
544 if (hw->chip_id == CHIP_ID_GENESIS && data)
545 return -EOPNOTSUPP;
546 return ethtool_op_set_sg(dev, data);
547}
548
549static int skge_set_tx_csum(struct net_device *dev, u32 data)
550{
551 struct skge_port *skge = netdev_priv(dev);
552 struct skge_hw *hw = skge->hw;
553
554 if (hw->chip_id == CHIP_ID_GENESIS && data)
555 return -EOPNOTSUPP;
556
557 return ethtool_op_set_tx_csum(dev, data);
558}
559
560static u32 skge_get_rx_csum(struct net_device *dev)
561{
562 struct skge_port *skge = netdev_priv(dev);
563
564 return skge->rx_csum;
565}
566
567/* Only Yukon supports checksum offload. */
568static int skge_set_rx_csum(struct net_device *dev, u32 data)
569{
570 struct skge_port *skge = netdev_priv(dev);
571
572 if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
573 return -EOPNOTSUPP;
574
575 skge->rx_csum = data;
576 return 0;
577}
578
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400579static void skge_get_pauseparam(struct net_device *dev,
580 struct ethtool_pauseparam *ecmd)
581{
582 struct skge_port *skge = netdev_priv(dev);
583
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700584 ecmd->rx_pause = (skge->flow_control == FLOW_MODE_SYMMETRIC)
585 || (skge->flow_control == FLOW_MODE_SYM_OR_REM);
586 ecmd->tx_pause = ecmd->rx_pause || (skge->flow_control == FLOW_MODE_LOC_SEND);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400587
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700588 ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400589}
590
591static int skge_set_pauseparam(struct net_device *dev,
592 struct ethtool_pauseparam *ecmd)
593{
594 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700595 struct ethtool_pauseparam old;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400596
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700597 skge_get_pauseparam(dev, &old);
598
599 if (ecmd->autoneg != old.autoneg)
600 skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
601 else {
602 if (ecmd->rx_pause && ecmd->tx_pause)
603 skge->flow_control = FLOW_MODE_SYMMETRIC;
604 else if (ecmd->rx_pause && !ecmd->tx_pause)
605 skge->flow_control = FLOW_MODE_SYM_OR_REM;
606 else if (!ecmd->rx_pause && ecmd->tx_pause)
607 skge->flow_control = FLOW_MODE_LOC_SEND;
608 else
609 skge->flow_control = FLOW_MODE_NONE;
610 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400611
Stephen Hemmingere8df8552005-12-14 15:47:45 -0800612 if (netif_running(dev))
613 skge_phy_reset(skge);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700614
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400615 return 0;
616}
617
618/* Chip internal frequency for clock calculations */
619static inline u32 hwkhz(const struct skge_hw *hw)
620{
Stephen Hemminger187ff3b2006-07-19 14:08:42 -0700621 return (hw->chip_id == CHIP_ID_GENESIS) ? 53125 : 78125;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400622}
623
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800624/* Chip HZ to microseconds */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400625static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
626{
627 return (ticks * 1000) / hwkhz(hw);
628}
629
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800630/* Microseconds to chip HZ */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400631static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
632{
633 return hwkhz(hw) * usec / 1000;
634}
635
636static int skge_get_coalesce(struct net_device *dev,
637 struct ethtool_coalesce *ecmd)
638{
639 struct skge_port *skge = netdev_priv(dev);
640 struct skge_hw *hw = skge->hw;
641 int port = skge->port;
642
643 ecmd->rx_coalesce_usecs = 0;
644 ecmd->tx_coalesce_usecs = 0;
645
646 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
647 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
648 u32 msk = skge_read32(hw, B2_IRQM_MSK);
649
650 if (msk & rxirqmask[port])
651 ecmd->rx_coalesce_usecs = delay;
652 if (msk & txirqmask[port])
653 ecmd->tx_coalesce_usecs = delay;
654 }
655
656 return 0;
657}
658
659/* Note: interrupt timer is per board, but can turn on/off per port */
660static int skge_set_coalesce(struct net_device *dev,
661 struct ethtool_coalesce *ecmd)
662{
663 struct skge_port *skge = netdev_priv(dev);
664 struct skge_hw *hw = skge->hw;
665 int port = skge->port;
666 u32 msk = skge_read32(hw, B2_IRQM_MSK);
667 u32 delay = 25;
668
669 if (ecmd->rx_coalesce_usecs == 0)
670 msk &= ~rxirqmask[port];
671 else if (ecmd->rx_coalesce_usecs < 25 ||
672 ecmd->rx_coalesce_usecs > 33333)
673 return -EINVAL;
674 else {
675 msk |= rxirqmask[port];
676 delay = ecmd->rx_coalesce_usecs;
677 }
678
679 if (ecmd->tx_coalesce_usecs == 0)
680 msk &= ~txirqmask[port];
681 else if (ecmd->tx_coalesce_usecs < 25 ||
682 ecmd->tx_coalesce_usecs > 33333)
683 return -EINVAL;
684 else {
685 msk |= txirqmask[port];
686 delay = min(delay, ecmd->rx_coalesce_usecs);
687 }
688
689 skge_write32(hw, B2_IRQM_MSK, msk);
690 if (msk == 0)
691 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
692 else {
693 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
694 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
695 }
696 return 0;
697}
698
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700699enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
700static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400701{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400702 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700703 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400704
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700705 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700706 if (hw->chip_id == CHIP_ID_GENESIS) {
707 switch (mode) {
708 case LED_MODE_OFF:
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700709 if (hw->phy_type == SK_PHY_BCOM)
710 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
711 else {
712 skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
713 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
714 }
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700715 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
716 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
717 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
718 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400719
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700720 case LED_MODE_ON:
721 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
722 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
723
724 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
725 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
726
727 break;
728
729 case LED_MODE_TST:
730 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
731 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
732 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
733
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700734 if (hw->phy_type == SK_PHY_BCOM)
735 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
736 else {
737 skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
738 skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
739 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
740 }
741
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700742 }
743 } else {
744 switch (mode) {
745 case LED_MODE_OFF:
746 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
747 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
748 PHY_M_LED_MO_DUP(MO_LED_OFF) |
749 PHY_M_LED_MO_10(MO_LED_OFF) |
750 PHY_M_LED_MO_100(MO_LED_OFF) |
751 PHY_M_LED_MO_1000(MO_LED_OFF) |
752 PHY_M_LED_MO_RX(MO_LED_OFF));
753 break;
754 case LED_MODE_ON:
755 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
756 PHY_M_LED_PULS_DUR(PULS_170MS) |
757 PHY_M_LED_BLINK_RT(BLINK_84MS) |
758 PHY_M_LEDC_TX_CTRL |
759 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700760
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700761 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
762 PHY_M_LED_MO_RX(MO_LED_OFF) |
763 (skge->speed == SPEED_100 ?
764 PHY_M_LED_MO_100(MO_LED_ON) : 0));
765 break;
766 case LED_MODE_TST:
767 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
768 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
769 PHY_M_LED_MO_DUP(MO_LED_ON) |
770 PHY_M_LED_MO_10(MO_LED_ON) |
771 PHY_M_LED_MO_100(MO_LED_ON) |
772 PHY_M_LED_MO_1000(MO_LED_ON) |
773 PHY_M_LED_MO_RX(MO_LED_ON));
774 }
775 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700776 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400777}
778
779/* blink LED's for finding board */
780static int skge_phys_id(struct net_device *dev, u32 data)
781{
782 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700783 unsigned long ms;
784 enum led_mode mode = LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400785
Stephen Hemminger95566062005-06-27 11:33:02 -0700786 if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700787 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
788 else
789 ms = data * 1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400790
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700791 while (ms > 0) {
792 skge_led(skge, mode);
793 mode ^= LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400794
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700795 if (msleep_interruptible(BLINK_MS))
796 break;
797 ms -= BLINK_MS;
798 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400799
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700800 /* back to regular LED state */
801 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400802
803 return 0;
804}
805
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700806static int skge_get_eeprom_len(struct net_device *dev)
807{
808 struct skge_port *skge = netdev_priv(dev);
809 u32 reg2;
810
811 pci_read_config_dword(skge->hw->pdev, PCI_DEV_REG2, &reg2);
812 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
813}
814
815static u32 skge_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
816{
817 u32 val;
818
819 pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
820
821 do {
822 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
823 } while (!(offset & PCI_VPD_ADDR_F));
824
825 pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
826 return val;
827}
828
829static void skge_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
830{
831 pci_write_config_dword(pdev, cap + PCI_VPD_DATA, val);
832 pci_write_config_word(pdev, cap + PCI_VPD_ADDR,
833 offset | PCI_VPD_ADDR_F);
834
835 do {
836 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
837 } while (offset & PCI_VPD_ADDR_F);
838}
839
840static int skge_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
841 u8 *data)
842{
843 struct skge_port *skge = netdev_priv(dev);
844 struct pci_dev *pdev = skge->hw->pdev;
845 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
846 int length = eeprom->len;
847 u16 offset = eeprom->offset;
848
849 if (!cap)
850 return -EINVAL;
851
852 eeprom->magic = SKGE_EEPROM_MAGIC;
853
854 while (length > 0) {
855 u32 val = skge_vpd_read(pdev, cap, offset);
856 int n = min_t(int, length, sizeof(val));
857
858 memcpy(data, &val, n);
859 length -= n;
860 data += n;
861 offset += n;
862 }
863 return 0;
864}
865
866static int skge_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
867 u8 *data)
868{
869 struct skge_port *skge = netdev_priv(dev);
870 struct pci_dev *pdev = skge->hw->pdev;
871 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
872 int length = eeprom->len;
873 u16 offset = eeprom->offset;
874
875 if (!cap)
876 return -EINVAL;
877
878 if (eeprom->magic != SKGE_EEPROM_MAGIC)
879 return -EINVAL;
880
881 while (length > 0) {
882 u32 val;
883 int n = min_t(int, length, sizeof(val));
884
885 if (n < sizeof(val))
886 val = skge_vpd_read(pdev, cap, offset);
887 memcpy(&val, data, n);
888
889 skge_vpd_write(pdev, cap, offset, val);
890
891 length -= n;
892 data += n;
893 offset += n;
894 }
895 return 0;
896}
897
Jeff Garzik7282d492006-09-13 14:30:00 -0400898static const struct ethtool_ops skge_ethtool_ops = {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400899 .get_settings = skge_get_settings,
900 .set_settings = skge_set_settings,
901 .get_drvinfo = skge_get_drvinfo,
902 .get_regs_len = skge_get_regs_len,
903 .get_regs = skge_get_regs,
904 .get_wol = skge_get_wol,
905 .set_wol = skge_set_wol,
906 .get_msglevel = skge_get_msglevel,
907 .set_msglevel = skge_set_msglevel,
908 .nway_reset = skge_nway_reset,
909 .get_link = ethtool_op_get_link,
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700910 .get_eeprom_len = skge_get_eeprom_len,
911 .get_eeprom = skge_get_eeprom,
912 .set_eeprom = skge_set_eeprom,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400913 .get_ringparam = skge_get_ring_param,
914 .set_ringparam = skge_set_ring_param,
915 .get_pauseparam = skge_get_pauseparam,
916 .set_pauseparam = skge_set_pauseparam,
917 .get_coalesce = skge_get_coalesce,
918 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400919 .set_sg = skge_set_sg,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400920 .set_tx_csum = skge_set_tx_csum,
921 .get_rx_csum = skge_get_rx_csum,
922 .set_rx_csum = skge_set_rx_csum,
923 .get_strings = skge_get_strings,
924 .phys_id = skge_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700925 .get_sset_count = skge_get_sset_count,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400926 .get_ethtool_stats = skge_get_ethtool_stats,
927};
928
929/*
930 * Allocate ring elements and chain them together
931 * One-to-one association of board descriptors with ring elements
932 */
Stephen Hemmingerc3da1442006-03-21 10:57:01 -0800933static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400934{
935 struct skge_tx_desc *d;
936 struct skge_element *e;
937 int i;
938
Robert P. J. Daycd861282006-12-13 00:34:52 -0800939 ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400940 if (!ring->start)
941 return -ENOMEM;
942
943 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
944 e->desc = d;
945 if (i == ring->count - 1) {
946 e->next = ring->start;
947 d->next_offset = base;
948 } else {
949 e->next = e + 1;
950 d->next_offset = base + (i+1) * sizeof(*d);
951 }
952 }
953 ring->to_use = ring->to_clean = ring->start;
954
955 return 0;
956}
957
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700958/* Allocate and setup a new buffer for receiving */
959static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
960 struct sk_buff *skb, unsigned int bufsize)
961{
962 struct skge_rx_desc *rd = e->desc;
963 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400964
965 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
966 PCI_DMA_FROMDEVICE);
967
968 rd->dma_lo = map;
969 rd->dma_hi = map >> 32;
970 e->skb = skb;
971 rd->csum1_start = ETH_HLEN;
972 rd->csum2_start = ETH_HLEN;
973 rd->csum1 = 0;
974 rd->csum2 = 0;
975
976 wmb();
977
978 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
979 pci_unmap_addr_set(e, mapaddr, map);
980 pci_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400981}
982
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700983/* Resume receiving using existing skb,
984 * Note: DMA address is not changed by chip.
985 * MTU not changed while receiver active.
986 */
Stephen Hemminger5a011442006-03-23 11:07:25 -0800987static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700988{
989 struct skge_rx_desc *rd = e->desc;
990
991 rd->csum2 = 0;
992 rd->csum2_start = ETH_HLEN;
993
994 wmb();
995
996 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
997}
998
999
1000/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001001static void skge_rx_clean(struct skge_port *skge)
1002{
1003 struct skge_hw *hw = skge->hw;
1004 struct skge_ring *ring = &skge->rx_ring;
1005 struct skge_element *e;
1006
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001007 e = ring->start;
1008 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001009 struct skge_rx_desc *rd = e->desc;
1010 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001011 if (e->skb) {
1012 pci_unmap_single(hw->pdev,
1013 pci_unmap_addr(e, mapaddr),
1014 pci_unmap_len(e, maplen),
1015 PCI_DMA_FROMDEVICE);
1016 dev_kfree_skb(e->skb);
1017 e->skb = NULL;
1018 }
1019 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001020}
1021
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001022
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001023/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001024 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001025 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001026static int skge_rx_fill(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001027{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001028 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001029 struct skge_ring *ring = &skge->rx_ring;
1030 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001031
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001032 e = ring->start;
1033 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -07001034 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001035
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001036 skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
1037 GFP_KERNEL);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001038 if (!skb)
1039 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001040
Stephen Hemminger383181a2005-09-19 15:37:16 -07001041 skb_reserve(skb, NET_IP_ALIGN);
1042 skge_rx_setup(skge, e, skb, skge->rx_buf_size);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001043 } while ( (e = e->next) != ring->start);
1044
1045 ring->to_clean = ring->start;
1046 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001047}
1048
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001049static const char *skge_pause(enum pause_status status)
1050{
1051 switch(status) {
1052 case FLOW_STAT_NONE:
1053 return "none";
1054 case FLOW_STAT_REM_SEND:
1055 return "rx only";
1056 case FLOW_STAT_LOC_SEND:
1057 return "tx_only";
1058 case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
1059 return "both";
1060 default:
1061 return "indeterminated";
1062 }
1063}
1064
1065
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001066static void skge_link_up(struct skge_port *skge)
1067{
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001068 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001069 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
1070
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001071 netif_carrier_on(skge->netdev);
Stephen Hemminger29b4e882006-03-23 11:07:28 -08001072 netif_wake_queue(skge->netdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001073
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001074 if (netif_msg_link(skge)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001075 printk(KERN_INFO PFX
1076 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1077 skge->netdev->name, skge->speed,
1078 skge->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001079 skge_pause(skge->flow_status));
1080 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001081}
1082
1083static void skge_link_down(struct skge_port *skge)
1084{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001085 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001086 netif_carrier_off(skge->netdev);
1087 netif_stop_queue(skge->netdev);
1088
1089 if (netif_msg_link(skge))
1090 printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
1091}
1092
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001093
1094static void xm_link_down(struct skge_hw *hw, int port)
1095{
1096 struct net_device *dev = hw->dev[port];
1097 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001098 u16 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001099
Stephen Hemminger501fb722007-10-16 12:15:51 -07001100 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001101
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001102 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1103 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001104
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001105 /* dummy read to ensure writing */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001106 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001107
1108 if (netif_carrier_ok(dev))
1109 skge_link_down(skge);
1110}
1111
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001112static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001113{
1114 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001115
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001116 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemminger07811912006-02-22 10:28:34 -08001117 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001118
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001119 if (hw->phy_type == SK_PHY_XMAC)
1120 goto ready;
1121
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001122 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001123 if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001124 goto ready;
Stephen Hemminger07811912006-02-22 10:28:34 -08001125 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001126 }
1127
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001128 return -ETIMEDOUT;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001129 ready:
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001130 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001131
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001132 return 0;
1133}
1134
1135static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
1136{
1137 u16 v = 0;
1138 if (__xm_phy_read(hw, port, reg, &v))
1139 printk(KERN_WARNING PFX "%s: phy read timed out\n",
1140 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001141 return v;
1142}
1143
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001144static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001145{
1146 int i;
1147
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001148 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001149 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001150 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001151 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001152 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001153 }
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001154 return -EIO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001155
1156 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001157 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemminger07811912006-02-22 10:28:34 -08001158 for (i = 0; i < PHY_RETRIES; i++) {
1159 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
1160 return 0;
1161 udelay(1);
1162 }
1163 return -ETIMEDOUT;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001164}
1165
1166static void genesis_init(struct skge_hw *hw)
1167{
1168 /* set blink source counter */
1169 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
1170 skge_write8(hw, B2_BSC_CTRL, BSC_START);
1171
1172 /* configure mac arbiter */
1173 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1174
1175 /* configure mac arbiter timeout values */
1176 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
1177 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
1178 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
1179 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
1180
1181 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1182 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1183 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1184 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1185
1186 /* configure packet arbiter timeout */
1187 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
1188 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
1189 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
1190 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
1191 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
1192}
1193
1194static void genesis_reset(struct skge_hw *hw, int port)
1195{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001196 const u8 zero[8] = { 0 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001197
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001198 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1199
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001200 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001201 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001202 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001203 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
1204 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
1205 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001206
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001207 /* disable Broadcom PHY IRQ */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001208 if (hw->phy_type == SK_PHY_BCOM)
1209 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001210
Stephen Hemminger45bada62005-06-27 11:33:12 -07001211 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001212}
1213
1214
Stephen Hemminger45bada62005-06-27 11:33:12 -07001215/* Convert mode to MII values */
1216static const u16 phy_pause_map[] = {
1217 [FLOW_MODE_NONE] = 0,
1218 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
1219 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001220 [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001221};
1222
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001223/* special defines for FIBER (88E1011S only) */
1224static const u16 fiber_pause_map[] = {
1225 [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
1226 [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
1227 [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001228 [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001229};
1230
Stephen Hemminger45bada62005-06-27 11:33:12 -07001231
1232/* Check status of Broadcom phy link */
1233static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001234{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001235 struct net_device *dev = hw->dev[port];
1236 struct skge_port *skge = netdev_priv(dev);
1237 u16 status;
1238
1239 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001240 xm_phy_read(hw, port, PHY_BCOM_STAT);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001241 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1242
Stephen Hemminger45bada62005-06-27 11:33:12 -07001243 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001244 xm_link_down(hw, port);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001245 return;
1246 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001247
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001248 if (skge->autoneg == AUTONEG_ENABLE) {
1249 u16 lpa, aux;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001250
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001251 if (!(status & PHY_ST_AN_OVER))
1252 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001253
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001254 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1255 if (lpa & PHY_B_AN_RF) {
1256 printk(KERN_NOTICE PFX "%s: remote fault\n",
1257 dev->name);
1258 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001259 }
1260
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001261 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1262
1263 /* Check Duplex mismatch */
1264 switch (aux & PHY_B_AS_AN_RES_MSK) {
1265 case PHY_B_RES_1000FD:
1266 skge->duplex = DUPLEX_FULL;
1267 break;
1268 case PHY_B_RES_1000HD:
1269 skge->duplex = DUPLEX_HALF;
1270 break;
1271 default:
1272 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1273 dev->name);
1274 return;
1275 }
1276
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001277 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1278 switch (aux & PHY_B_AS_PAUSE_MSK) {
1279 case PHY_B_AS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001280 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001281 break;
1282 case PHY_B_AS_PRR:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001283 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001284 break;
1285 case PHY_B_AS_PRT:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001286 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001287 break;
1288 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001289 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001290 }
1291 skge->speed = SPEED_1000;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001292 }
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001293
1294 if (!netif_carrier_ok(dev))
1295 genesis_link_up(skge);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001296}
1297
1298/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1299 * Phy on for 100 or 10Mbit operation
1300 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001301static void bcom_phy_init(struct skge_port *skge)
Stephen Hemminger45bada62005-06-27 11:33:12 -07001302{
1303 struct skge_hw *hw = skge->hw;
1304 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001305 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001306 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001307
1308 /* magic workaround patterns for Broadcom */
1309 static const struct {
1310 u16 reg;
1311 u16 val;
1312 } A1hack[] = {
1313 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1314 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1315 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1316 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1317 }, C0hack[] = {
1318 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1319 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1320 };
1321
Stephen Hemminger45bada62005-06-27 11:33:12 -07001322 /* read Id from external PHY (all have the same address) */
1323 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1324
1325 /* Optimize MDIO transfer by suppressing preamble. */
1326 r = xm_read16(hw, port, XM_MMU_CMD);
1327 r |= XM_MMU_NO_PRE;
1328 xm_write16(hw, port, XM_MMU_CMD,r);
1329
Stephen Hemminger2c668512005-07-22 16:26:07 -07001330 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001331 case PHY_BCOM_ID1_C0:
1332 /*
1333 * Workaround BCOM Errata for the C0 type.
1334 * Write magic patterns to reserved registers.
1335 */
1336 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1337 xm_phy_write(hw, port,
1338 C0hack[i].reg, C0hack[i].val);
1339
1340 break;
1341 case PHY_BCOM_ID1_A1:
1342 /*
1343 * Workaround BCOM Errata for the A1 type.
1344 * Write magic patterns to reserved registers.
1345 */
1346 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1347 xm_phy_write(hw, port,
1348 A1hack[i].reg, A1hack[i].val);
1349 break;
1350 }
1351
1352 /*
1353 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1354 * Disable Power Management after reset.
1355 */
1356 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1357 r |= PHY_B_AC_DIS_PM;
1358 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1359
1360 /* Dummy read */
1361 xm_read16(hw, port, XM_ISRC);
1362
1363 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1364 ctl = PHY_CT_SP1000; /* always 1000mbit */
1365
1366 if (skge->autoneg == AUTONEG_ENABLE) {
1367 /*
1368 * Workaround BCOM Errata #1 for the C5 type.
1369 * 1000Base-T Link Acquisition Failure in Slave Mode
1370 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1371 */
1372 u16 adv = PHY_B_1000C_RD;
1373 if (skge->advertising & ADVERTISED_1000baseT_Half)
1374 adv |= PHY_B_1000C_AHD;
1375 if (skge->advertising & ADVERTISED_1000baseT_Full)
1376 adv |= PHY_B_1000C_AFD;
1377 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1378
1379 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1380 } else {
1381 if (skge->duplex == DUPLEX_FULL)
1382 ctl |= PHY_CT_DUP_MD;
1383 /* Force to slave */
1384 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1385 }
1386
1387 /* Set autonegotiation pause parameters */
1388 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1389 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1390
1391 /* Handle Jumbo frames */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001392 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001393 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1394 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1395
1396 ext |= PHY_B_PEC_HIGH_LA;
1397
1398 }
1399
1400 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1401 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1402
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001403 /* Use link status change interrupt */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001404 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001405}
Stephen Hemminger45bada62005-06-27 11:33:12 -07001406
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001407static void xm_phy_init(struct skge_port *skge)
1408{
1409 struct skge_hw *hw = skge->hw;
1410 int port = skge->port;
1411 u16 ctrl = 0;
1412
1413 if (skge->autoneg == AUTONEG_ENABLE) {
1414 if (skge->advertising & ADVERTISED_1000baseT_Half)
1415 ctrl |= PHY_X_AN_HD;
1416 if (skge->advertising & ADVERTISED_1000baseT_Full)
1417 ctrl |= PHY_X_AN_FD;
1418
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001419 ctrl |= fiber_pause_map[skge->flow_control];
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001420
1421 xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
1422
1423 /* Restart Auto-negotiation */
1424 ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
1425 } else {
1426 /* Set DuplexMode in Config register */
1427 if (skge->duplex == DUPLEX_FULL)
1428 ctrl |= PHY_CT_DUP_MD;
1429 /*
1430 * Do NOT enable Auto-negotiation here. This would hold
1431 * the link down because no IDLEs are transmitted
1432 */
1433 }
1434
1435 xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
1436
1437 /* Poll PHY for status changes */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001438 mod_timer(&skge->link_timer, jiffies + LINK_HZ);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001439}
1440
Stephen Hemminger501fb722007-10-16 12:15:51 -07001441static int xm_check_link(struct net_device *dev)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001442{
1443 struct skge_port *skge = netdev_priv(dev);
1444 struct skge_hw *hw = skge->hw;
1445 int port = skge->port;
1446 u16 status;
1447
1448 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001449 xm_phy_read(hw, port, PHY_XMAC_STAT);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001450 status = xm_phy_read(hw, port, PHY_XMAC_STAT);
1451
1452 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001453 xm_link_down(hw, port);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001454 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001455 }
1456
1457 if (skge->autoneg == AUTONEG_ENABLE) {
1458 u16 lpa, res;
1459
1460 if (!(status & PHY_ST_AN_OVER))
Stephen Hemminger501fb722007-10-16 12:15:51 -07001461 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001462
1463 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1464 if (lpa & PHY_B_AN_RF) {
1465 printk(KERN_NOTICE PFX "%s: remote fault\n",
1466 dev->name);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001467 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001468 }
1469
1470 res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
1471
1472 /* Check Duplex mismatch */
1473 switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
1474 case PHY_X_RS_FD:
1475 skge->duplex = DUPLEX_FULL;
1476 break;
1477 case PHY_X_RS_HD:
1478 skge->duplex = DUPLEX_HALF;
1479 break;
1480 default:
1481 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1482 dev->name);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001483 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001484 }
1485
1486 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001487 if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
1488 skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
1489 (lpa & PHY_X_P_SYM_MD))
1490 skge->flow_status = FLOW_STAT_SYMMETRIC;
1491 else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
1492 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
1493 /* Enable PAUSE receive, disable PAUSE transmit */
1494 skge->flow_status = FLOW_STAT_REM_SEND;
1495 else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
1496 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
1497 /* Disable PAUSE receive, enable PAUSE transmit */
1498 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001499 else
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001500 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001501
1502 skge->speed = SPEED_1000;
1503 }
1504
1505 if (!netif_carrier_ok(dev))
1506 genesis_link_up(skge);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001507 return 1;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001508}
1509
1510/* Poll to check for link coming up.
Stephen Hemminger501fb722007-10-16 12:15:51 -07001511 *
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001512 * Since internal PHY is wired to a level triggered pin, can't
Stephen Hemminger501fb722007-10-16 12:15:51 -07001513 * get an interrupt when carrier is detected, need to poll for
1514 * link coming up.
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001515 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001516static void xm_link_timer(unsigned long arg)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001517{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001518 struct skge_port *skge = (struct skge_port *) arg;
David Howellsc4028952006-11-22 14:57:56 +00001519 struct net_device *dev = skge->netdev;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001520 struct skge_hw *hw = skge->hw;
1521 int port = skge->port;
Stephen Hemminger501fb722007-10-16 12:15:51 -07001522 int i;
1523 unsigned long flags;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001524
1525 if (!netif_running(dev))
1526 return;
1527
Stephen Hemminger501fb722007-10-16 12:15:51 -07001528 spin_lock_irqsave(&hw->phy_lock, flags);
1529
1530 /*
1531 * Verify that the link by checking GPIO register three times.
1532 * This pin has the signal from the link_sync pin connected to it.
1533 */
1534 for (i = 0; i < 3; i++) {
1535 if (xm_read16(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
1536 goto link_down;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001537 }
1538
Stephen Hemminger501fb722007-10-16 12:15:51 -07001539 /* Re-enable interrupt to detect link down */
1540 if (xm_check_link(dev)) {
1541 u16 msk = xm_read16(hw, port, XM_IMSK);
1542 msk &= ~XM_IS_INP_ASS;
1543 xm_write16(hw, port, XM_IMSK, msk);
1544 xm_read16(hw, port, XM_ISRC);
1545 } else {
1546link_down:
1547 mod_timer(&skge->link_timer,
1548 round_jiffies(jiffies + LINK_HZ));
1549 }
1550 spin_unlock_irqrestore(&hw->phy_lock, flags);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001551}
1552
1553static void genesis_mac_init(struct skge_hw *hw, int port)
1554{
1555 struct net_device *dev = hw->dev[port];
1556 struct skge_port *skge = netdev_priv(dev);
1557 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1558 int i;
1559 u32 r;
1560 const u8 zero[6] = { 0 };
1561
Stephen Hemminger07811912006-02-22 10:28:34 -08001562 for (i = 0; i < 10; i++) {
1563 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
1564 MFF_SET_MAC_RST);
1565 if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
1566 goto reset_ok;
1567 udelay(1);
1568 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001569
Stephen Hemminger07811912006-02-22 10:28:34 -08001570 printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);
1571
1572 reset_ok:
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001573 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001574 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001575
1576 /*
1577 * Perform additional initialization for external PHYs,
1578 * namely for the 1000baseTX cards that use the XMAC's
1579 * GMII mode.
1580 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001581 if (hw->phy_type != SK_PHY_XMAC) {
1582 /* Take external Phy out of reset */
1583 r = skge_read32(hw, B2_GP_IO);
1584 if (port == 0)
1585 r |= GP_DIR_0|GP_IO_0;
1586 else
1587 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001588
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001589 skge_write32(hw, B2_GP_IO, r);
1590
1591 /* Enable GMII interface */
1592 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
1593 }
Stephen Hemminger07811912006-02-22 10:28:34 -08001594
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001595
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001596 switch(hw->phy_type) {
1597 case SK_PHY_XMAC:
1598 xm_phy_init(skge);
1599 break;
1600 case SK_PHY_BCOM:
1601 bcom_phy_init(skge);
1602 bcom_check_link(hw, port);
1603 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001604
Stephen Hemminger45bada62005-06-27 11:33:12 -07001605 /* Set Station Address */
1606 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001607
Stephen Hemminger45bada62005-06-27 11:33:12 -07001608 /* We don't use match addresses so clear */
1609 for (i = 1; i < 16; i++)
1610 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001611
Stephen Hemminger07811912006-02-22 10:28:34 -08001612 /* Clear MIB counters */
1613 xm_write16(hw, port, XM_STAT_CMD,
1614 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1615 /* Clear two times according to Errata #3 */
1616 xm_write16(hw, port, XM_STAT_CMD,
1617 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1618
Stephen Hemminger45bada62005-06-27 11:33:12 -07001619 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1620 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001621
1622 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001623 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1624 if (jumbo)
1625 r |= XM_RX_BIG_PK_OK;
1626
1627 if (skge->duplex == DUPLEX_HALF) {
1628 /*
1629 * If in manual half duplex mode the other side might be in
1630 * full duplex mode, so ignore if a carrier extension is not seen
1631 * on frames received
1632 */
1633 r |= XM_RX_DIS_CEXT;
1634 }
1635 xm_write16(hw, port, XM_RX_CMD, r);
1636
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001637
1638 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001639 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1640
1641 /*
1642 * Bump up the transmit threshold. This helps hold off transmit
1643 * underruns when we're blasting traffic from both ports at once.
1644 */
1645 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001646
1647 /*
1648 * Enable the reception of all error frames. This is is
1649 * a necessary evil due to the design of the XMAC. The
1650 * XMAC's receive FIFO is only 8K in size, however jumbo
1651 * frames can be up to 9000 bytes in length. When bad
1652 * frame filtering is enabled, the XMAC's RX FIFO operates
1653 * in 'store and forward' mode. For this to work, the
1654 * entire frame has to fit into the FIFO, but that means
1655 * that jumbo frames larger than 8192 bytes will be
1656 * truncated. Disabling all bad frame filtering causes
1657 * the RX FIFO to operate in streaming mode, in which
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001658 * case the XMAC will start transferring frames out of the
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001659 * RX FIFO as soon as the FIFO threshold is reached.
1660 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001661 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001662
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001663
1664 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001665 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1666 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1667 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001668 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001669 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1670
1671 /*
1672 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1673 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1674 * and 'Octets Tx OK Hi Cnt Ov'.
1675 */
1676 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001677
1678 /* Configure MAC arbiter */
1679 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1680
1681 /* configure timeout values */
1682 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1683 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1684 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1685 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1686
1687 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1688 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1689 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1690 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1691
1692 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001693 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1694 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1695 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001696
1697 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001698 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1699 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1700 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001701
Stephen Hemminger45bada62005-06-27 11:33:12 -07001702 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001703 /* Enable frame flushing if jumbo frames used */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001704 skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001705 } else {
1706 /* enable timeout timers if normal frames */
1707 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001708 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001709 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001710}
1711
1712static void genesis_stop(struct skge_port *skge)
1713{
1714 struct skge_hw *hw = skge->hw;
1715 int port = skge->port;
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001716 unsigned retries = 1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001717
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001718 genesis_reset(hw, port);
1719
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001720 /* Clear Tx packet arbiter timeout IRQ */
1721 skge_write16(hw, B3_PA_CTRL,
1722 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1723
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001724 /* Reset the MAC */
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001725 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
1726 do {
1727 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
1728 if (!(skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST))
1729 break;
1730 } while (--retries > 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001731
1732 /* For external PHYs there must be special handling */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001733 if (hw->phy_type != SK_PHY_XMAC) {
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001734 u32 reg = skge_read32(hw, B2_GP_IO);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001735 if (port == 0) {
1736 reg |= GP_DIR_0;
1737 reg &= ~GP_IO_0;
1738 } else {
1739 reg |= GP_DIR_2;
1740 reg &= ~GP_IO_2;
1741 }
1742 skge_write32(hw, B2_GP_IO, reg);
1743 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001744 }
1745
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001746 xm_write16(hw, port, XM_MMU_CMD,
1747 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001748 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1749
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001750 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001751}
1752
1753
1754static void genesis_get_stats(struct skge_port *skge, u64 *data)
1755{
1756 struct skge_hw *hw = skge->hw;
1757 int port = skge->port;
1758 int i;
1759 unsigned long timeout = jiffies + HZ;
1760
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001761 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001762 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1763
1764 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001765 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001766 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1767 if (time_after(jiffies, timeout))
1768 break;
1769 udelay(10);
1770 }
1771
1772 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001773 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1774 | xm_read32(hw, port, XM_TXO_OK_LO);
1775 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1776 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001777
1778 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001779 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001780}
1781
1782static void genesis_mac_intr(struct skge_hw *hw, int port)
1783{
Stephen Hemmingerda007722007-10-16 12:15:52 -07001784 struct net_device *dev = hw->dev[port];
1785 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001786 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001787
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001788 if (netif_msg_intr(skge))
1789 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
Stephen Hemmingerda007722007-10-16 12:15:52 -07001790 dev->name, status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001791
Stephen Hemminger501fb722007-10-16 12:15:51 -07001792 if (hw->phy_type == SK_PHY_XMAC && (status & XM_IS_INP_ASS)) {
1793 xm_link_down(hw, port);
1794 mod_timer(&skge->link_timer, jiffies + 1);
1795 }
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001796
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001797 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001798 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerda007722007-10-16 12:15:52 -07001799 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001800 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001801}
1802
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001803static void genesis_link_up(struct skge_port *skge)
1804{
1805 struct skge_hw *hw = skge->hw;
1806 int port = skge->port;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001807 u16 cmd, msk;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001808 u32 mode;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001809
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001810 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001811
1812 /*
1813 * enabling pause frame reception is required for 1000BT
1814 * because the XMAC is not reset if the link is going down
1815 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001816 if (skge->flow_status == FLOW_STAT_NONE ||
1817 skge->flow_status == FLOW_STAT_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001818 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001819 cmd |= XM_MMU_IGN_PF;
1820 else
1821 /* Enable Pause Frame Reception */
1822 cmd &= ~XM_MMU_IGN_PF;
1823
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001824 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001825
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001826 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001827 if (skge->flow_status== FLOW_STAT_SYMMETRIC ||
1828 skge->flow_status == FLOW_STAT_LOC_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001829 /*
1830 * Configure Pause Frame Generation
1831 * Use internal and external Pause Frame Generation.
1832 * Sending pause frames is edge triggered.
1833 * Send a Pause frame with the maximum pause time if
1834 * internal oder external FIFO full condition occurs.
1835 * Send a zero pause time frame to re-start transmission.
1836 */
1837 /* XM_PAUSE_DA = '010000C28001' (default) */
1838 /* XM_MAC_PTIME = 0xffff (maximum) */
1839 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001840 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001841
1842 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001843 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001844 } else {
1845 /*
1846 * disable pause frame generation is required for 1000BT
1847 * because the XMAC is not reset if the link is going down
1848 */
1849 /* Disable Pause Mode in Mode Register */
1850 mode &= ~XM_PAUSE_MODE;
1851
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001852 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001853 }
1854
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001855 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001856
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001857 /* Turn on detection of Tx underrun */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001858 msk = xm_read16(hw, port, XM_IMSK);
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001859 msk &= ~XM_IS_TXF_UR;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001860 xm_write16(hw, port, XM_IMSK, msk);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001861
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001862 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001863
1864 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001865 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001866 if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001867 cmd |= XM_MMU_GMII_FD;
1868
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001869 /*
1870 * Workaround BCOM Errata (#10523) for all BCom Phys
1871 * Enable Power Management after link up
1872 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001873 if (hw->phy_type == SK_PHY_BCOM) {
1874 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1875 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1876 & ~PHY_B_AC_DIS_PM);
1877 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1878 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001879
1880 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001881 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001882 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1883 skge_link_up(skge);
1884}
1885
1886
Stephen Hemminger45bada62005-06-27 11:33:12 -07001887static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001888{
1889 struct skge_hw *hw = skge->hw;
1890 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001891 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001892
Stephen Hemminger45bada62005-06-27 11:33:12 -07001893 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001894 if (netif_msg_intr(skge))
1895 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
1896 skge->netdev->name, isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001897
1898 if (isrc & PHY_B_IS_PSE)
1899 printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
1900 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001901
1902 /* Workaround BCom Errata:
1903 * enable and disable loopback mode if "NO HCD" occurs.
1904 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001905 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001906 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1907 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001908 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001909 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001910 ctrl & ~PHY_CT_LOOP);
1911 }
1912
Stephen Hemminger45bada62005-06-27 11:33:12 -07001913 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1914 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001915
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001916}
1917
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001918static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1919{
1920 int i;
1921
1922 gma_write16(hw, port, GM_SMI_DATA, val);
1923 gma_write16(hw, port, GM_SMI_CTRL,
1924 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1925 for (i = 0; i < PHY_RETRIES; i++) {
1926 udelay(1);
1927
1928 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1929 return 0;
1930 }
1931
1932 printk(KERN_WARNING PFX "%s: phy write timeout\n",
1933 hw->dev[port]->name);
1934 return -EIO;
1935}
1936
1937static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1938{
1939 int i;
1940
1941 gma_write16(hw, port, GM_SMI_CTRL,
1942 GM_SMI_CT_PHY_AD(hw->phy_addr)
1943 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1944
1945 for (i = 0; i < PHY_RETRIES; i++) {
1946 udelay(1);
1947 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1948 goto ready;
1949 }
1950
1951 return -ETIMEDOUT;
1952 ready:
1953 *val = gma_read16(hw, port, GM_SMI_DATA);
1954 return 0;
1955}
1956
1957static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1958{
1959 u16 v = 0;
1960 if (__gm_phy_read(hw, port, reg, &v))
1961 printk(KERN_WARNING PFX "%s: phy read timeout\n",
1962 hw->dev[port]->name);
1963 return v;
1964}
1965
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001966/* Marvell Phy Initialization */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001967static void yukon_init(struct skge_hw *hw, int port)
1968{
1969 struct skge_port *skge = netdev_priv(hw->dev[port]);
1970 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001971
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001972 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001973 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001974
1975 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1976 PHY_M_EC_MAC_S_MSK);
1977 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1978
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001979 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001980
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001981 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001982 }
1983
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001984 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001985 if (skge->autoneg == AUTONEG_DISABLE)
1986 ctrl &= ~PHY_CT_ANE;
1987
1988 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001989 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001990
1991 ctrl = 0;
1992 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001993 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001994
1995 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001996 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001997 if (skge->advertising & ADVERTISED_1000baseT_Full)
1998 ct1000 |= PHY_M_1000C_AFD;
1999 if (skge->advertising & ADVERTISED_1000baseT_Half)
2000 ct1000 |= PHY_M_1000C_AHD;
2001 if (skge->advertising & ADVERTISED_100baseT_Full)
2002 adv |= PHY_M_AN_100_FD;
2003 if (skge->advertising & ADVERTISED_100baseT_Half)
2004 adv |= PHY_M_AN_100_HD;
2005 if (skge->advertising & ADVERTISED_10baseT_Full)
2006 adv |= PHY_M_AN_10_FD;
2007 if (skge->advertising & ADVERTISED_10baseT_Half)
2008 adv |= PHY_M_AN_10_HD;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002009
Stephen Hemminger4b67be92006-10-05 15:49:51 -07002010 /* Set Flow-control capabilities */
2011 adv |= phy_pause_map[skge->flow_control];
2012 } else {
2013 if (skge->advertising & ADVERTISED_1000baseT_Full)
2014 adv |= PHY_M_AN_1000X_AFD;
2015 if (skge->advertising & ADVERTISED_1000baseT_Half)
2016 adv |= PHY_M_AN_1000X_AHD;
2017
2018 adv |= fiber_pause_map[skge->flow_control];
2019 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07002020
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002021 /* Restart Auto-negotiation */
2022 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
2023 } else {
2024 /* forced speed/duplex settings */
2025 ct1000 = PHY_M_1000C_MSE;
2026
2027 if (skge->duplex == DUPLEX_FULL)
2028 ctrl |= PHY_CT_DUP_MD;
2029
2030 switch (skge->speed) {
2031 case SPEED_1000:
2032 ctrl |= PHY_CT_SP1000;
2033 break;
2034 case SPEED_100:
2035 ctrl |= PHY_CT_SP100;
2036 break;
2037 }
2038
2039 ctrl |= PHY_CT_RESET;
2040 }
2041
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002042 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002043
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002044 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
2045 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002046
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002047 /* Enable phy interrupt on autonegotiation complete (or link up) */
2048 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002049 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002050 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002051 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002052}
2053
2054static void yukon_reset(struct skge_hw *hw, int port)
2055{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002056 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
2057 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
2058 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
2059 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
2060 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002061
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002062 gma_write16(hw, port, GM_RX_CTRL,
2063 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002064 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2065}
2066
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002067/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
2068static int is_yukon_lite_a0(struct skge_hw *hw)
2069{
2070 u32 reg;
2071 int ret;
2072
2073 if (hw->chip_id != CHIP_ID_YUKON)
2074 return 0;
2075
2076 reg = skge_read32(hw, B2_FAR);
2077 skge_write8(hw, B2_FAR + 3, 0xff);
2078 ret = (skge_read8(hw, B2_FAR + 3) != 0);
2079 skge_write32(hw, B2_FAR, reg);
2080 return ret;
2081}
2082
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002083static void yukon_mac_init(struct skge_hw *hw, int port)
2084{
2085 struct skge_port *skge = netdev_priv(hw->dev[port]);
2086 int i;
2087 u32 reg;
2088 const u8 *addr = hw->dev[port]->dev_addr;
2089
2090 /* WA code for COMA mode -- set PHY reset */
2091 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002092 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2093 reg = skge_read32(hw, B2_GP_IO);
2094 reg |= GP_DIR_9 | GP_IO_9;
2095 skge_write32(hw, B2_GP_IO, reg);
2096 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002097
2098 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002099 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2100 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002101
2102 /* WA code for COMA mode -- clear PHY reset */
2103 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002104 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2105 reg = skge_read32(hw, B2_GP_IO);
2106 reg |= GP_DIR_9;
2107 reg &= ~GP_IO_9;
2108 skge_write32(hw, B2_GP_IO, reg);
2109 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002110
2111 /* Set hardware config mode */
2112 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
2113 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002114 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002115
2116 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002117 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
2118 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
2119 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002120
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002121 if (skge->autoneg == AUTONEG_DISABLE) {
2122 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002123 gma_write16(hw, port, GM_GP_CTRL,
2124 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002125
2126 switch (skge->speed) {
2127 case SPEED_1000:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002128 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002129 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002130 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002131 case SPEED_100:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002132 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002133 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002134 break;
2135 case SPEED_10:
2136 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
2137 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002138 }
2139
2140 if (skge->duplex == DUPLEX_FULL)
2141 reg |= GM_GPCR_DUP_FULL;
2142 } else
2143 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002144
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002145 switch (skge->flow_control) {
2146 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002147 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002148 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
2149 break;
2150 case FLOW_MODE_LOC_SEND:
2151 /* disable Rx flow-control */
2152 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002153 break;
2154 case FLOW_MODE_SYMMETRIC:
2155 case FLOW_MODE_SYM_OR_REM:
2156 /* enable Tx & Rx flow-control */
2157 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002158 }
2159
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002160 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002161 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002162
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002163 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002164
2165 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002166 reg = gma_read16(hw, port, GM_PHY_ADDR);
2167 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002168
2169 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002170 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
2171 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002172
2173 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002174 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002175
2176 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002177 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002178 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
2179
2180 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002181 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002182
2183 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002184 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002185 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
2186 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
2187 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
2188
2189 /* serial mode register */
2190 reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
2191 if (hw->dev[port]->mtu > 1500)
2192 reg |= GM_SMOD_JUMBO_ENA;
2193
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002194 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002195
2196 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002197 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002198 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002199 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002200
2201 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002202 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
2203 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
2204 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002205
2206 /* Initialize Mac Fifo */
2207
2208 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002209 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002210 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002211
2212 /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
2213 if (is_yukon_lite_a0(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002214 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002215
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002216 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
2217 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07002218 /*
2219 * because Pause Packet Truncation in GMAC is not working
2220 * we have to increase the Flush Threshold to 64 bytes
2221 * in order to flush pause packets in Rx FIFO on Yukon-1
2222 */
2223 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002224
2225 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002226 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
2227 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002228}
2229
Stephen Hemminger355ec572005-11-08 10:33:43 -08002230/* Go into power down mode */
2231static void yukon_suspend(struct skge_hw *hw, int port)
2232{
2233 u16 ctrl;
2234
2235 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2236 ctrl |= PHY_M_PC_POL_R_DIS;
2237 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
2238
2239 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2240 ctrl |= PHY_CT_RESET;
2241 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2242
2243 /* switch IEEE compatible power down mode on */
2244 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2245 ctrl |= PHY_CT_PDOWN;
2246 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2247}
2248
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002249static void yukon_stop(struct skge_port *skge)
2250{
2251 struct skge_hw *hw = skge->hw;
2252 int port = skge->port;
2253
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002254 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
2255 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002256
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002257 gma_write16(hw, port, GM_GP_CTRL,
2258 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07002259 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002260 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002261
Stephen Hemminger355ec572005-11-08 10:33:43 -08002262 yukon_suspend(hw, port);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002263
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002264 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002265 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2266 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002267}
2268
2269static void yukon_get_stats(struct skge_port *skge, u64 *data)
2270{
2271 struct skge_hw *hw = skge->hw;
2272 int port = skge->port;
2273 int i;
2274
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002275 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
2276 | gma_read32(hw, port, GM_TXO_OK_LO);
2277 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
2278 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002279
2280 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002281 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002282 skge_stats[i].gma_offset);
2283}
2284
2285static void yukon_mac_intr(struct skge_hw *hw, int port)
2286{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002287 struct net_device *dev = hw->dev[port];
2288 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002289 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002290
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002291 if (netif_msg_intr(skge))
2292 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
2293 dev->name, status);
2294
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002295 if (status & GM_IS_RX_FF_OR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002296 ++dev->stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002297 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002298 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002299
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002300 if (status & GM_IS_TX_FF_UR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002301 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002302 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002303 }
2304
2305}
2306
2307static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
2308{
Stephen Hemminger95566062005-06-27 11:33:02 -07002309 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002310 case PHY_M_PS_SPEED_1000:
2311 return SPEED_1000;
2312 case PHY_M_PS_SPEED_100:
2313 return SPEED_100;
2314 default:
2315 return SPEED_10;
2316 }
2317}
2318
2319static void yukon_link_up(struct skge_port *skge)
2320{
2321 struct skge_hw *hw = skge->hw;
2322 int port = skge->port;
2323 u16 reg;
2324
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002325 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002326 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002327
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002328 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002329 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
2330 reg |= GM_GPCR_DUP_FULL;
2331
2332 /* enable Rx/Tx */
2333 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002334 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002335
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002336 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002337 skge_link_up(skge);
2338}
2339
2340static void yukon_link_down(struct skge_port *skge)
2341{
2342 struct skge_hw *hw = skge->hw;
2343 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002344 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002345
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002346 ctrl = gma_read16(hw, port, GM_GP_CTRL);
2347 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2348 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002349
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002350 if (skge->flow_status == FLOW_STAT_REM_SEND) {
2351 ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2352 ctrl |= PHY_M_AN_ASP;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002353 /* restore Asymmetric Pause bit */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002354 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002355 }
2356
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002357 skge_link_down(skge);
2358
2359 yukon_init(hw, port);
2360}
2361
2362static void yukon_phy_intr(struct skge_port *skge)
2363{
2364 struct skge_hw *hw = skge->hw;
2365 int port = skge->port;
2366 const char *reason = NULL;
2367 u16 istatus, phystat;
2368
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002369 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2370 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002371
2372 if (netif_msg_intr(skge))
2373 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
2374 skge->netdev->name, istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002375
2376 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002377 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002378 & PHY_M_AN_RF) {
2379 reason = "remote fault";
2380 goto failed;
2381 }
2382
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002383 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002384 reason = "master/slave fault";
2385 goto failed;
2386 }
2387
2388 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
2389 reason = "speed/duplex";
2390 goto failed;
2391 }
2392
2393 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
2394 ? DUPLEX_FULL : DUPLEX_HALF;
2395 skge->speed = yukon_speed(hw, phystat);
2396
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002397 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
2398 switch (phystat & PHY_M_PS_PAUSE_MSK) {
2399 case PHY_M_PS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002400 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002401 break;
2402 case PHY_M_PS_RX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002403 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002404 break;
2405 case PHY_M_PS_TX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002406 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002407 break;
2408 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002409 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002410 }
2411
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002412 if (skge->flow_status == FLOW_STAT_NONE ||
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002413 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002414 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002415 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002416 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002417 yukon_link_up(skge);
2418 return;
2419 }
2420
2421 if (istatus & PHY_M_IS_LSP_CHANGE)
2422 skge->speed = yukon_speed(hw, phystat);
2423
2424 if (istatus & PHY_M_IS_DUP_CHANGE)
2425 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2426 if (istatus & PHY_M_IS_LST_CHANGE) {
2427 if (phystat & PHY_M_PS_LINK_UP)
2428 yukon_link_up(skge);
2429 else
2430 yukon_link_down(skge);
2431 }
2432 return;
2433 failed:
2434 printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
2435 skge->netdev->name, reason);
2436
2437 /* XXX restart autonegotiation? */
2438}
2439
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002440static void skge_phy_reset(struct skge_port *skge)
2441{
2442 struct skge_hw *hw = skge->hw;
2443 int port = skge->port;
Jeff Garzikaae343d2006-12-02 07:14:39 -05002444 struct net_device *dev = hw->dev[port];
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002445
2446 netif_stop_queue(skge->netdev);
2447 netif_carrier_off(skge->netdev);
2448
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002449 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002450 if (hw->chip_id == CHIP_ID_GENESIS) {
2451 genesis_reset(hw, port);
2452 genesis_mac_init(hw, port);
2453 } else {
2454 yukon_reset(hw, port);
2455 yukon_init(hw, port);
2456 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002457 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger75814092006-12-01 11:41:08 -08002458
2459 dev->set_multicast_list(dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002460}
2461
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002462/* Basic MII support */
2463static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2464{
2465 struct mii_ioctl_data *data = if_mii(ifr);
2466 struct skge_port *skge = netdev_priv(dev);
2467 struct skge_hw *hw = skge->hw;
2468 int err = -EOPNOTSUPP;
2469
2470 if (!netif_running(dev))
2471 return -ENODEV; /* Phy still in reset */
2472
2473 switch(cmd) {
2474 case SIOCGMIIPHY:
2475 data->phy_id = hw->phy_addr;
2476
2477 /* fallthru */
2478 case SIOCGMIIREG: {
2479 u16 val = 0;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002480 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002481 if (hw->chip_id == CHIP_ID_GENESIS)
2482 err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2483 else
2484 err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002485 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002486 data->val_out = val;
2487 break;
2488 }
2489
2490 case SIOCSMIIREG:
2491 if (!capable(CAP_NET_ADMIN))
2492 return -EPERM;
2493
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002494 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002495 if (hw->chip_id == CHIP_ID_GENESIS)
2496 err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2497 data->val_in);
2498 else
2499 err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2500 data->val_in);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002501 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002502 break;
2503 }
2504 return err;
2505}
2506
Linus Torvalds279e1da2007-11-15 08:44:36 -08002507static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002508{
2509 u32 end;
2510
Linus Torvalds279e1da2007-11-15 08:44:36 -08002511 start /= 8;
2512 len /= 8;
2513 end = start + len - 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002514
2515 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2516 skge_write32(hw, RB_ADDR(q, RB_START), start);
2517 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2518 skge_write32(hw, RB_ADDR(q, RB_RP), start);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002519 skge_write32(hw, RB_ADDR(q, RB_END), end);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002520
2521 if (q == Q_R1 || q == Q_R2) {
2522 /* Set thresholds on receive queue's */
Linus Torvalds279e1da2007-11-15 08:44:36 -08002523 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
2524 start + (2*len)/3);
2525 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2526 start + (len/3));
2527 } else {
2528 /* Enable store & forward on Tx queue's because
2529 * Tx FIFO is only 4K on Genesis and 1K on Yukon
2530 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002531 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002532 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002533
2534 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2535}
2536
2537/* Setup Bus Memory Interface */
2538static void skge_qset(struct skge_port *skge, u16 q,
2539 const struct skge_element *e)
2540{
2541 struct skge_hw *hw = skge->hw;
2542 u32 watermark = 0x600;
2543 u64 base = skge->dma + (e->desc - skge->mem);
2544
2545 /* optimization to reduce window on 32bit/33mhz */
2546 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2547 watermark /= 2;
2548
2549 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2550 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2551 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2552 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2553}
2554
2555static int skge_up(struct net_device *dev)
2556{
2557 struct skge_port *skge = netdev_priv(dev);
2558 struct skge_hw *hw = skge->hw;
2559 int port = skge->port;
Linus Torvalds279e1da2007-11-15 08:44:36 -08002560 u32 chunk, ram_addr;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002561 size_t rx_size, tx_size;
2562 int err;
2563
Stephen Hemmingerfae87592007-02-02 08:22:51 -08002564 if (!is_valid_ether_addr(dev->dev_addr))
2565 return -EINVAL;
2566
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002567 if (netif_msg_ifup(skge))
2568 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
2569
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002570 if (dev->mtu > RX_BUF_SIZE)
Stephen Hemminger901ccef2006-03-23 11:07:23 -08002571 skge->rx_buf_size = dev->mtu + ETH_HLEN;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002572 else
2573 skge->rx_buf_size = RX_BUF_SIZE;
2574
2575
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002576 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2577 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2578 skge->mem_size = tx_size + rx_size;
2579 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2580 if (!skge->mem)
2581 return -ENOMEM;
2582
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002583 BUG_ON(skge->dma & 7);
2584
2585 if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08002586 dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002587 err = -EINVAL;
2588 goto free_pci_mem;
2589 }
2590
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002591 memset(skge->mem, 0, skge->mem_size);
2592
Stephen Hemminger203babb2006-03-21 10:57:05 -08002593 err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
2594 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002595 goto free_pci_mem;
2596
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002597 err = skge_rx_fill(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002598 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002599 goto free_rx_ring;
2600
Stephen Hemminger203babb2006-03-21 10:57:05 -08002601 err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2602 skge->dma + rx_size);
2603 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002604 goto free_rx_ring;
2605
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002606 /* Initialize MAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002607 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002608 if (hw->chip_id == CHIP_ID_GENESIS)
2609 genesis_mac_init(hw, port);
2610 else
2611 yukon_mac_init(hw, port);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002612 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002613
Stephen Hemminger29816d92007-11-26 11:54:48 -08002614 /* Configure RAMbuffers - equally between ports and tx/rx */
2615 chunk = (hw->ram_size - hw->ram_offset) / (hw->ports * 2);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002616 ram_addr = hw->ram_offset + 2 * chunk * port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002617
Linus Torvalds279e1da2007-11-15 08:44:36 -08002618 skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002619 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002620
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002621 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002622 skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002623 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2624
2625 /* Start receiver BMU */
2626 wmb();
2627 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002628 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002629
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002630 spin_lock_irq(&hw->hw_lock);
2631 hw->intr_mask |= portmask[port];
2632 skge_write32(hw, B0_IMSK, hw->intr_mask);
2633 spin_unlock_irq(&hw->hw_lock);
2634
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002635 napi_enable(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002636 return 0;
2637
2638 free_rx_ring:
2639 skge_rx_clean(skge);
2640 kfree(skge->rx_ring.start);
2641 free_pci_mem:
2642 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002643 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002644
2645 return err;
2646}
2647
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002648/* stop receiver */
2649static void skge_rx_stop(struct skge_hw *hw, int port)
2650{
2651 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2652 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2653 RB_RST_SET|RB_DIS_OP_MD);
2654 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2655}
2656
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002657static int skge_down(struct net_device *dev)
2658{
2659 struct skge_port *skge = netdev_priv(dev);
2660 struct skge_hw *hw = skge->hw;
2661 int port = skge->port;
2662
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002663 if (skge->mem == NULL)
2664 return 0;
2665
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002666 if (netif_msg_ifdown(skge))
2667 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
2668
2669 netif_stop_queue(dev);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002670
Stephen Hemminger64f6b642006-09-23 21:25:28 -07002671 if (hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC)
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002672 del_timer_sync(&skge->link_timer);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002673
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002674 napi_disable(&skge->napi);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002675 netif_carrier_off(dev);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002676
2677 spin_lock_irq(&hw->hw_lock);
2678 hw->intr_mask &= ~portmask[port];
2679 skge_write32(hw, B0_IMSK, hw->intr_mask);
2680 spin_unlock_irq(&hw->hw_lock);
2681
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002682 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
2683 if (hw->chip_id == CHIP_ID_GENESIS)
2684 genesis_stop(skge);
2685 else
2686 yukon_stop(skge);
2687
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002688 /* Stop transmitter */
2689 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2690 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2691 RB_RST_SET|RB_DIS_OP_MD);
2692
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002693
2694 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002695 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002696 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2697
2698 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002699 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2700 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002701
2702 /* Reset PCI FIFO */
2703 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2704 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2705
2706 /* Reset the RAM Buffer async Tx queue */
2707 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002708
2709 skge_rx_stop(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002710
2711 if (hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002712 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2713 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002714 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002715 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2716 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002717 }
2718
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002719 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002720
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002721 netif_tx_lock_bh(dev);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002722 skge_tx_clean(dev);
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002723 netif_tx_unlock_bh(dev);
2724
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002725 skge_rx_clean(skge);
2726
2727 kfree(skge->rx_ring.start);
2728 kfree(skge->tx_ring.start);
2729 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002730 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002731 return 0;
2732}
2733
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002734static inline int skge_avail(const struct skge_ring *ring)
2735{
Stephen Hemminger992c9622007-03-16 14:01:30 -07002736 smp_mb();
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002737 return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
2738 + (ring->to_clean - ring->to_use) - 1;
2739}
2740
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002741static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
2742{
2743 struct skge_port *skge = netdev_priv(dev);
2744 struct skge_hw *hw = skge->hw;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002745 struct skge_element *e;
2746 struct skge_tx_desc *td;
2747 int i;
2748 u32 control, len;
2749 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002750
Herbert Xu5b057c62006-06-23 02:06:41 -07002751 if (skb_padto(skb, ETH_ZLEN))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002752 return NETDEV_TX_OK;
2753
Stephen Hemminger513f5332006-09-01 15:53:49 -07002754 if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002755 return NETDEV_TX_BUSY;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002756
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002757 e = skge->tx_ring.to_use;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002758 td = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002759 BUG_ON(td->control & BMU_OWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002760 e->skb = skb;
2761 len = skb_headlen(skb);
2762 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
2763 pci_unmap_addr_set(e, mapaddr, map);
2764 pci_unmap_len_set(e, maplen, len);
2765
2766 td->dma_lo = map;
2767 td->dma_hi = map >> 32;
2768
Patrick McHardy84fa7932006-08-29 16:44:56 -07002769 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloea2ae172007-04-25 17:55:53 -07002770 const int offset = skb_transport_offset(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002771
2772 /* This seems backwards, but it is what the sk98lin
2773 * does. Looks like hardware is wrong?
2774 */
Arnaldo Carvalho de Melob0061ce2007-04-25 18:02:22 -07002775 if (ipip_hdr(skb)->protocol == IPPROTO_UDP
Stephen Hemminger981d0372005-06-27 11:33:06 -07002776 && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002777 control = BMU_TCP_CHECK;
2778 else
2779 control = BMU_UDP_CHECK;
2780
2781 td->csum_offs = 0;
2782 td->csum_start = offset;
Al Viroff1dcad2006-11-20 18:07:29 -08002783 td->csum_write = offset + skb->csum_offset;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002784 } else
2785 control = BMU_CHECK;
2786
2787 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
2788 control |= BMU_EOF| BMU_IRQ_EOF;
2789 else {
2790 struct skge_tx_desc *tf = td;
2791
2792 control |= BMU_STFWD;
2793 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2794 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2795
2796 map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
2797 frag->size, PCI_DMA_TODEVICE);
2798
2799 e = e->next;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002800 e->skb = skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002801 tf = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002802 BUG_ON(tf->control & BMU_OWN);
2803
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002804 tf->dma_lo = map;
2805 tf->dma_hi = (u64) map >> 32;
2806 pci_unmap_addr_set(e, mapaddr, map);
2807 pci_unmap_len_set(e, maplen, frag->size);
2808
2809 tf->control = BMU_OWN | BMU_SW | control | frag->size;
2810 }
2811 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2812 }
2813 /* Make sure all the descriptors written */
2814 wmb();
2815 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2816 wmb();
2817
2818 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2819
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002820 if (unlikely(netif_msg_tx_queued(skge)))
Al Viro0b2d7fe2005-04-03 09:15:52 +01002821 printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002822 dev->name, e - skge->tx_ring.start, skb->len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002823
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002824 skge->tx_ring.to_use = e->next;
Stephen Hemminger992c9622007-03-16 14:01:30 -07002825 smp_wmb();
2826
Stephen Hemminger9db96472006-06-06 10:11:12 -07002827 if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002828 pr_debug("%s: transmit queue full\n", dev->name);
2829 netif_stop_queue(dev);
2830 }
2831
Stephen Hemmingerc68ce712006-03-21 10:57:04 -08002832 dev->trans_start = jiffies;
2833
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002834 return NETDEV_TX_OK;
2835}
2836
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002837
2838/* Free resources associated with this reing element */
2839static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
2840 u32 control)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002841{
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002842 struct pci_dev *pdev = skge->hw->pdev;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002843
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002844 /* skb header vs. fragment */
2845 if (control & BMU_STF)
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002846 pci_unmap_single(pdev, pci_unmap_addr(e, mapaddr),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002847 pci_unmap_len(e, maplen),
2848 PCI_DMA_TODEVICE);
2849 else
2850 pci_unmap_page(pdev, pci_unmap_addr(e, mapaddr),
2851 pci_unmap_len(e, maplen),
2852 PCI_DMA_TODEVICE);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002853
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002854 if (control & BMU_EOF) {
2855 if (unlikely(netif_msg_tx_done(skge)))
2856 printk(KERN_DEBUG PFX "%s: tx done slot %td\n",
2857 skge->netdev->name, e - skge->tx_ring.start);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002858
Stephen Hemminger513f5332006-09-01 15:53:49 -07002859 dev_kfree_skb(e->skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002860 }
2861}
2862
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002863/* Free all buffers in transmit ring */
Stephen Hemminger513f5332006-09-01 15:53:49 -07002864static void skge_tx_clean(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002865{
Stephen Hemminger513f5332006-09-01 15:53:49 -07002866 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002867 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002868
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002869 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
2870 struct skge_tx_desc *td = e->desc;
2871 skge_tx_free(skge, e, td->control);
2872 td->control = 0;
2873 }
2874
2875 skge->tx_ring.to_clean = e;
Stephen Hemminger513f5332006-09-01 15:53:49 -07002876 netif_wake_queue(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002877}
2878
2879static void skge_tx_timeout(struct net_device *dev)
2880{
2881 struct skge_port *skge = netdev_priv(dev);
2882
2883 if (netif_msg_timer(skge))
2884 printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
2885
2886 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002887 skge_tx_clean(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002888}
2889
2890static int skge_change_mtu(struct net_device *dev, int new_mtu)
2891{
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002892 struct skge_port *skge = netdev_priv(dev);
2893 struct skge_hw *hw = skge->hw;
2894 int port = skge->port;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002895 int err;
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002896 u16 ctl, reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002897
Stephen Hemminger95566062005-06-27 11:33:02 -07002898 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002899 return -EINVAL;
2900
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002901 if (!netif_running(dev)) {
2902 dev->mtu = new_mtu;
2903 return 0;
2904 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002905
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002906 skge_write32(hw, B0_IMSK, 0);
2907 dev->trans_start = jiffies; /* prevent tx timeout */
2908 netif_stop_queue(dev);
2909 napi_disable(&skge->napi);
2910
2911 ctl = gma_read16(hw, port, GM_GP_CTRL);
2912 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2913
2914 skge_rx_clean(skge);
2915 skge_rx_stop(hw, port);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002916
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002917 dev->mtu = new_mtu;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002918
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002919 reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
2920 if (new_mtu > 1500)
2921 reg |= GM_SMOD_JUMBO_ENA;
2922 gma_write16(hw, port, GM_SERIAL_MODE, reg);
2923
2924 skge_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2925
2926 err = skge_rx_fill(dev);
2927 wmb();
2928 if (!err)
2929 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
2930 skge_write32(hw, B0_IMSK, hw->intr_mask);
2931
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002932 if (err)
2933 dev_close(dev);
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002934 else {
2935 gma_write16(hw, port, GM_GP_CTRL, ctl);
2936
2937 napi_enable(&skge->napi);
2938 netif_wake_queue(dev);
2939 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002940
2941 return err;
2942}
2943
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002944static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
2945
2946static void genesis_add_filter(u8 filter[8], const u8 *addr)
2947{
2948 u32 crc, bit;
2949
2950 crc = ether_crc_le(ETH_ALEN, addr);
2951 bit = ~crc & 0x3f;
2952 filter[bit/8] |= 1 << (bit%8);
2953}
2954
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002955static void genesis_set_multicast(struct net_device *dev)
2956{
2957 struct skge_port *skge = netdev_priv(dev);
2958 struct skge_hw *hw = skge->hw;
2959 int port = skge->port;
2960 int i, count = dev->mc_count;
2961 struct dev_mc_list *list = dev->mc_list;
2962 u32 mode;
2963 u8 filter[8];
2964
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002965 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002966 mode |= XM_MD_ENA_HASH;
2967 if (dev->flags & IFF_PROMISC)
2968 mode |= XM_MD_ENA_PROM;
2969 else
2970 mode &= ~XM_MD_ENA_PROM;
2971
2972 if (dev->flags & IFF_ALLMULTI)
2973 memset(filter, 0xff, sizeof(filter));
2974 else {
2975 memset(filter, 0, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002976
2977 if (skge->flow_status == FLOW_STAT_REM_SEND
2978 || skge->flow_status == FLOW_STAT_SYMMETRIC)
2979 genesis_add_filter(filter, pause_mc_addr);
2980
2981 for (i = 0; list && i < count; i++, list = list->next)
2982 genesis_add_filter(filter, list->dmi_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002983 }
2984
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002985 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002986 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002987}
2988
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002989static void yukon_add_filter(u8 filter[8], const u8 *addr)
2990{
2991 u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
2992 filter[bit/8] |= 1 << (bit%8);
2993}
2994
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002995static void yukon_set_multicast(struct net_device *dev)
2996{
2997 struct skge_port *skge = netdev_priv(dev);
2998 struct skge_hw *hw = skge->hw;
2999 int port = skge->port;
3000 struct dev_mc_list *list = dev->mc_list;
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08003001 int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND
3002 || skge->flow_status == FLOW_STAT_SYMMETRIC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003003 u16 reg;
3004 u8 filter[8];
3005
3006 memset(filter, 0, sizeof(filter));
3007
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003008 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003009 reg |= GM_RXCR_UCF_ENA;
3010
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003011 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003012 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3013 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
3014 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08003015 else if (dev->mc_count == 0 && !rx_pause)/* no multicast */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003016 reg &= ~GM_RXCR_MCF_ENA;
3017 else {
3018 int i;
3019 reg |= GM_RXCR_MCF_ENA;
3020
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08003021 if (rx_pause)
3022 yukon_add_filter(filter, pause_mc_addr);
3023
3024 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3025 yukon_add_filter(filter, list->dmi_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003026 }
3027
3028
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003029 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003030 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003031 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003032 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003033 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003034 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003035 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003036 (u16)filter[6] | ((u16)filter[7] << 8));
3037
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003038 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003039}
3040
Stephen Hemminger383181a2005-09-19 15:37:16 -07003041static inline u16 phy_length(const struct skge_hw *hw, u32 status)
3042{
3043 if (hw->chip_id == CHIP_ID_GENESIS)
3044 return status >> XMR_FS_LEN_SHIFT;
3045 else
3046 return status >> GMR_FS_LEN_SHIFT;
3047}
3048
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003049static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
3050{
3051 if (hw->chip_id == CHIP_ID_GENESIS)
3052 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
3053 else
3054 return (status & GMR_FS_ANY_ERR) ||
3055 (status & GMR_FS_RX_OK) == 0;
3056}
3057
Stephen Hemminger383181a2005-09-19 15:37:16 -07003058
3059/* Get receive buffer from descriptor.
3060 * Handles copy of small buffers and reallocation failures
3061 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003062static struct sk_buff *skge_rx_get(struct net_device *dev,
3063 struct skge_element *e,
3064 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003065{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003066 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003067 struct sk_buff *skb;
3068 u16 len = control & BMU_BBC;
3069
3070 if (unlikely(netif_msg_rx_status(skge)))
3071 printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003072 dev->name, e - skge->rx_ring.start,
Stephen Hemminger383181a2005-09-19 15:37:16 -07003073 status, len);
3074
3075 if (len > skge->rx_buf_size)
3076 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003077
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003078 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07003079 goto error;
3080
3081 if (bad_phy_status(skge->hw, status))
3082 goto error;
3083
3084 if (phy_length(skge->hw, status) != len)
3085 goto error;
3086
3087 if (len < RX_COPY_THRESHOLD) {
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003088 skb = netdev_alloc_skb(dev, len + 2);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003089 if (!skb)
3090 goto resubmit;
3091
3092 skb_reserve(skb, 2);
3093 pci_dma_sync_single_for_cpu(skge->hw->pdev,
3094 pci_unmap_addr(e, mapaddr),
3095 len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03003096 skb_copy_from_linear_data(e->skb, skb->data, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003097 pci_dma_sync_single_for_device(skge->hw->pdev,
3098 pci_unmap_addr(e, mapaddr),
3099 len, PCI_DMA_FROMDEVICE);
3100 skge_rx_reuse(e, skge->rx_buf_size);
3101 } else {
3102 struct sk_buff *nskb;
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003103 nskb = netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003104 if (!nskb)
3105 goto resubmit;
3106
Stephen Hemminger901ccef2006-03-23 11:07:23 -08003107 skb_reserve(nskb, NET_IP_ALIGN);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003108 pci_unmap_single(skge->hw->pdev,
3109 pci_unmap_addr(e, mapaddr),
3110 pci_unmap_len(e, maplen),
3111 PCI_DMA_FROMDEVICE);
3112 skb = e->skb;
3113 prefetch(skb->data);
3114 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
3115 }
3116
3117 skb_put(skb, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003118 if (skge->rx_csum) {
3119 skb->csum = csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07003120 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003121 }
3122
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003123 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003124
3125 return skb;
3126error:
3127
3128 if (netif_msg_rx_err(skge))
3129 printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003130 dev->name, e - skge->rx_ring.start,
Stephen Hemminger383181a2005-09-19 15:37:16 -07003131 control, status);
3132
3133 if (skge->hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003134 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003135 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003136 if (status & XMR_FS_FRA_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003137 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003138 if (status & XMR_FS_FCS_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003139 dev->stats.rx_crc_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003140 } else {
3141 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003142 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003143 if (status & GMR_FS_FRAGMENT)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003144 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003145 if (status & GMR_FS_CRC_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003146 dev->stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003147 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003148
Stephen Hemminger383181a2005-09-19 15:37:16 -07003149resubmit:
3150 skge_rx_reuse(e, skge->rx_buf_size);
3151 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003152}
3153
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003154/* Free all buffers in Tx ring which are no longer owned by device */
Stephen Hemminger513f5332006-09-01 15:53:49 -07003155static void skge_tx_done(struct net_device *dev)
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003156{
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003157 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003158 struct skge_ring *ring = &skge->tx_ring;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003159 struct skge_element *e;
3160
Stephen Hemminger513f5332006-09-01 15:53:49 -07003161 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003162
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003163 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemminger992c9622007-03-16 14:01:30 -07003164 u32 control = ((const struct skge_tx_desc *) e->desc)->control;
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003165
Stephen Hemminger992c9622007-03-16 14:01:30 -07003166 if (control & BMU_OWN)
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003167 break;
3168
Stephen Hemminger992c9622007-03-16 14:01:30 -07003169 skge_tx_free(skge, e, control);
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003170 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003171 skge->tx_ring.to_clean = e;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003172
Stephen Hemminger992c9622007-03-16 14:01:30 -07003173 /* Can run lockless until we need to synchronize to restart queue. */
3174 smp_mb();
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003175
Stephen Hemminger992c9622007-03-16 14:01:30 -07003176 if (unlikely(netif_queue_stopped(dev) &&
3177 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3178 netif_tx_lock(dev);
3179 if (unlikely(netif_queue_stopped(dev) &&
3180 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3181 netif_wake_queue(dev);
3182
3183 }
3184 netif_tx_unlock(dev);
3185 }
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003186}
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003187
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003188static int skge_poll(struct napi_struct *napi, int to_do)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003189{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003190 struct skge_port *skge = container_of(napi, struct skge_port, napi);
3191 struct net_device *dev = skge->netdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003192 struct skge_hw *hw = skge->hw;
3193 struct skge_ring *ring = &skge->rx_ring;
3194 struct skge_element *e;
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003195 int work_done = 0;
3196
Stephen Hemminger513f5332006-09-01 15:53:49 -07003197 skge_tx_done(dev);
3198
3199 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
3200
Stephen Hemminger1631aef2005-11-08 10:33:44 -08003201 for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003202 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003203 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003204 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003205
3206 rmb();
3207 control = rd->control;
3208 if (control & BMU_OWN)
3209 break;
3210
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003211 skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003212 if (likely(skb)) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003213 dev->last_rx = jiffies;
3214 netif_receive_skb(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003215
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003216 ++work_done;
Stephen Hemminger5a011442006-03-23 11:07:25 -08003217 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003218 }
3219 ring->to_clean = e;
3220
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003221 /* restart receiver */
3222 wmb();
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08003223 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003224
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003225 if (work_done < to_do) {
3226 spin_lock_irq(&hw->hw_lock);
3227 __netif_rx_complete(dev, napi);
3228 hw->intr_mask |= napimask[skge->port];
3229 skge_write32(hw, B0_IMSK, hw->intr_mask);
3230 skge_read32(hw, B0_IMSK);
3231 spin_unlock_irq(&hw->hw_lock);
3232 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003233
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003234 return work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003235}
3236
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003237/* Parity errors seem to happen when Genesis is connected to a switch
3238 * with no other ports present. Heartbeat error??
3239 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003240static void skge_mac_parity(struct skge_hw *hw, int port)
3241{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003242 struct net_device *dev = hw->dev[port];
3243
Stephen Hemmingerda007722007-10-16 12:15:52 -07003244 ++dev->stats.tx_heartbeat_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003245
3246 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003247 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003248 MFF_CLR_PERR);
3249 else
3250 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003251 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07003252 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003253 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
3254}
3255
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003256static void skge_mac_intr(struct skge_hw *hw, int port)
3257{
Stephen Hemminger95566062005-06-27 11:33:02 -07003258 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003259 genesis_mac_intr(hw, port);
3260 else
3261 yukon_mac_intr(hw, port);
3262}
3263
3264/* Handle device specific framing and timeout interrupts */
3265static void skge_error_irq(struct skge_hw *hw)
3266{
Stephen Hemminger1479d132007-02-02 08:22:52 -08003267 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003268 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3269
3270 if (hw->chip_id == CHIP_ID_GENESIS) {
3271 /* clear xmac errors */
3272 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003273 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003274 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003275 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003276 } else {
3277 /* Timestamp (unused) overflow */
3278 if (hwstatus & IS_IRQ_TIST_OV)
3279 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003280 }
3281
3282 if (hwstatus & IS_RAM_RD_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003283 dev_err(&pdev->dev, "Ram read data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003284 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
3285 }
3286
3287 if (hwstatus & IS_RAM_WR_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003288 dev_err(&pdev->dev, "Ram write data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003289 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
3290 }
3291
3292 if (hwstatus & IS_M1_PAR_ERR)
3293 skge_mac_parity(hw, 0);
3294
3295 if (hwstatus & IS_M2_PAR_ERR)
3296 skge_mac_parity(hw, 1);
3297
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003298 if (hwstatus & IS_R1_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003299 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3300 hw->dev[0]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003301 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003302 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003303
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003304 if (hwstatus & IS_R2_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003305 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3306 hw->dev[1]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003307 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003308 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003309
3310 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003311 u16 pci_status, pci_cmd;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003312
Stephen Hemminger1479d132007-02-02 08:22:52 -08003313 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
3314 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003315
Stephen Hemminger1479d132007-02-02 08:22:52 -08003316 dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
3317 pci_cmd, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003318
3319 /* Write the error bits back to clear them. */
3320 pci_status &= PCI_STATUS_ERROR_BITS;
3321 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003322 pci_write_config_word(pdev, PCI_COMMAND,
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003323 pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003324 pci_write_config_word(pdev, PCI_STATUS, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003325 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003326
Stephen Hemminger050ec182005-08-16 14:00:54 -07003327 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003328 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3329 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003330 dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003331 hw->intr_mask &= ~IS_HW_ERR;
3332 }
3333 }
3334}
3335
3336/*
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003337 * Interrupt from PHY are handled in tasklet (softirq)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003338 * because accessing phy registers requires spin wait which might
3339 * cause excess interrupt latency.
3340 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003341static void skge_extirq(unsigned long arg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003342{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003343 struct skge_hw *hw = (struct skge_hw *) arg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003344 int port;
3345
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003346 for (port = 0; port < hw->ports; port++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003347 struct net_device *dev = hw->dev[port];
3348
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003349 if (netif_running(dev)) {
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003350 struct skge_port *skge = netdev_priv(dev);
3351
3352 spin_lock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003353 if (hw->chip_id != CHIP_ID_GENESIS)
3354 yukon_phy_intr(skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003355 else if (hw->phy_type == SK_PHY_BCOM)
Stephen Hemminger45bada62005-06-27 11:33:12 -07003356 bcom_phy_intr(skge);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003357 spin_unlock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003358 }
3359 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003360
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003361 spin_lock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003362 hw->intr_mask |= IS_EXT_REG;
3363 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003364 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003365 spin_unlock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003366}
3367
David Howells7d12e782006-10-05 14:55:46 +01003368static irqreturn_t skge_intr(int irq, void *dev_id)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003369{
3370 struct skge_hw *hw = dev_id;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003371 u32 status;
Stephen Hemminger29365c92006-09-01 15:53:48 -07003372 int handled = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003373
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003374 spin_lock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003375 /* Reading this register masks IRQ */
3376 status = skge_read32(hw, B0_SP_ISRC);
Stephen Hemminger0486a8c2006-09-06 11:06:10 -07003377 if (status == 0 || status == ~0)
Stephen Hemminger29365c92006-09-01 15:53:48 -07003378 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003379
Stephen Hemminger29365c92006-09-01 15:53:48 -07003380 handled = 1;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003381 status &= hw->intr_mask;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003382 if (status & IS_EXT_REG) {
3383 hw->intr_mask &= ~IS_EXT_REG;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003384 tasklet_schedule(&hw->phy_task);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003385 }
3386
Stephen Hemminger513f5332006-09-01 15:53:49 -07003387 if (status & (IS_XA1_F|IS_R1_F)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003388 struct skge_port *skge = netdev_priv(hw->dev[0]);
Stephen Hemminger513f5332006-09-01 15:53:49 -07003389 hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003390 netif_rx_schedule(hw->dev[0], &skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003391 }
3392
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003393 if (status & IS_PA_TO_TX1)
3394 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3395
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003396 if (status & IS_PA_TO_RX1) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003397 ++hw->dev[0]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003398 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3399 }
3400
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003401
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003402 if (status & IS_MAC1)
3403 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07003404
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003405 if (hw->dev[1]) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003406 struct skge_port *skge = netdev_priv(hw->dev[1]);
3407
Stephen Hemminger513f5332006-09-01 15:53:49 -07003408 if (status & (IS_XA2_F|IS_R2_F)) {
3409 hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003410 netif_rx_schedule(hw->dev[1], &skge->napi);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003411 }
3412
3413 if (status & IS_PA_TO_RX2) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003414 ++hw->dev[1]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003415 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
3416 }
3417
3418 if (status & IS_PA_TO_TX2)
3419 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
3420
3421 if (status & IS_MAC2)
3422 skge_mac_intr(hw, 1);
3423 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003424
3425 if (status & IS_HW_ERR)
3426 skge_error_irq(hw);
3427
Stephen Hemminger7e676d92005-06-27 11:33:13 -07003428 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003429 skge_read32(hw, B0_IMSK);
Stephen Hemminger29365c92006-09-01 15:53:48 -07003430out:
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003431 spin_unlock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003432
Stephen Hemminger29365c92006-09-01 15:53:48 -07003433 return IRQ_RETVAL(handled);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003434}
3435
3436#ifdef CONFIG_NET_POLL_CONTROLLER
3437static void skge_netpoll(struct net_device *dev)
3438{
3439 struct skge_port *skge = netdev_priv(dev);
3440
3441 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +01003442 skge_intr(dev->irq, skge->hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003443 enable_irq(dev->irq);
3444}
3445#endif
3446
3447static int skge_set_mac_address(struct net_device *dev, void *p)
3448{
3449 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003450 struct skge_hw *hw = skge->hw;
3451 unsigned port = skge->port;
3452 const struct sockaddr *addr = p;
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003453 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003454
3455 if (!is_valid_ether_addr(addr->sa_data))
3456 return -EADDRNOTAVAIL;
3457
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003458 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003459
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003460 if (!netif_running(dev)) {
3461 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3462 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
3463 } else {
3464 /* disable Rx */
3465 spin_lock_bh(&hw->phy_lock);
3466 ctrl = gma_read16(hw, port, GM_GP_CTRL);
3467 gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003468
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003469 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3470 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003471
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003472 if (hw->chip_id == CHIP_ID_GENESIS)
3473 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
3474 else {
3475 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3476 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3477 }
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003478
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003479 gma_write16(hw, port, GM_GP_CTRL, ctrl);
3480 spin_unlock_bh(&hw->phy_lock);
3481 }
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003482
3483 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003484}
3485
3486static const struct {
3487 u8 id;
3488 const char *name;
3489} skge_chips[] = {
3490 { CHIP_ID_GENESIS, "Genesis" },
3491 { CHIP_ID_YUKON, "Yukon" },
3492 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
3493 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003494};
3495
3496static const char *skge_board_name(const struct skge_hw *hw)
3497{
3498 int i;
3499 static char buf[16];
3500
3501 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
3502 if (skge_chips[i].id == hw->chip_id)
3503 return skge_chips[i].name;
3504
3505 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
3506 return buf;
3507}
3508
3509
3510/*
3511 * Setup the board data structure, but don't bring up
3512 * the port(s)
3513 */
3514static int skge_reset(struct skge_hw *hw)
3515{
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003516 u32 reg;
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003517 u16 ctst, pci_status;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003518 u8 t8, mac_cfg, pmd_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003519 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003520
3521 ctst = skge_read16(hw, B0_CTST);
3522
3523 /* do a SW reset */
3524 skge_write8(hw, B0_CTST, CS_RST_SET);
3525 skge_write8(hw, B0_CTST, CS_RST_CLR);
3526
3527 /* clear PCI errors, if any */
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003528 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3529 skge_write8(hw, B2_TST_CTRL2, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003530
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003531 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
3532 pci_write_config_word(hw->pdev, PCI_STATUS,
3533 pci_status | PCI_STATUS_ERROR_BITS);
3534 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003535 skge_write8(hw, B0_CTST, CS_MRST_CLR);
3536
3537 /* restore CLK_RUN bits (for Yukon-Lite) */
3538 skge_write16(hw, B0_CTST,
3539 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
3540
3541 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003542 hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003543 pmd_type = skge_read8(hw, B2_PMD_TYP);
3544 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003545
Stephen Hemminger95566062005-06-27 11:33:02 -07003546 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003547 case CHIP_ID_GENESIS:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003548 switch (hw->phy_type) {
3549 case SK_PHY_XMAC:
3550 hw->phy_addr = PHY_ADDR_XMAC;
3551 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003552 case SK_PHY_BCOM:
3553 hw->phy_addr = PHY_ADDR_BCOM;
3554 break;
3555 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003556 dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
3557 hw->phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003558 return -EOPNOTSUPP;
3559 }
3560 break;
3561
3562 case CHIP_ID_YUKON:
3563 case CHIP_ID_YUKON_LITE:
3564 case CHIP_ID_YUKON_LP:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003565 if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003566 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003567
3568 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003569 break;
3570
3571 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003572 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3573 hw->chip_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003574 return -EOPNOTSUPP;
3575 }
3576
Stephen Hemminger981d0372005-06-27 11:33:06 -07003577 mac_cfg = skge_read8(hw, B2_MAC_CFG);
3578 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3579 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003580
3581 /* read the adapters RAM size */
3582 t8 = skge_read8(hw, B2_E_0);
3583 if (hw->chip_id == CHIP_ID_GENESIS) {
3584 if (t8 == 3) {
3585 /* special case: 4 x 64k x 36, offset = 0x80000 */
Linus Torvalds279e1da2007-11-15 08:44:36 -08003586 hw->ram_size = 0x100000;
3587 hw->ram_offset = 0x80000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003588 } else
3589 hw->ram_size = t8 * 512;
Linus Torvalds279e1da2007-11-15 08:44:36 -08003590 }
3591 else if (t8 == 0)
3592 hw->ram_size = 0x20000;
3593 else
3594 hw->ram_size = t8 * 4096;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003595
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003596 hw->intr_mask = IS_HW_ERR;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003597
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003598 /* Use PHY IRQ for all but fiber based Genesis board */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003599 if (!(hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC))
3600 hw->intr_mask |= IS_EXT_REG;
3601
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003602 if (hw->chip_id == CHIP_ID_GENESIS)
3603 genesis_init(hw);
3604 else {
3605 /* switch power to VCC (WA for VAUX problem) */
3606 skge_write8(hw, B0_POWER_CTRL,
3607 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003608
Stephen Hemminger050ec182005-08-16 14:00:54 -07003609 /* avoid boards with stuck Hardware error bits */
3610 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3611 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003612 dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
Stephen Hemminger050ec182005-08-16 14:00:54 -07003613 hw->intr_mask &= ~IS_HW_ERR;
3614 }
3615
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003616 /* Clear PHY COMA */
3617 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3618 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
3619 reg &= ~PCI_PHY_COMA;
3620 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3621 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3622
3623
Stephen Hemminger981d0372005-06-27 11:33:06 -07003624 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003625 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3626 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003627 }
3628 }
3629
3630 /* turn off hardware timer (unused) */
3631 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3632 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3633 skge_write8(hw, B0_LED, LED_STAT_ON);
3634
3635 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003636 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003637 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003638
3639 /* Initialize ram interface */
3640 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3641
3642 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3643 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3644 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3645 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3646 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3647 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3648 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3649 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3650 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3651 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3652 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3653 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3654
3655 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3656
3657 /* Set interrupt moderation for Transmit only
3658 * Receive interrupts avoided by NAPI
3659 */
3660 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3661 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3662 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3663
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003664 skge_write32(hw, B0_IMSK, hw->intr_mask);
3665
Stephen Hemminger981d0372005-06-27 11:33:06 -07003666 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003667 if (hw->chip_id == CHIP_ID_GENESIS)
3668 genesis_reset(hw, i);
3669 else
3670 yukon_reset(hw, i);
3671 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003672
3673 return 0;
3674}
3675
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003676
3677#ifdef CONFIG_SKGE_DEBUG
3678
3679static struct dentry *skge_debug;
3680
3681static int skge_debug_show(struct seq_file *seq, void *v)
3682{
3683 struct net_device *dev = seq->private;
3684 const struct skge_port *skge = netdev_priv(dev);
3685 const struct skge_hw *hw = skge->hw;
3686 const struct skge_element *e;
3687
3688 if (!netif_running(dev))
3689 return -ENETDOWN;
3690
3691 seq_printf(seq, "IRQ src=%x mask=%x\n", skge_read32(hw, B0_ISRC),
3692 skge_read32(hw, B0_IMSK));
3693
3694 seq_printf(seq, "Tx Ring: (%d)\n", skge_avail(&skge->tx_ring));
3695 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
3696 const struct skge_tx_desc *t = e->desc;
3697 seq_printf(seq, "%#x dma=%#x%08x %#x csum=%#x/%x/%x\n",
3698 t->control, t->dma_hi, t->dma_lo, t->status,
3699 t->csum_offs, t->csum_write, t->csum_start);
3700 }
3701
3702 seq_printf(seq, "\nRx Ring: \n");
3703 for (e = skge->rx_ring.to_clean; ; e = e->next) {
3704 const struct skge_rx_desc *r = e->desc;
3705
3706 if (r->control & BMU_OWN)
3707 break;
3708
3709 seq_printf(seq, "%#x dma=%#x%08x %#x %#x csum=%#x/%x\n",
3710 r->control, r->dma_hi, r->dma_lo, r->status,
3711 r->timestamp, r->csum1, r->csum1_start);
3712 }
3713
3714 return 0;
3715}
3716
3717static int skge_debug_open(struct inode *inode, struct file *file)
3718{
3719 return single_open(file, skge_debug_show, inode->i_private);
3720}
3721
3722static const struct file_operations skge_debug_fops = {
3723 .owner = THIS_MODULE,
3724 .open = skge_debug_open,
3725 .read = seq_read,
3726 .llseek = seq_lseek,
3727 .release = single_release,
3728};
3729
3730/*
3731 * Use network device events to create/remove/rename
3732 * debugfs file entries
3733 */
3734static int skge_device_event(struct notifier_block *unused,
3735 unsigned long event, void *ptr)
3736{
3737 struct net_device *dev = ptr;
3738 struct skge_port *skge;
3739 struct dentry *d;
3740
3741 if (dev->open != &skge_up || !skge_debug)
3742 goto done;
3743
3744 skge = netdev_priv(dev);
3745 switch(event) {
3746 case NETDEV_CHANGENAME:
3747 if (skge->debugfs) {
3748 d = debugfs_rename(skge_debug, skge->debugfs,
3749 skge_debug, dev->name);
3750 if (d)
3751 skge->debugfs = d;
3752 else {
3753 pr_info(PFX "%s: rename failed\n", dev->name);
3754 debugfs_remove(skge->debugfs);
3755 }
3756 }
3757 break;
3758
3759 case NETDEV_GOING_DOWN:
3760 if (skge->debugfs) {
3761 debugfs_remove(skge->debugfs);
3762 skge->debugfs = NULL;
3763 }
3764 break;
3765
3766 case NETDEV_UP:
3767 d = debugfs_create_file(dev->name, S_IRUGO,
3768 skge_debug, dev,
3769 &skge_debug_fops);
3770 if (!d || IS_ERR(d))
3771 pr_info(PFX "%s: debugfs create failed\n",
3772 dev->name);
3773 else
3774 skge->debugfs = d;
3775 break;
3776 }
3777
3778done:
3779 return NOTIFY_DONE;
3780}
3781
3782static struct notifier_block skge_notifier = {
3783 .notifier_call = skge_device_event,
3784};
3785
3786
3787static __init void skge_debug_init(void)
3788{
3789 struct dentry *ent;
3790
3791 ent = debugfs_create_dir("skge", NULL);
3792 if (!ent || IS_ERR(ent)) {
3793 pr_info(PFX "debugfs create directory failed\n");
3794 return;
3795 }
3796
3797 skge_debug = ent;
3798 register_netdevice_notifier(&skge_notifier);
3799}
3800
3801static __exit void skge_debug_cleanup(void)
3802{
3803 if (skge_debug) {
3804 unregister_netdevice_notifier(&skge_notifier);
3805 debugfs_remove(skge_debug);
3806 skge_debug = NULL;
3807 }
3808}
3809
3810#else
3811#define skge_debug_init()
3812#define skge_debug_cleanup()
3813#endif
3814
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003815/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003816static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3817 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003818{
3819 struct skge_port *skge;
3820 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3821
3822 if (!dev) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003823 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003824 return NULL;
3825 }
3826
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003827 SET_NETDEV_DEV(dev, &hw->pdev->dev);
3828 dev->open = skge_up;
3829 dev->stop = skge_down;
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08003830 dev->do_ioctl = skge_ioctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003831 dev->hard_start_xmit = skge_xmit_frame;
3832 dev->get_stats = skge_get_stats;
3833 if (hw->chip_id == CHIP_ID_GENESIS)
3834 dev->set_multicast_list = genesis_set_multicast;
3835 else
3836 dev->set_multicast_list = yukon_set_multicast;
3837
3838 dev->set_mac_address = skge_set_mac_address;
3839 dev->change_mtu = skge_change_mtu;
3840 SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
3841 dev->tx_timeout = skge_tx_timeout;
3842 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003843#ifdef CONFIG_NET_POLL_CONTROLLER
3844 dev->poll_controller = skge_netpoll;
3845#endif
3846 dev->irq = hw->pdev->irq;
Stephen Hemminger513f5332006-09-01 15:53:49 -07003847
Stephen Hemminger981d0372005-06-27 11:33:06 -07003848 if (highmem)
3849 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003850
3851 skge = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003852 netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003853 skge->netdev = dev;
3854 skge->hw = hw;
3855 skge->msg_enable = netif_msg_init(debug, default_msg);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003856
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003857 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3858 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3859
3860 /* Auto speed and flow control */
3861 skge->autoneg = AUTONEG_ENABLE;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07003862 skge->flow_control = FLOW_MODE_SYM_OR_REM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003863 skge->duplex = -1;
3864 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003865 skge->advertising = skge_supported_modes(hw);
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003866
3867 if (pci_wake_enabled(hw->pdev))
3868 skge->wol = wol_supported(hw) & WAKE_MAGIC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003869
3870 hw->dev[port] = dev;
3871
3872 skge->port = port;
3873
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003874 /* Only used for Genesis XMAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003875 setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003876
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003877 if (hw->chip_id != CHIP_ID_GENESIS) {
3878 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
3879 skge->rx_csum = 1;
3880 }
3881
3882 /* read the mac address */
3883 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
John W. Linville56230d52005-09-12 10:48:57 -04003884 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003885
3886 /* device is off until link detection */
3887 netif_carrier_off(dev);
3888 netif_stop_queue(dev);
3889
3890 return dev;
3891}
3892
3893static void __devinit skge_show_addr(struct net_device *dev)
3894{
3895 const struct skge_port *skge = netdev_priv(dev);
Joe Perches0795af52007-10-03 17:59:30 -07003896 DECLARE_MAC_BUF(mac);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003897
3898 if (netif_msg_probe(skge))
Joe Perches0795af52007-10-03 17:59:30 -07003899 printk(KERN_INFO PFX "%s: addr %s\n",
3900 dev->name, print_mac(mac, dev->dev_addr));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003901}
3902
3903static int __devinit skge_probe(struct pci_dev *pdev,
3904 const struct pci_device_id *ent)
3905{
3906 struct net_device *dev, *dev1;
3907 struct skge_hw *hw;
3908 int err, using_dac = 0;
3909
Stephen Hemminger203babb2006-03-21 10:57:05 -08003910 err = pci_enable_device(pdev);
3911 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003912 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003913 goto err_out;
3914 }
3915
Stephen Hemminger203babb2006-03-21 10:57:05 -08003916 err = pci_request_regions(pdev, DRV_NAME);
3917 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003918 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003919 goto err_out_disable_pdev;
3920 }
3921
3922 pci_set_master(pdev);
3923
Stephen Hemminger93aea712006-03-21 10:57:02 -08003924 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003925 using_dac = 1;
Stephen Hemminger77783a72006-01-05 16:26:05 -08003926 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
Stephen Hemminger93aea712006-03-21 10:57:02 -08003927 } else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
3928 using_dac = 0;
3929 err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3930 }
3931
3932 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003933 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemminger93aea712006-03-21 10:57:02 -08003934 goto err_out_free_regions;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003935 }
3936
3937#ifdef __BIG_ENDIAN
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003938 /* byte swap descriptors in hardware */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003939 {
3940 u32 reg;
3941
3942 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3943 reg |= PCI_REV_DESC;
3944 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3945 }
3946#endif
3947
3948 err = -ENOMEM;
Stephen Hemminger7e863062005-11-08 10:33:41 -08003949 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003950 if (!hw) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003951 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003952 goto err_out_free_regions;
3953 }
3954
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003955 hw->pdev = pdev;
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003956 spin_lock_init(&hw->hw_lock);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003957 spin_lock_init(&hw->phy_lock);
3958 tasklet_init(&hw->phy_task, &skge_extirq, (unsigned long) hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003959
3960 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3961 if (!hw->regs) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003962 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003963 goto err_out_free_hw;
3964 }
3965
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003966 err = skge_reset(hw);
3967 if (err)
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003968 goto err_out_iounmap;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003969
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003970 printk(KERN_INFO PFX DRV_VERSION " addr 0x%llx irq %d chip %s rev %d\n",
3971 (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger981d0372005-06-27 11:33:06 -07003972 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003973
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003974 dev = skge_devinit(hw, 0, using_dac);
3975 if (!dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003976 goto err_out_led_off;
3977
Stephen Hemmingerfae87592007-02-02 08:22:51 -08003978 /* Some motherboards are broken and has zero in ROM. */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003979 if (!is_valid_ether_addr(dev->dev_addr))
3980 dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
Stephen Hemminger631ae322006-06-06 10:11:14 -07003981
Stephen Hemminger203babb2006-03-21 10:57:05 -08003982 err = register_netdev(dev);
3983 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003984 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003985 goto err_out_free_netdev;
3986 }
3987
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003988 err = request_irq(pdev->irq, skge_intr, IRQF_SHARED, dev->name, hw);
3989 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003990 dev_err(&pdev->dev, "%s: cannot assign irq %d\n",
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003991 dev->name, pdev->irq);
3992 goto err_out_unregister;
3993 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003994 skge_show_addr(dev);
3995
Stephen Hemminger981d0372005-06-27 11:33:06 -07003996 if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003997 if (register_netdev(dev1) == 0)
3998 skge_show_addr(dev1);
3999 else {
4000 /* Failure to register second port need not be fatal */
Stephen Hemminger1479d132007-02-02 08:22:52 -08004001 dev_warn(&pdev->dev, "register of second port failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004002 hw->dev[1] = NULL;
4003 free_netdev(dev1);
4004 }
4005 }
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07004006 pci_set_drvdata(pdev, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004007
4008 return 0;
4009
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07004010err_out_unregister:
4011 unregister_netdev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004012err_out_free_netdev:
4013 free_netdev(dev);
4014err_out_led_off:
4015 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004016err_out_iounmap:
4017 iounmap(hw->regs);
4018err_out_free_hw:
4019 kfree(hw);
4020err_out_free_regions:
4021 pci_release_regions(pdev);
4022err_out_disable_pdev:
4023 pci_disable_device(pdev);
4024 pci_set_drvdata(pdev, NULL);
4025err_out:
4026 return err;
4027}
4028
4029static void __devexit skge_remove(struct pci_dev *pdev)
4030{
4031 struct skge_hw *hw = pci_get_drvdata(pdev);
4032 struct net_device *dev0, *dev1;
4033
Stephen Hemminger95566062005-06-27 11:33:02 -07004034 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004035 return;
4036
Stephen Hemminger208491d82007-02-16 15:37:39 -08004037 flush_scheduled_work();
4038
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004039 if ((dev1 = hw->dev[1]))
4040 unregister_netdev(dev1);
4041 dev0 = hw->dev[0];
4042 unregister_netdev(dev0);
4043
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07004044 tasklet_disable(&hw->phy_task);
4045
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07004046 spin_lock_irq(&hw->hw_lock);
4047 hw->intr_mask = 0;
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004048 skge_write32(hw, B0_IMSK, 0);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07004049 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07004050 spin_unlock_irq(&hw->hw_lock);
4051
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004052 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004053 skge_write8(hw, B0_CTST, CS_RST_SET);
4054
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004055 free_irq(pdev->irq, hw);
4056 pci_release_regions(pdev);
4057 pci_disable_device(pdev);
4058 if (dev1)
4059 free_netdev(dev1);
4060 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004061
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004062 iounmap(hw->regs);
4063 kfree(hw);
4064 pci_set_drvdata(pdev, NULL);
4065}
4066
4067#ifdef CONFIG_PM
Pavel Machek2a569572005-07-07 17:56:40 -07004068static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004069{
4070 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingera504e642007-02-02 08:22:53 -08004071 int i, err, wol = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004072
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004073 if (!hw)
4074 return 0;
4075
Stephen Hemmingera504e642007-02-02 08:22:53 -08004076 err = pci_save_state(pdev);
4077 if (err)
4078 return err;
4079
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004080 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004081 struct net_device *dev = hw->dev[i];
Stephen Hemmingera504e642007-02-02 08:22:53 -08004082 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004083
Stephen Hemmingera504e642007-02-02 08:22:53 -08004084 if (netif_running(dev))
4085 skge_down(dev);
4086 if (skge->wol)
4087 skge_wol_init(skge);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004088
Stephen Hemmingera504e642007-02-02 08:22:53 -08004089 wol |= skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004090 }
4091
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004092 skge_write32(hw, B0_IMSK, 0);
Pavel Machek2a569572005-07-07 17:56:40 -07004093 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004094 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4095
4096 return 0;
4097}
4098
4099static int skge_resume(struct pci_dev *pdev)
4100{
4101 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004102 int i, err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004103
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004104 if (!hw)
4105 return 0;
4106
Stephen Hemmingera504e642007-02-02 08:22:53 -08004107 err = pci_set_power_state(pdev, PCI_D0);
4108 if (err)
4109 goto out;
4110
4111 err = pci_restore_state(pdev);
4112 if (err)
4113 goto out;
4114
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004115 pci_enable_wake(pdev, PCI_D0, 0);
4116
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004117 err = skge_reset(hw);
4118 if (err)
4119 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004120
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004121 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004122 struct net_device *dev = hw->dev[i];
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004123
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004124 if (netif_running(dev)) {
4125 err = skge_up(dev);
4126
4127 if (err) {
4128 printk(KERN_ERR PFX "%s: could not up: %d\n",
4129 dev->name, err);
Stephen Hemmingeredd702e2005-12-15 12:18:00 -08004130 dev_close(dev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004131 goto out;
4132 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004133 }
4134 }
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004135out:
4136 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004137}
4138#endif
4139
Stephen Hemminger692412b2007-04-09 15:32:45 -07004140static void skge_shutdown(struct pci_dev *pdev)
4141{
4142 struct skge_hw *hw = pci_get_drvdata(pdev);
4143 int i, wol = 0;
4144
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004145 if (!hw)
4146 return;
4147
Stephen Hemminger692412b2007-04-09 15:32:45 -07004148 for (i = 0; i < hw->ports; i++) {
4149 struct net_device *dev = hw->dev[i];
4150 struct skge_port *skge = netdev_priv(dev);
4151
4152 if (skge->wol)
4153 skge_wol_init(skge);
4154 wol |= skge->wol;
4155 }
4156
4157 pci_enable_wake(pdev, PCI_D3hot, wol);
4158 pci_enable_wake(pdev, PCI_D3cold, wol);
4159
4160 pci_disable_device(pdev);
4161 pci_set_power_state(pdev, PCI_D3hot);
4162
4163}
4164
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004165static struct pci_driver skge_driver = {
4166 .name = DRV_NAME,
4167 .id_table = skge_id_table,
4168 .probe = skge_probe,
4169 .remove = __devexit_p(skge_remove),
4170#ifdef CONFIG_PM
4171 .suspend = skge_suspend,
4172 .resume = skge_resume,
4173#endif
Stephen Hemminger692412b2007-04-09 15:32:45 -07004174 .shutdown = skge_shutdown,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004175};
4176
4177static int __init skge_init_module(void)
4178{
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004179 skge_debug_init();
Jeff Garzik29917622006-08-19 17:48:59 -04004180 return pci_register_driver(&skge_driver);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004181}
4182
4183static void __exit skge_cleanup_module(void)
4184{
4185 pci_unregister_driver(&skge_driver);
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004186 skge_debug_cleanup();
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004187}
4188
4189module_init(skge_init_module);
4190module_exit(skge_cleanup_module);