blob: b5edb6f08b845fd237f66c5cf9c08cf1fa8c3b7e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* $Id: aty128fb.c,v 1.1.1.1.36.1 1999/12/11 09:03:05 Exp $
2 * linux/drivers/video/aty128fb.c -- Frame buffer device for ATI Rage128
3 *
4 * Copyright (C) 1999-2003, Brad Douglas <brad@neruo.com>
5 * Copyright (C) 1999, Anthony Tong <atong@uiuc.edu>
6 *
7 * Ani Joshi / Jeff Garzik
8 * - Code cleanup
9 *
10 * Michel Danzer <michdaen@iiic.ethz.ch>
11 * - 15/16 bit cleanup
12 * - fix panning
13 *
14 * Benjamin Herrenschmidt
15 * - pmac-specific PM stuff
16 * - various fixes & cleanups
17 *
18 * Andreas Hundt <andi@convergence.de>
19 * - FB_ACTIVATE fixes
20 *
21 * Paul Mackerras <paulus@samba.org>
22 * - Convert to new framebuffer API,
23 * fix colormap setting at 16 bits/pixel (565)
24 *
25 * Paul Mundt
26 * - PCI hotplug
27 *
28 * Jon Smirl <jonsmirl@yahoo.com>
29 * - PCI ID update
30 * - replace ROM BIOS search
31 *
32 * Based off of Geert's atyfb.c and vfb.c.
33 *
34 * TODO:
35 * - monitor sensing (DDC)
36 * - virtual display
37 * - other platform support (only ppc/x86 supported)
38 * - hardware cursor support
39 *
40 * Please cc: your patches to brad@neruo.com.
41 */
42
43/*
44 * A special note of gratitude to ATI's devrel for providing documentation,
45 * example code and hardware. Thanks Nitya. -atong and brad
46 */
47
48
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <linux/module.h>
50#include <linux/moduleparam.h>
51#include <linux/kernel.h>
52#include <linux/errno.h>
53#include <linux/string.h>
54#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <linux/vmalloc.h>
56#include <linux/delay.h>
57#include <linux/interrupt.h>
Krzysztof Helt84902b72007-10-16 01:29:04 -070058#include <linux/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <linux/fb.h>
60#include <linux/init.h>
61#include <linux/pci.h>
62#include <linux/ioport.h>
63#include <linux/console.h>
Michael Hanselmann5474c122006-06-25 05:47:08 -070064#include <linux/backlight.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#include <asm/io.h>
66
67#ifdef CONFIG_PPC_PMAC
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +110068#include <asm/machdep.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#include <asm/pmac_feature.h>
70#include <asm/prom.h>
71#include <asm/pci-bridge.h>
72#include "../macmodes.h"
73#endif
74
75#ifdef CONFIG_PMAC_BACKLIGHT
76#include <asm/backlight.h>
77#endif
78
79#ifdef CONFIG_BOOTX_TEXT
80#include <asm/btext.h>
81#endif /* CONFIG_BOOTX_TEXT */
82
83#ifdef CONFIG_MTRR
84#include <asm/mtrr.h>
85#endif
86
87#include <video/aty128.h>
88
89/* Debug flag */
90#undef DEBUG
91
92#ifdef DEBUG
Emil Goode659f6752012-06-08 18:55:20 +020093#define DBG(fmt, args...) \
94 printk(KERN_DEBUG "aty128fb: %s " fmt, __func__, ##args);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#else
96#define DBG(fmt, args...)
97#endif
98
99#ifndef CONFIG_PPC_PMAC
100/* default mode */
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -0800101static struct fb_var_screeninfo default_var = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 /* 640x480, 60 Hz, Non-Interlaced (25.175 MHz dotclock) */
103 640, 480, 640, 480, 0, 0, 8, 0,
104 {0, 8, 0}, {0, 8, 0}, {0, 8, 0}, {0, 0, 0},
105 0, 0, -1, -1, 0, 39722, 48, 16, 33, 10, 96, 2,
106 0, FB_VMODE_NONINTERLACED
107};
108
109#else /* CONFIG_PPC_PMAC */
110/* default to 1024x768 at 75Hz on PPC - this will work
111 * on the iMac, the usual 640x480 @ 60Hz doesn't. */
112static struct fb_var_screeninfo default_var = {
113 /* 1024x768, 75 Hz, Non-Interlaced (78.75 MHz dotclock) */
114 1024, 768, 1024, 768, 0, 0, 8, 0,
115 {0, 8, 0}, {0, 8, 0}, {0, 8, 0}, {0, 0, 0},
116 0, 0, -1, -1, 0, 12699, 160, 32, 28, 1, 96, 3,
117 FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
118 FB_VMODE_NONINTERLACED
119};
120#endif /* CONFIG_PPC_PMAC */
121
122/* default modedb mode */
123/* 640x480, 60 Hz, Non-Interlaced (25.172 MHz dotclock) */
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -0800124static struct fb_videomode defaultmode = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 .refresh = 60,
126 .xres = 640,
127 .yres = 480,
128 .pixclock = 39722,
129 .left_margin = 48,
130 .right_margin = 16,
131 .upper_margin = 33,
132 .lower_margin = 10,
133 .hsync_len = 96,
134 .vsync_len = 2,
135 .sync = 0,
136 .vmode = FB_VMODE_NONINTERLACED
137};
138
139/* Chip generations */
140enum {
141 rage_128,
142 rage_128_pci,
143 rage_128_pro,
144 rage_128_pro_pci,
145 rage_M3,
146 rage_M3_pci,
147 rage_M4,
148 rage_128_ultra,
149};
150
151/* Must match above enum */
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -0800152static char * const r128_family[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 "AGP",
154 "PCI",
155 "PRO AGP",
156 "PRO PCI",
157 "M3 AGP",
158 "M3 PCI",
159 "M4 AGP",
160 "Ultra AGP",
161};
162
163/*
164 * PCI driver prototypes
165 */
166static int aty128_probe(struct pci_dev *pdev,
167 const struct pci_device_id *ent);
168static void aty128_remove(struct pci_dev *pdev);
169static int aty128_pci_suspend(struct pci_dev *pdev, pm_message_t state);
170static int aty128_pci_resume(struct pci_dev *pdev);
171static int aty128_do_resume(struct pci_dev *pdev);
172
173/* supported Rage128 chipsets */
174static struct pci_device_id aty128_pci_tbl[] = {
175 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_LE,
176 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_M3_pci },
177 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_LF,
178 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_M3 },
179 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_MF,
180 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_M4 },
181 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_ML,
182 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_M4 },
183 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PA,
184 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
185 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PB,
186 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
187 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PC,
188 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
189 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PD,
190 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro_pci },
191 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PE,
192 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
193 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PF,
194 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
195 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PG,
196 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
197 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PH,
198 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
199 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PI,
200 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
201 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PJ,
202 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
203 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PK,
204 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
205 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PL,
206 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
207 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PM,
208 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
209 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PN,
210 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
211 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PO,
212 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
213 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PP,
214 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro_pci },
215 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PQ,
216 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
217 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PR,
218 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro_pci },
219 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PS,
220 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
221 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PT,
222 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
223 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PU,
224 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
225 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PV,
226 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
227 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PW,
228 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
229 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_PX,
230 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pro },
231 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_RE,
232 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pci },
233 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_RF,
234 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128 },
235 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_RG,
236 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128 },
237 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_RK,
238 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pci },
239 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_RL,
240 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128 },
241 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_SE,
242 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128 },
243 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_SF,
244 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_pci },
245 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_SG,
246 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128 },
247 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_SH,
248 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128 },
249 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_SK,
250 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128 },
251 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_SL,
252 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128 },
253 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_SM,
254 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128 },
255 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_SN,
256 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128 },
257 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_TF,
258 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_ultra },
259 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_TL,
260 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_ultra },
261 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_TR,
262 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_ultra },
263 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_TS,
264 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_ultra },
265 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_TT,
266 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_ultra },
267 { PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RAGE128_TU,
268 PCI_ANY_ID, PCI_ANY_ID, 0, 0, rage_128_ultra },
269 { 0, }
270};
271
272MODULE_DEVICE_TABLE(pci, aty128_pci_tbl);
273
274static struct pci_driver aty128fb_driver = {
275 .name = "aty128fb",
276 .id_table = aty128_pci_tbl,
277 .probe = aty128_probe,
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -0800278 .remove = aty128_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 .suspend = aty128_pci_suspend,
280 .resume = aty128_pci_resume,
281};
282
283/* packed BIOS settings */
284#ifndef CONFIG_PPC
285typedef struct {
286 u8 clock_chip_type;
287 u8 struct_size;
288 u8 accelerator_entry;
289 u8 VGA_entry;
290 u16 VGA_table_offset;
291 u16 POST_table_offset;
292 u16 XCLK;
293 u16 MCLK;
294 u8 num_PLL_blocks;
295 u8 size_PLL_blocks;
296 u16 PCLK_ref_freq;
297 u16 PCLK_ref_divider;
298 u32 PCLK_min_freq;
299 u32 PCLK_max_freq;
300 u16 MCLK_ref_freq;
301 u16 MCLK_ref_divider;
302 u32 MCLK_min_freq;
303 u32 MCLK_max_freq;
304 u16 XCLK_ref_freq;
305 u16 XCLK_ref_divider;
306 u32 XCLK_min_freq;
307 u32 XCLK_max_freq;
308} __attribute__ ((packed)) PLL_BLOCK;
309#endif /* !CONFIG_PPC */
310
311/* onboard memory information */
312struct aty128_meminfo {
313 u8 ML;
314 u8 MB;
315 u8 Trcd;
316 u8 Trp;
317 u8 Twr;
318 u8 CL;
319 u8 Tr2w;
320 u8 LoopLatency;
321 u8 DspOn;
322 u8 Rloop;
323 const char *name;
324};
325
326/* various memory configurations */
327static const struct aty128_meminfo sdr_128 =
328 { 4, 4, 3, 3, 1, 3, 1, 16, 30, 16, "128-bit SDR SGRAM (1:1)" };
329static const struct aty128_meminfo sdr_64 =
330 { 4, 8, 3, 3, 1, 3, 1, 17, 46, 17, "64-bit SDR SGRAM (1:1)" };
331static const struct aty128_meminfo sdr_sgram =
332 { 4, 4, 1, 2, 1, 2, 1, 16, 24, 16, "64-bit SDR SGRAM (2:1)" };
333static const struct aty128_meminfo ddr_sgram =
334 { 4, 4, 3, 3, 2, 3, 1, 16, 31, 16, "64-bit DDR SGRAM" };
335
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -0800336static struct fb_fix_screeninfo aty128fb_fix = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 .id = "ATY Rage128",
338 .type = FB_TYPE_PACKED_PIXELS,
339 .visual = FB_VISUAL_PSEUDOCOLOR,
340 .xpanstep = 8,
341 .ypanstep = 1,
342 .mmio_len = 0x2000,
343 .accel = FB_ACCEL_ATI_RAGE128,
344};
345
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -0800346static char *mode_option = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
348#ifdef CONFIG_PPC_PMAC
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -0800349static int default_vmode = VMODE_1024_768_60;
350static int default_cmode = CMODE_8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351#endif
352
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -0800353static int default_crt_on = 0;
354static int default_lcd_on = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356#ifdef CONFIG_MTRR
Rusty Russell9a71af22009-06-12 21:46:53 -0600357static bool mtrr = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358#endif
359
Richard Purdie202d4e62007-03-03 17:43:52 +0000360#ifdef CONFIG_PMAC_BACKLIGHT
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -0800361static int backlight = 1;
Richard Purdie202d4e62007-03-03 17:43:52 +0000362#else
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -0800363static int backlight = 0;
Richard Purdie202d4e62007-03-03 17:43:52 +0000364#endif
365
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366/* PLL constants */
367struct aty128_constants {
368 u32 ref_clk;
369 u32 ppll_min;
370 u32 ppll_max;
371 u32 ref_divider;
372 u32 xclk;
373 u32 fifo_width;
374 u32 fifo_depth;
375};
376
377struct aty128_crtc {
378 u32 gen_cntl;
379 u32 h_total, h_sync_strt_wid;
380 u32 v_total, v_sync_strt_wid;
381 u32 pitch;
382 u32 offset, offset_cntl;
383 u32 xoffset, yoffset;
384 u32 vxres, vyres;
385 u32 depth, bpp;
386};
387
388struct aty128_pll {
389 u32 post_divider;
390 u32 feedback_divider;
391 u32 vclk;
392};
393
394struct aty128_ddafifo {
395 u32 dda_config;
396 u32 dda_on_off;
397};
398
399/* register values for a specific mode */
400struct aty128fb_par {
401 struct aty128_crtc crtc;
402 struct aty128_pll pll;
403 struct aty128_ddafifo fifo_reg;
404 u32 accel_flags;
405 struct aty128_constants constants; /* PLL and others */
406 void __iomem *regbase; /* remapped mmio */
407 u32 vram_size; /* onboard video ram */
408 int chip_gen;
409 const struct aty128_meminfo *mem; /* onboard mem info */
410#ifdef CONFIG_MTRR
411 struct { int vram; int vram_valid; } mtrr;
412#endif
413 int blitter_may_be_busy;
414 int fifo_slots; /* free slots in FIFO (64 max) */
415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 int crt_on, lcd_on;
417 struct pci_dev *pdev;
418 struct fb_info *next;
419 int asleep;
420 int lock_blank;
421
422 u8 red[32]; /* see aty128fb_setcolreg */
423 u8 green[64];
424 u8 blue[32];
425 u32 pseudo_palette[16]; /* used for TRUECOLOR */
426};
427
428
429#define round_div(n, d) ((n+(d/2))/d)
430
431static int aty128fb_check_var(struct fb_var_screeninfo *var,
432 struct fb_info *info);
433static int aty128fb_set_par(struct fb_info *info);
434static int aty128fb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
435 u_int transp, struct fb_info *info);
436static int aty128fb_pan_display(struct fb_var_screeninfo *var,
437 struct fb_info *fb);
438static int aty128fb_blank(int blank, struct fb_info *fb);
Christoph Hellwig67a66802006-01-14 13:21:25 -0800439static int aty128fb_ioctl(struct fb_info *info, u_int cmd, unsigned long arg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440static int aty128fb_sync(struct fb_info *info);
441
442 /*
443 * Internal routines
444 */
445
446static int aty128_encode_var(struct fb_var_screeninfo *var,
447 const struct aty128fb_par *par);
448static int aty128_decode_var(struct fb_var_screeninfo *var,
449 struct aty128fb_par *par);
450#if 0
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -0800451static void aty128_get_pllinfo(struct aty128fb_par *par, void __iomem *bios);
452static void __iomem *aty128_map_ROM(struct pci_dev *pdev,
453 const struct aty128fb_par *par);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454#endif
455static void aty128_timings(struct aty128fb_par *par);
456static void aty128_init_engine(struct aty128fb_par *par);
457static void aty128_reset_engine(const struct aty128fb_par *par);
458static void aty128_flush_pixel_cache(const struct aty128fb_par *par);
459static void do_wait_for_fifo(u16 entries, struct aty128fb_par *par);
460static void wait_for_fifo(u16 entries, struct aty128fb_par *par);
461static void wait_for_idle(struct aty128fb_par *par);
462static u32 depth_to_dst(u32 depth);
Michael Hanselmann4b755992006-07-30 03:04:19 -0700463
464#ifdef CONFIG_FB_ATY128_BACKLIGHT
Michael Hanselmanne01af032006-07-10 04:44:45 -0700465static void aty128_bl_set_power(struct fb_info *info, int power);
Michael Hanselmann4b755992006-07-30 03:04:19 -0700466#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
468#define BIOS_IN8(v) (readb(bios + (v)))
469#define BIOS_IN16(v) (readb(bios + (v)) | \
470 (readb(bios + (v) + 1) << 8))
471#define BIOS_IN32(v) (readb(bios + (v)) | \
472 (readb(bios + (v) + 1) << 8) | \
473 (readb(bios + (v) + 2) << 16) | \
474 (readb(bios + (v) + 3) << 24))
475
476
477static struct fb_ops aty128fb_ops = {
478 .owner = THIS_MODULE,
479 .fb_check_var = aty128fb_check_var,
480 .fb_set_par = aty128fb_set_par,
481 .fb_setcolreg = aty128fb_setcolreg,
482 .fb_pan_display = aty128fb_pan_display,
483 .fb_blank = aty128fb_blank,
484 .fb_ioctl = aty128fb_ioctl,
485 .fb_sync = aty128fb_sync,
486 .fb_fillrect = cfb_fillrect,
487 .fb_copyarea = cfb_copyarea,
488 .fb_imageblit = cfb_imageblit,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489};
490
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 /*
492 * Functions to read from/write to the mmio registers
493 * - endian conversions may possibly be avoided by
494 * using the other register aperture. TODO.
495 */
496static inline u32 _aty_ld_le32(volatile unsigned int regindex,
497 const struct aty128fb_par *par)
498{
499 return readl (par->regbase + regindex);
500}
501
502static inline void _aty_st_le32(volatile unsigned int regindex, u32 val,
503 const struct aty128fb_par *par)
504{
505 writel (val, par->regbase + regindex);
506}
507
508static inline u8 _aty_ld_8(unsigned int regindex,
509 const struct aty128fb_par *par)
510{
511 return readb (par->regbase + regindex);
512}
513
514static inline void _aty_st_8(unsigned int regindex, u8 val,
515 const struct aty128fb_par *par)
516{
517 writeb (val, par->regbase + regindex);
518}
519
520#define aty_ld_le32(regindex) _aty_ld_le32(regindex, par)
521#define aty_st_le32(regindex, val) _aty_st_le32(regindex, val, par)
522#define aty_ld_8(regindex) _aty_ld_8(regindex, par)
523#define aty_st_8(regindex, val) _aty_st_8(regindex, val, par)
524
525 /*
526 * Functions to read from/write to the pll registers
527 */
528
529#define aty_ld_pll(pll_index) _aty_ld_pll(pll_index, par)
530#define aty_st_pll(pll_index, val) _aty_st_pll(pll_index, val, par)
531
532
533static u32 _aty_ld_pll(unsigned int pll_index,
534 const struct aty128fb_par *par)
535{
536 aty_st_8(CLOCK_CNTL_INDEX, pll_index & 0x3F);
537 return aty_ld_le32(CLOCK_CNTL_DATA);
538}
539
540
541static void _aty_st_pll(unsigned int pll_index, u32 val,
542 const struct aty128fb_par *par)
543{
544 aty_st_8(CLOCK_CNTL_INDEX, (pll_index & 0x3F) | PLL_WR_EN);
545 aty_st_le32(CLOCK_CNTL_DATA, val);
546}
547
548
549/* return true when the PLL has completed an atomic update */
550static int aty_pll_readupdate(const struct aty128fb_par *par)
551{
552 return !(aty_ld_pll(PPLL_REF_DIV) & PPLL_ATOMIC_UPDATE_R);
553}
554
555
556static void aty_pll_wait_readupdate(const struct aty128fb_par *par)
557{
558 unsigned long timeout = jiffies + HZ/100; // should be more than enough
559 int reset = 1;
560
561 while (time_before(jiffies, timeout))
562 if (aty_pll_readupdate(par)) {
563 reset = 0;
564 break;
565 }
566
567 if (reset) /* reset engine?? */
568 printk(KERN_DEBUG "aty128fb: PLL write timeout!\n");
569}
570
571
572/* tell PLL to update */
573static void aty_pll_writeupdate(const struct aty128fb_par *par)
574{
575 aty_pll_wait_readupdate(par);
576
577 aty_st_pll(PPLL_REF_DIV,
578 aty_ld_pll(PPLL_REF_DIV) | PPLL_ATOMIC_UPDATE_W);
579}
580
581
582/* write to the scratch register to test r/w functionality */
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -0800583static int register_test(const struct aty128fb_par *par)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584{
585 u32 val;
586 int flag = 0;
587
588 val = aty_ld_le32(BIOS_0_SCRATCH);
589
590 aty_st_le32(BIOS_0_SCRATCH, 0x55555555);
591 if (aty_ld_le32(BIOS_0_SCRATCH) == 0x55555555) {
592 aty_st_le32(BIOS_0_SCRATCH, 0xAAAAAAAA);
593
594 if (aty_ld_le32(BIOS_0_SCRATCH) == 0xAAAAAAAA)
595 flag = 1;
596 }
597
598 aty_st_le32(BIOS_0_SCRATCH, val); // restore value
599 return flag;
600}
601
602
603/*
604 * Accelerator engine functions
605 */
606static void do_wait_for_fifo(u16 entries, struct aty128fb_par *par)
607{
608 int i;
609
610 for (;;) {
611 for (i = 0; i < 2000000; i++) {
612 par->fifo_slots = aty_ld_le32(GUI_STAT) & 0x0fff;
613 if (par->fifo_slots >= entries)
614 return;
615 }
616 aty128_reset_engine(par);
617 }
618}
619
620
621static void wait_for_idle(struct aty128fb_par *par)
622{
623 int i;
624
625 do_wait_for_fifo(64, par);
626
627 for (;;) {
628 for (i = 0; i < 2000000; i++) {
629 if (!(aty_ld_le32(GUI_STAT) & (1 << 31))) {
630 aty128_flush_pixel_cache(par);
631 par->blitter_may_be_busy = 0;
632 return;
633 }
634 }
635 aty128_reset_engine(par);
636 }
637}
638
639
640static void wait_for_fifo(u16 entries, struct aty128fb_par *par)
641{
642 if (par->fifo_slots < entries)
643 do_wait_for_fifo(64, par);
644 par->fifo_slots -= entries;
645}
646
647
648static void aty128_flush_pixel_cache(const struct aty128fb_par *par)
649{
650 int i;
651 u32 tmp;
652
653 tmp = aty_ld_le32(PC_NGUI_CTLSTAT);
654 tmp &= ~(0x00ff);
655 tmp |= 0x00ff;
656 aty_st_le32(PC_NGUI_CTLSTAT, tmp);
657
658 for (i = 0; i < 2000000; i++)
659 if (!(aty_ld_le32(PC_NGUI_CTLSTAT) & PC_BUSY))
660 break;
661}
662
663
664static void aty128_reset_engine(const struct aty128fb_par *par)
665{
666 u32 gen_reset_cntl, clock_cntl_index, mclk_cntl;
667
668 aty128_flush_pixel_cache(par);
669
670 clock_cntl_index = aty_ld_le32(CLOCK_CNTL_INDEX);
671 mclk_cntl = aty_ld_pll(MCLK_CNTL);
672
673 aty_st_pll(MCLK_CNTL, mclk_cntl | 0x00030000);
674
675 gen_reset_cntl = aty_ld_le32(GEN_RESET_CNTL);
676 aty_st_le32(GEN_RESET_CNTL, gen_reset_cntl | SOFT_RESET_GUI);
677 aty_ld_le32(GEN_RESET_CNTL);
678 aty_st_le32(GEN_RESET_CNTL, gen_reset_cntl & ~(SOFT_RESET_GUI));
679 aty_ld_le32(GEN_RESET_CNTL);
680
681 aty_st_pll(MCLK_CNTL, mclk_cntl);
682 aty_st_le32(CLOCK_CNTL_INDEX, clock_cntl_index);
683 aty_st_le32(GEN_RESET_CNTL, gen_reset_cntl);
684
685 /* use old pio mode */
686 aty_st_le32(PM4_BUFFER_CNTL, PM4_BUFFER_CNTL_NONPM4);
687
688 DBG("engine reset");
689}
690
691
692static void aty128_init_engine(struct aty128fb_par *par)
693{
694 u32 pitch_value;
695
696 wait_for_idle(par);
697
698 /* 3D scaler not spoken here */
699 wait_for_fifo(1, par);
700 aty_st_le32(SCALE_3D_CNTL, 0x00000000);
701
702 aty128_reset_engine(par);
703
704 pitch_value = par->crtc.pitch;
705 if (par->crtc.bpp == 24) {
706 pitch_value = pitch_value * 3;
707 }
708
709 wait_for_fifo(4, par);
710 /* setup engine offset registers */
711 aty_st_le32(DEFAULT_OFFSET, 0x00000000);
712
713 /* setup engine pitch registers */
714 aty_st_le32(DEFAULT_PITCH, pitch_value);
715
716 /* set the default scissor register to max dimensions */
717 aty_st_le32(DEFAULT_SC_BOTTOM_RIGHT, (0x1FFF << 16) | 0x1FFF);
718
719 /* set the drawing controls registers */
720 aty_st_le32(DP_GUI_MASTER_CNTL,
721 GMC_SRC_PITCH_OFFSET_DEFAULT |
722 GMC_DST_PITCH_OFFSET_DEFAULT |
723 GMC_SRC_CLIP_DEFAULT |
724 GMC_DST_CLIP_DEFAULT |
725 GMC_BRUSH_SOLIDCOLOR |
726 (depth_to_dst(par->crtc.depth) << 8) |
727 GMC_SRC_DSTCOLOR |
728 GMC_BYTE_ORDER_MSB_TO_LSB |
729 GMC_DP_CONVERSION_TEMP_6500 |
730 ROP3_PATCOPY |
731 GMC_DP_SRC_RECT |
732 GMC_3D_FCN_EN_CLR |
733 GMC_DST_CLR_CMP_FCN_CLEAR |
734 GMC_AUX_CLIP_CLEAR |
735 GMC_WRITE_MASK_SET);
736
737 wait_for_fifo(8, par);
738 /* clear the line drawing registers */
739 aty_st_le32(DST_BRES_ERR, 0);
740 aty_st_le32(DST_BRES_INC, 0);
741 aty_st_le32(DST_BRES_DEC, 0);
742
743 /* set brush color registers */
744 aty_st_le32(DP_BRUSH_FRGD_CLR, 0xFFFFFFFF); /* white */
745 aty_st_le32(DP_BRUSH_BKGD_CLR, 0x00000000); /* black */
746
747 /* set source color registers */
748 aty_st_le32(DP_SRC_FRGD_CLR, 0xFFFFFFFF); /* white */
749 aty_st_le32(DP_SRC_BKGD_CLR, 0x00000000); /* black */
750
751 /* default write mask */
752 aty_st_le32(DP_WRITE_MASK, 0xFFFFFFFF);
753
754 /* Wait for all the writes to be completed before returning */
755 wait_for_idle(par);
756}
757
758
759/* convert depth values to their register representation */
760static u32 depth_to_dst(u32 depth)
761{
762 if (depth <= 8)
763 return DST_8BPP;
764 else if (depth <= 15)
765 return DST_15BPP;
766 else if (depth == 16)
767 return DST_16BPP;
768 else if (depth <= 24)
769 return DST_24BPP;
770 else if (depth <= 32)
771 return DST_32BPP;
772
773 return -EINVAL;
774}
775
776/*
777 * PLL informations retreival
778 */
779
780
781#ifndef __sparc__
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -0800782static void __iomem *aty128_map_ROM(const struct aty128fb_par *par,
783 struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784{
785 u16 dptr;
786 u8 rom_type;
787 void __iomem *bios;
788 size_t rom_size;
789
790 /* Fix from ATI for problem with Rage128 hardware not leaving ROM enabled */
791 unsigned int temp;
792 temp = aty_ld_le32(RAGE128_MPP_TB_CONFIG);
793 temp &= 0x00ffffffu;
794 temp |= 0x04 << 24;
795 aty_st_le32(RAGE128_MPP_TB_CONFIG, temp);
796 temp = aty_ld_le32(RAGE128_MPP_TB_CONFIG);
797
798 bios = pci_map_rom(dev, &rom_size);
799
800 if (!bios) {
801 printk(KERN_ERR "aty128fb: ROM failed to map\n");
802 return NULL;
803 }
804
805 /* Very simple test to make sure it appeared */
806 if (BIOS_IN16(0) != 0xaa55) {
Olaf Hering3b4abff2005-09-09 13:10:06 -0700807 printk(KERN_DEBUG "aty128fb: Invalid ROM signature %x should "
808 " be 0xaa55\n", BIOS_IN16(0));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 goto failed;
810 }
811
812 /* Look for the PCI data to check the ROM type */
813 dptr = BIOS_IN16(0x18);
814
Emil Goode659f6752012-06-08 18:55:20 +0200815 /* Check the PCI data signature. If it's wrong, we still assume a normal
816 * x86 ROM for now, until I've verified this works everywhere.
817 * The goal here is more to phase out Open Firmware images.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 *
Emil Goode659f6752012-06-08 18:55:20 +0200819 * Currently, we only look at the first PCI data, we could iteratre and
820 * deal with them all, and we should use fb_bios_start relative to start
821 * of image and not relative start of ROM, but so far, I never found a
822 * dual-image ATI card.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 *
824 * typedef struct {
825 * u32 signature; + 0x00
826 * u16 vendor; + 0x04
827 * u16 device; + 0x06
828 * u16 reserved_1; + 0x08
829 * u16 dlen; + 0x0a
830 * u8 drevision; + 0x0c
831 * u8 class_hi; + 0x0d
832 * u16 class_lo; + 0x0e
833 * u16 ilen; + 0x10
834 * u16 irevision; + 0x12
835 * u8 type; + 0x14
836 * u8 indicator; + 0x15
837 * u16 reserved_2; + 0x16
838 * } pci_data_t;
839 */
840 if (BIOS_IN32(dptr) != (('R' << 24) | ('I' << 16) | ('C' << 8) | 'P')) {
841 printk(KERN_WARNING "aty128fb: PCI DATA signature in ROM incorrect: %08x\n",
842 BIOS_IN32(dptr));
843 goto anyway;
844 }
845 rom_type = BIOS_IN8(dptr + 0x14);
846 switch(rom_type) {
847 case 0:
848 printk(KERN_INFO "aty128fb: Found Intel x86 BIOS ROM Image\n");
849 break;
850 case 1:
851 printk(KERN_INFO "aty128fb: Found Open Firmware ROM Image\n");
852 goto failed;
853 case 2:
854 printk(KERN_INFO "aty128fb: Found HP PA-RISC ROM Image\n");
855 goto failed;
856 default:
Emil Goode659f6752012-06-08 18:55:20 +0200857 printk(KERN_INFO "aty128fb: Found unknown type %d ROM Image\n",
858 rom_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 goto failed;
860 }
861 anyway:
862 return bios;
863
864 failed:
865 pci_unmap_rom(dev, bios);
866 return NULL;
867}
868
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -0800869static void aty128_get_pllinfo(struct aty128fb_par *par,
870 unsigned char __iomem *bios)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871{
872 unsigned int bios_hdr;
873 unsigned int bios_pll;
874
875 bios_hdr = BIOS_IN16(0x48);
876 bios_pll = BIOS_IN16(bios_hdr + 0x30);
877
878 par->constants.ppll_max = BIOS_IN32(bios_pll + 0x16);
879 par->constants.ppll_min = BIOS_IN32(bios_pll + 0x12);
880 par->constants.xclk = BIOS_IN16(bios_pll + 0x08);
881 par->constants.ref_divider = BIOS_IN16(bios_pll + 0x10);
882 par->constants.ref_clk = BIOS_IN16(bios_pll + 0x0e);
883
884 DBG("ppll_max %d ppll_min %d xclk %d ref_divider %d ref clock %d\n",
885 par->constants.ppll_max, par->constants.ppll_min,
886 par->constants.xclk, par->constants.ref_divider,
887 par->constants.ref_clk);
888
889}
890
891#ifdef CONFIG_X86
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -0800892static void __iomem *aty128_find_mem_vbios(struct aty128fb_par *par)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893{
894 /* I simplified this code as we used to miss the signatures in
895 * a lot of case. It's now closer to XFree, we just don't check
896 * for signatures at all... Something better will have to be done
897 * if we end up having conflicts
898 */
899 u32 segstart;
900 unsigned char __iomem *rom_base = NULL;
901
902 for (segstart=0x000c0000; segstart<0x000f0000; segstart+=0x00001000) {
903 rom_base = ioremap(segstart, 0x10000);
904 if (rom_base == NULL)
905 return NULL;
906 if (readb(rom_base) == 0x55 && readb(rom_base + 1) == 0xaa)
907 break;
908 iounmap(rom_base);
909 rom_base = NULL;
910 }
911 return rom_base;
912}
913#endif
914#endif /* ndef(__sparc__) */
915
916/* fill in known card constants if pll_block is not available */
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -0800917static void aty128_timings(struct aty128fb_par *par)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918{
919#ifdef CONFIG_PPC_OF
920 /* instead of a table lookup, assume OF has properly
921 * setup the PLL registers and use their values
922 * to set the XCLK values and reference divider values */
923
924 u32 x_mpll_ref_fb_div;
925 u32 xclk_cntl;
926 u32 Nx, M;
927 unsigned PostDivSet[] = { 0, 1, 2, 4, 8, 3, 6, 12 };
928#endif
929
930 if (!par->constants.ref_clk)
931 par->constants.ref_clk = 2950;
932
933#ifdef CONFIG_PPC_OF
934 x_mpll_ref_fb_div = aty_ld_pll(X_MPLL_REF_FB_DIV);
935 xclk_cntl = aty_ld_pll(XCLK_CNTL) & 0x7;
936 Nx = (x_mpll_ref_fb_div & 0x00ff00) >> 8;
937 M = x_mpll_ref_fb_div & 0x0000ff;
938
939 par->constants.xclk = round_div((2 * Nx * par->constants.ref_clk),
940 (M * PostDivSet[xclk_cntl]));
941
942 par->constants.ref_divider =
943 aty_ld_pll(PPLL_REF_DIV) & PPLL_REF_DIV_MASK;
944#endif
945
946 if (!par->constants.ref_divider) {
947 par->constants.ref_divider = 0x3b;
948
949 aty_st_pll(X_MPLL_REF_FB_DIV, 0x004c4c1e);
950 aty_pll_writeupdate(par);
951 }
952 aty_st_pll(PPLL_REF_DIV, par->constants.ref_divider);
953 aty_pll_writeupdate(par);
954
955 /* from documentation */
956 if (!par->constants.ppll_min)
957 par->constants.ppll_min = 12500;
958 if (!par->constants.ppll_max)
959 par->constants.ppll_max = 25000; /* 23000 on some cards? */
960 if (!par->constants.xclk)
961 par->constants.xclk = 0x1d4d; /* same as mclk */
962
963 par->constants.fifo_width = 128;
964 par->constants.fifo_depth = 32;
965
966 switch (aty_ld_le32(MEM_CNTL) & 0x3) {
967 case 0:
968 par->mem = &sdr_128;
969 break;
970 case 1:
971 par->mem = &sdr_sgram;
972 break;
973 case 2:
974 par->mem = &ddr_sgram;
975 break;
976 default:
977 par->mem = &sdr_sgram;
978 }
979}
980
981
982
983/*
984 * CRTC programming
985 */
986
987/* Program the CRTC registers */
988static void aty128_set_crtc(const struct aty128_crtc *crtc,
989 const struct aty128fb_par *par)
990{
991 aty_st_le32(CRTC_GEN_CNTL, crtc->gen_cntl);
992 aty_st_le32(CRTC_H_TOTAL_DISP, crtc->h_total);
993 aty_st_le32(CRTC_H_SYNC_STRT_WID, crtc->h_sync_strt_wid);
994 aty_st_le32(CRTC_V_TOTAL_DISP, crtc->v_total);
995 aty_st_le32(CRTC_V_SYNC_STRT_WID, crtc->v_sync_strt_wid);
996 aty_st_le32(CRTC_PITCH, crtc->pitch);
997 aty_st_le32(CRTC_OFFSET, crtc->offset);
998 aty_st_le32(CRTC_OFFSET_CNTL, crtc->offset_cntl);
999 /* Disable ATOMIC updating. Is this the right place? */
1000 aty_st_pll(PPLL_CNTL, aty_ld_pll(PPLL_CNTL) & ~(0x00030000));
1001}
1002
1003
1004static int aty128_var_to_crtc(const struct fb_var_screeninfo *var,
1005 struct aty128_crtc *crtc,
1006 const struct aty128fb_par *par)
1007{
1008 u32 xres, yres, vxres, vyres, xoffset, yoffset, bpp, dst;
1009 u32 left, right, upper, lower, hslen, vslen, sync, vmode;
1010 u32 h_total, h_disp, h_sync_strt, h_sync_wid, h_sync_pol;
1011 u32 v_total, v_disp, v_sync_strt, v_sync_wid, v_sync_pol, c_sync;
1012 u32 depth, bytpp;
1013 u8 mode_bytpp[7] = { 0, 0, 1, 2, 2, 3, 4 };
1014
1015 /* input */
1016 xres = var->xres;
1017 yres = var->yres;
1018 vxres = var->xres_virtual;
1019 vyres = var->yres_virtual;
1020 xoffset = var->xoffset;
1021 yoffset = var->yoffset;
1022 bpp = var->bits_per_pixel;
1023 left = var->left_margin;
1024 right = var->right_margin;
1025 upper = var->upper_margin;
1026 lower = var->lower_margin;
1027 hslen = var->hsync_len;
1028 vslen = var->vsync_len;
1029 sync = var->sync;
1030 vmode = var->vmode;
1031
1032 if (bpp != 16)
1033 depth = bpp;
1034 else
1035 depth = (var->green.length == 6) ? 16 : 15;
1036
1037 /* check for mode eligibility
1038 * accept only non interlaced modes */
1039 if ((vmode & FB_VMODE_MASK) != FB_VMODE_NONINTERLACED)
1040 return -EINVAL;
1041
1042 /* convert (and round up) and validate */
1043 xres = (xres + 7) & ~7;
1044 xoffset = (xoffset + 7) & ~7;
1045
1046 if (vxres < xres + xoffset)
1047 vxres = xres + xoffset;
1048
1049 if (vyres < yres + yoffset)
1050 vyres = yres + yoffset;
1051
1052 /* convert depth into ATI register depth */
1053 dst = depth_to_dst(depth);
1054
1055 if (dst == -EINVAL) {
1056 printk(KERN_ERR "aty128fb: Invalid depth or RGBA\n");
1057 return -EINVAL;
1058 }
1059
1060 /* convert register depth to bytes per pixel */
1061 bytpp = mode_bytpp[dst];
1062
1063 /* make sure there is enough video ram for the mode */
1064 if ((u32)(vxres * vyres * bytpp) > par->vram_size) {
1065 printk(KERN_ERR "aty128fb: Not enough memory for mode\n");
1066 return -EINVAL;
1067 }
1068
1069 h_disp = (xres >> 3) - 1;
1070 h_total = (((xres + right + hslen + left) >> 3) - 1) & 0xFFFFL;
1071
1072 v_disp = yres - 1;
1073 v_total = (yres + upper + vslen + lower - 1) & 0xFFFFL;
1074
1075 /* check to make sure h_total and v_total are in range */
1076 if (((h_total >> 3) - 1) > 0x1ff || (v_total - 1) > 0x7FF) {
1077 printk(KERN_ERR "aty128fb: invalid width ranges\n");
1078 return -EINVAL;
1079 }
1080
1081 h_sync_wid = (hslen + 7) >> 3;
1082 if (h_sync_wid == 0)
1083 h_sync_wid = 1;
1084 else if (h_sync_wid > 0x3f) /* 0x3f = max hwidth */
1085 h_sync_wid = 0x3f;
1086
1087 h_sync_strt = (h_disp << 3) + right;
1088
1089 v_sync_wid = vslen;
1090 if (v_sync_wid == 0)
1091 v_sync_wid = 1;
1092 else if (v_sync_wid > 0x1f) /* 0x1f = max vwidth */
1093 v_sync_wid = 0x1f;
1094
1095 v_sync_strt = v_disp + lower;
1096
1097 h_sync_pol = sync & FB_SYNC_HOR_HIGH_ACT ? 0 : 1;
1098 v_sync_pol = sync & FB_SYNC_VERT_HIGH_ACT ? 0 : 1;
1099
1100 c_sync = sync & FB_SYNC_COMP_HIGH_ACT ? (1 << 4) : 0;
1101
1102 crtc->gen_cntl = 0x3000000L | c_sync | (dst << 8);
1103
1104 crtc->h_total = h_total | (h_disp << 16);
1105 crtc->v_total = v_total | (v_disp << 16);
1106
1107 crtc->h_sync_strt_wid = h_sync_strt | (h_sync_wid << 16) |
1108 (h_sync_pol << 23);
1109 crtc->v_sync_strt_wid = v_sync_strt | (v_sync_wid << 16) |
1110 (v_sync_pol << 23);
1111
1112 crtc->pitch = vxres >> 3;
1113
1114 crtc->offset = 0;
1115
1116 if ((var->activate & FB_ACTIVATE_MASK) == FB_ACTIVATE_NOW)
1117 crtc->offset_cntl = 0x00010000;
1118 else
1119 crtc->offset_cntl = 0;
1120
1121 crtc->vxres = vxres;
1122 crtc->vyres = vyres;
1123 crtc->xoffset = xoffset;
1124 crtc->yoffset = yoffset;
1125 crtc->depth = depth;
1126 crtc->bpp = bpp;
1127
1128 return 0;
1129}
1130
1131
1132static int aty128_pix_width_to_var(int pix_width, struct fb_var_screeninfo *var)
1133{
1134
1135 /* fill in pixel info */
1136 var->red.msb_right = 0;
1137 var->green.msb_right = 0;
1138 var->blue.offset = 0;
1139 var->blue.msb_right = 0;
1140 var->transp.offset = 0;
1141 var->transp.length = 0;
1142 var->transp.msb_right = 0;
1143 switch (pix_width) {
1144 case CRTC_PIX_WIDTH_8BPP:
1145 var->bits_per_pixel = 8;
1146 var->red.offset = 0;
1147 var->red.length = 8;
1148 var->green.offset = 0;
1149 var->green.length = 8;
1150 var->blue.length = 8;
1151 break;
1152 case CRTC_PIX_WIDTH_15BPP:
1153 var->bits_per_pixel = 16;
1154 var->red.offset = 10;
1155 var->red.length = 5;
1156 var->green.offset = 5;
1157 var->green.length = 5;
1158 var->blue.length = 5;
1159 break;
1160 case CRTC_PIX_WIDTH_16BPP:
1161 var->bits_per_pixel = 16;
1162 var->red.offset = 11;
1163 var->red.length = 5;
1164 var->green.offset = 5;
1165 var->green.length = 6;
1166 var->blue.length = 5;
1167 break;
1168 case CRTC_PIX_WIDTH_24BPP:
1169 var->bits_per_pixel = 24;
1170 var->red.offset = 16;
1171 var->red.length = 8;
1172 var->green.offset = 8;
1173 var->green.length = 8;
1174 var->blue.length = 8;
1175 break;
1176 case CRTC_PIX_WIDTH_32BPP:
1177 var->bits_per_pixel = 32;
1178 var->red.offset = 16;
1179 var->red.length = 8;
1180 var->green.offset = 8;
1181 var->green.length = 8;
1182 var->blue.length = 8;
1183 var->transp.offset = 24;
1184 var->transp.length = 8;
1185 break;
1186 default:
1187 printk(KERN_ERR "aty128fb: Invalid pixel width\n");
1188 return -EINVAL;
1189 }
1190
1191 return 0;
1192}
1193
1194
1195static int aty128_crtc_to_var(const struct aty128_crtc *crtc,
1196 struct fb_var_screeninfo *var)
1197{
1198 u32 xres, yres, left, right, upper, lower, hslen, vslen, sync;
1199 u32 h_total, h_disp, h_sync_strt, h_sync_dly, h_sync_wid, h_sync_pol;
1200 u32 v_total, v_disp, v_sync_strt, v_sync_wid, v_sync_pol, c_sync;
1201 u32 pix_width;
1202
1203 /* fun with masking */
1204 h_total = crtc->h_total & 0x1ff;
1205 h_disp = (crtc->h_total >> 16) & 0xff;
1206 h_sync_strt = (crtc->h_sync_strt_wid >> 3) & 0x1ff;
1207 h_sync_dly = crtc->h_sync_strt_wid & 0x7;
1208 h_sync_wid = (crtc->h_sync_strt_wid >> 16) & 0x3f;
1209 h_sync_pol = (crtc->h_sync_strt_wid >> 23) & 0x1;
1210 v_total = crtc->v_total & 0x7ff;
1211 v_disp = (crtc->v_total >> 16) & 0x7ff;
1212 v_sync_strt = crtc->v_sync_strt_wid & 0x7ff;
1213 v_sync_wid = (crtc->v_sync_strt_wid >> 16) & 0x1f;
1214 v_sync_pol = (crtc->v_sync_strt_wid >> 23) & 0x1;
1215 c_sync = crtc->gen_cntl & CRTC_CSYNC_EN ? 1 : 0;
1216 pix_width = crtc->gen_cntl & CRTC_PIX_WIDTH_MASK;
1217
1218 /* do conversions */
1219 xres = (h_disp + 1) << 3;
1220 yres = v_disp + 1;
1221 left = ((h_total - h_sync_strt - h_sync_wid) << 3) - h_sync_dly;
1222 right = ((h_sync_strt - h_disp) << 3) + h_sync_dly;
1223 hslen = h_sync_wid << 3;
1224 upper = v_total - v_sync_strt - v_sync_wid;
1225 lower = v_sync_strt - v_disp;
1226 vslen = v_sync_wid;
1227 sync = (h_sync_pol ? 0 : FB_SYNC_HOR_HIGH_ACT) |
1228 (v_sync_pol ? 0 : FB_SYNC_VERT_HIGH_ACT) |
1229 (c_sync ? FB_SYNC_COMP_HIGH_ACT : 0);
1230
1231 aty128_pix_width_to_var(pix_width, var);
1232
1233 var->xres = xres;
1234 var->yres = yres;
1235 var->xres_virtual = crtc->vxres;
1236 var->yres_virtual = crtc->vyres;
1237 var->xoffset = crtc->xoffset;
1238 var->yoffset = crtc->yoffset;
1239 var->left_margin = left;
1240 var->right_margin = right;
1241 var->upper_margin = upper;
1242 var->lower_margin = lower;
1243 var->hsync_len = hslen;
1244 var->vsync_len = vslen;
1245 var->sync = sync;
1246 var->vmode = FB_VMODE_NONINTERLACED;
1247
1248 return 0;
1249}
1250
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251static void aty128_set_crt_enable(struct aty128fb_par *par, int on)
1252{
1253 if (on) {
Emil Goode659f6752012-06-08 18:55:20 +02001254 aty_st_le32(CRTC_EXT_CNTL, aty_ld_le32(CRTC_EXT_CNTL) |
1255 CRT_CRTC_ON);
1256 aty_st_le32(DAC_CNTL, (aty_ld_le32(DAC_CNTL) |
1257 DAC_PALETTE2_SNOOP_EN));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258 } else
Emil Goode659f6752012-06-08 18:55:20 +02001259 aty_st_le32(CRTC_EXT_CNTL, aty_ld_le32(CRTC_EXT_CNTL) &
1260 ~CRT_CRTC_ON);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261}
1262
1263static void aty128_set_lcd_enable(struct aty128fb_par *par, int on)
1264{
1265 u32 reg;
Michael Hanselmann5474c122006-06-25 05:47:08 -07001266#ifdef CONFIG_FB_ATY128_BACKLIGHT
1267 struct fb_info *info = pci_get_drvdata(par->pdev);
1268#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269
1270 if (on) {
1271 reg = aty_ld_le32(LVDS_GEN_CNTL);
1272 reg |= LVDS_ON | LVDS_EN | LVDS_BLON | LVDS_DIGION;
1273 reg &= ~LVDS_DISPLAY_DIS;
1274 aty_st_le32(LVDS_GEN_CNTL, reg);
Michael Hanselmann5474c122006-06-25 05:47:08 -07001275#ifdef CONFIG_FB_ATY128_BACKLIGHT
Michael Hanselmanne01af032006-07-10 04:44:45 -07001276 aty128_bl_set_power(info, FB_BLANK_UNBLANK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277#endif
1278 } else {
Michael Hanselmann5474c122006-06-25 05:47:08 -07001279#ifdef CONFIG_FB_ATY128_BACKLIGHT
Michael Hanselmanne01af032006-07-10 04:44:45 -07001280 aty128_bl_set_power(info, FB_BLANK_POWERDOWN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281#endif
1282 reg = aty_ld_le32(LVDS_GEN_CNTL);
1283 reg |= LVDS_DISPLAY_DIS;
1284 aty_st_le32(LVDS_GEN_CNTL, reg);
1285 mdelay(100);
1286 reg &= ~(LVDS_ON /*| LVDS_EN*/);
1287 aty_st_le32(LVDS_GEN_CNTL, reg);
1288 }
1289}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290
Emil Goode659f6752012-06-08 18:55:20 +02001291static void aty128_set_pll(struct aty128_pll *pll,
1292 const struct aty128fb_par *par)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293{
1294 u32 div3;
1295
1296 unsigned char post_conv[] = /* register values for post dividers */
1297 { 2, 0, 1, 4, 2, 2, 6, 2, 3, 2, 2, 2, 7 };
1298
1299 /* select PPLL_DIV_3 */
1300 aty_st_le32(CLOCK_CNTL_INDEX, aty_ld_le32(CLOCK_CNTL_INDEX) | (3 << 8));
1301
1302 /* reset PLL */
1303 aty_st_pll(PPLL_CNTL,
1304 aty_ld_pll(PPLL_CNTL) | PPLL_RESET | PPLL_ATOMIC_UPDATE_EN);
1305
1306 /* write the reference divider */
1307 aty_pll_wait_readupdate(par);
1308 aty_st_pll(PPLL_REF_DIV, par->constants.ref_divider & 0x3ff);
1309 aty_pll_writeupdate(par);
1310
1311 div3 = aty_ld_pll(PPLL_DIV_3);
1312 div3 &= ~PPLL_FB3_DIV_MASK;
1313 div3 |= pll->feedback_divider;
1314 div3 &= ~PPLL_POST3_DIV_MASK;
1315 div3 |= post_conv[pll->post_divider] << 16;
1316
1317 /* write feedback and post dividers */
1318 aty_pll_wait_readupdate(par);
1319 aty_st_pll(PPLL_DIV_3, div3);
1320 aty_pll_writeupdate(par);
1321
1322 aty_pll_wait_readupdate(par);
1323 aty_st_pll(HTOTAL_CNTL, 0); /* no horiz crtc adjustment */
1324 aty_pll_writeupdate(par);
1325
1326 /* clear the reset, just in case */
1327 aty_st_pll(PPLL_CNTL, aty_ld_pll(PPLL_CNTL) & ~PPLL_RESET);
1328}
1329
1330
1331static int aty128_var_to_pll(u32 period_in_ps, struct aty128_pll *pll,
1332 const struct aty128fb_par *par)
1333{
1334 const struct aty128_constants c = par->constants;
1335 unsigned char post_dividers[] = {1,2,4,8,3,6,12};
1336 u32 output_freq;
1337 u32 vclk; /* in .01 MHz */
Antonino A. Daplas8e650982006-03-11 03:27:27 -08001338 int i = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 u32 n, d;
1340
1341 vclk = 100000000 / period_in_ps; /* convert units to 10 kHz */
1342
1343 /* adjust pixel clock if necessary */
1344 if (vclk > c.ppll_max)
1345 vclk = c.ppll_max;
1346 if (vclk * 12 < c.ppll_min)
1347 vclk = c.ppll_min/12;
1348
1349 /* now, find an acceptable divider */
Roel Kluin816664f2008-07-23 21:31:17 -07001350 for (i = 0; i < ARRAY_SIZE(post_dividers); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 output_freq = post_dividers[i] * vclk;
Antonino A. Daplas8e650982006-03-11 03:27:27 -08001352 if (output_freq >= c.ppll_min && output_freq <= c.ppll_max) {
1353 pll->post_divider = post_dividers[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354 break;
Antonino A. Daplas8e650982006-03-11 03:27:27 -08001355 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 }
1357
Roel Kluin816664f2008-07-23 21:31:17 -07001358 if (i == ARRAY_SIZE(post_dividers))
Jeff Garzikfd717682006-12-08 02:40:17 -08001359 return -EINVAL;
1360
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 /* calculate feedback divider */
1362 n = c.ref_divider * output_freq;
1363 d = c.ref_clk;
1364
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 pll->feedback_divider = round_div(n, d);
1366 pll->vclk = vclk;
1367
1368 DBG("post %d feedback %d vlck %d output %d ref_divider %d "
1369 "vclk_per: %d\n", pll->post_divider,
1370 pll->feedback_divider, vclk, output_freq,
1371 c.ref_divider, period_in_ps);
1372
1373 return 0;
1374}
1375
1376
Emil Goode659f6752012-06-08 18:55:20 +02001377static int aty128_pll_to_var(const struct aty128_pll *pll,
1378 struct fb_var_screeninfo *var)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379{
1380 var->pixclock = 100000000 / pll->vclk;
1381
1382 return 0;
1383}
1384
1385
1386static void aty128_set_fifo(const struct aty128_ddafifo *dsp,
1387 const struct aty128fb_par *par)
1388{
1389 aty_st_le32(DDA_CONFIG, dsp->dda_config);
1390 aty_st_le32(DDA_ON_OFF, dsp->dda_on_off);
1391}
1392
1393
1394static int aty128_ddafifo(struct aty128_ddafifo *dsp,
1395 const struct aty128_pll *pll,
1396 u32 depth,
1397 const struct aty128fb_par *par)
1398{
1399 const struct aty128_meminfo *m = par->mem;
1400 u32 xclk = par->constants.xclk;
1401 u32 fifo_width = par->constants.fifo_width;
1402 u32 fifo_depth = par->constants.fifo_depth;
1403 s32 x, b, p, ron, roff;
1404 u32 n, d, bpp;
1405
1406 /* round up to multiple of 8 */
1407 bpp = (depth+7) & ~7;
1408
1409 n = xclk * fifo_width;
1410 d = pll->vclk * bpp;
1411 x = round_div(n, d);
1412
1413 ron = 4 * m->MB +
1414 3 * ((m->Trcd - 2 > 0) ? m->Trcd - 2 : 0) +
1415 2 * m->Trp +
1416 m->Twr +
1417 m->CL +
1418 m->Tr2w +
1419 x;
1420
1421 DBG("x %x\n", x);
1422
1423 b = 0;
1424 while (x) {
1425 x >>= 1;
1426 b++;
1427 }
1428 p = b + 1;
1429
1430 ron <<= (11 - p);
1431
1432 n <<= (11 - p);
1433 x = round_div(n, d);
1434 roff = x * (fifo_depth - 4);
1435
1436 if ((ron + m->Rloop) >= roff) {
1437 printk(KERN_ERR "aty128fb: Mode out of range!\n");
1438 return -EINVAL;
1439 }
1440
1441 DBG("p: %x rloop: %x x: %x ron: %x roff: %x\n",
1442 p, m->Rloop, x, ron, roff);
1443
1444 dsp->dda_config = p << 16 | m->Rloop << 20 | x;
1445 dsp->dda_on_off = ron << 16 | roff;
1446
1447 return 0;
1448}
1449
1450
1451/*
1452 * This actually sets the video mode.
1453 */
1454static int aty128fb_set_par(struct fb_info *info)
1455{
1456 struct aty128fb_par *par = info->par;
1457 u32 config;
1458 int err;
1459
1460 if ((err = aty128_decode_var(&info->var, par)) != 0)
1461 return err;
1462
1463 if (par->blitter_may_be_busy)
1464 wait_for_idle(par);
1465
1466 /* clear all registers that may interfere with mode setting */
1467 aty_st_le32(OVR_CLR, 0);
1468 aty_st_le32(OVR_WID_LEFT_RIGHT, 0);
1469 aty_st_le32(OVR_WID_TOP_BOTTOM, 0);
1470 aty_st_le32(OV0_SCALE_CNTL, 0);
1471 aty_st_le32(MPP_TB_CONFIG, 0);
1472 aty_st_le32(MPP_GP_CONFIG, 0);
1473 aty_st_le32(SUBPIC_CNTL, 0);
1474 aty_st_le32(VIPH_CONTROL, 0);
1475 aty_st_le32(I2C_CNTL_1, 0); /* turn off i2c */
1476 aty_st_le32(GEN_INT_CNTL, 0); /* turn off interrupts */
1477 aty_st_le32(CAP0_TRIG_CNTL, 0);
1478 aty_st_le32(CAP1_TRIG_CNTL, 0);
1479
1480 aty_st_8(CRTC_EXT_CNTL + 1, 4); /* turn video off */
1481
1482 aty128_set_crtc(&par->crtc, par);
1483 aty128_set_pll(&par->pll, par);
1484 aty128_set_fifo(&par->fifo_reg, par);
1485
Randy Dunlapfe861752009-02-04 15:12:20 -08001486 config = aty_ld_le32(CNFG_CNTL) & ~3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487
1488#if defined(__BIG_ENDIAN)
1489 if (par->crtc.bpp == 32)
1490 config |= 2; /* make aperture do 32 bit swapping */
1491 else if (par->crtc.bpp == 16)
1492 config |= 1; /* make aperture do 16 bit swapping */
1493#endif
1494
Randy Dunlapfe861752009-02-04 15:12:20 -08001495 aty_st_le32(CNFG_CNTL, config);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496 aty_st_8(CRTC_EXT_CNTL + 1, 0); /* turn the video back on */
1497
1498 info->fix.line_length = (par->crtc.vxres * par->crtc.bpp) >> 3;
1499 info->fix.visual = par->crtc.bpp == 8 ? FB_VISUAL_PSEUDOCOLOR
1500 : FB_VISUAL_DIRECTCOLOR;
1501
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502 if (par->chip_gen == rage_M3) {
1503 aty128_set_crt_enable(par, par->crt_on);
1504 aty128_set_lcd_enable(par, par->lcd_on);
1505 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 if (par->accel_flags & FB_ACCELF_TEXT)
1507 aty128_init_engine(par);
1508
1509#ifdef CONFIG_BOOTX_TEXT
1510 btext_update_display(info->fix.smem_start,
1511 (((par->crtc.h_total>>16) & 0xff)+1)*8,
1512 ((par->crtc.v_total>>16) & 0x7ff)+1,
1513 par->crtc.bpp,
1514 par->crtc.vxres*par->crtc.bpp/8);
1515#endif /* CONFIG_BOOTX_TEXT */
1516
1517 return 0;
1518}
1519
1520/*
1521 * encode/decode the User Defined Part of the Display
1522 */
1523
Emil Goode659f6752012-06-08 18:55:20 +02001524static int aty128_decode_var(struct fb_var_screeninfo *var,
1525 struct aty128fb_par *par)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526{
1527 int err;
1528 struct aty128_crtc crtc;
1529 struct aty128_pll pll;
1530 struct aty128_ddafifo fifo_reg;
1531
1532 if ((err = aty128_var_to_crtc(var, &crtc, par)))
1533 return err;
1534
1535 if ((err = aty128_var_to_pll(var->pixclock, &pll, par)))
1536 return err;
1537
1538 if ((err = aty128_ddafifo(&fifo_reg, &pll, crtc.depth, par)))
1539 return err;
1540
1541 par->crtc = crtc;
1542 par->pll = pll;
1543 par->fifo_reg = fifo_reg;
1544 par->accel_flags = var->accel_flags;
1545
1546 return 0;
1547}
1548
1549
1550static int aty128_encode_var(struct fb_var_screeninfo *var,
1551 const struct aty128fb_par *par)
1552{
1553 int err;
1554
1555 if ((err = aty128_crtc_to_var(&par->crtc, var)))
1556 return err;
1557
1558 if ((err = aty128_pll_to_var(&par->pll, var)))
1559 return err;
1560
1561 var->nonstd = 0;
1562 var->activate = 0;
1563
1564 var->height = -1;
1565 var->width = -1;
1566 var->accel_flags = par->accel_flags;
1567
1568 return 0;
1569}
1570
1571
Emil Goode659f6752012-06-08 18:55:20 +02001572static int aty128fb_check_var(struct fb_var_screeninfo *var,
1573 struct fb_info *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574{
1575 struct aty128fb_par par;
1576 int err;
1577
1578 par = *(struct aty128fb_par *)info->par;
1579 if ((err = aty128_decode_var(var, &par)) != 0)
1580 return err;
1581 aty128_encode_var(var, &par);
1582 return 0;
1583}
1584
1585
1586/*
1587 * Pan or Wrap the Display
1588 */
Emil Goode659f6752012-06-08 18:55:20 +02001589static int aty128fb_pan_display(struct fb_var_screeninfo *var,
1590 struct fb_info *fb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591{
1592 struct aty128fb_par *par = fb->par;
1593 u32 xoffset, yoffset;
1594 u32 offset;
1595 u32 xres, yres;
1596
1597 xres = (((par->crtc.h_total >> 16) & 0xff) + 1) << 3;
1598 yres = ((par->crtc.v_total >> 16) & 0x7ff) + 1;
1599
1600 xoffset = (var->xoffset +7) & ~7;
1601 yoffset = var->yoffset;
1602
1603 if (xoffset+xres > par->crtc.vxres || yoffset+yres > par->crtc.vyres)
1604 return -EINVAL;
1605
1606 par->crtc.xoffset = xoffset;
1607 par->crtc.yoffset = yoffset;
1608
Emil Goode659f6752012-06-08 18:55:20 +02001609 offset = ((yoffset * par->crtc.vxres + xoffset) * (par->crtc.bpp >> 3))
1610 & ~7;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611
1612 if (par->crtc.bpp == 24)
1613 offset += 8 * (offset % 3); /* Must be multiple of 8 and 3 */
1614
1615 aty_st_le32(CRTC_OFFSET, offset);
1616
1617 return 0;
1618}
1619
1620
1621/*
1622 * Helper function to store a single palette register
1623 */
1624static void aty128_st_pal(u_int regno, u_int red, u_int green, u_int blue,
1625 struct aty128fb_par *par)
1626{
1627 if (par->chip_gen == rage_M3) {
1628#if 0
1629 /* Note: For now, on M3, we set palette on both heads, which may
1630 * be useless. Can someone with a M3 check this ?
1631 *
1632 * This code would still be useful if using the second CRTC to
1633 * do mirroring
1634 */
1635
Emil Goode659f6752012-06-08 18:55:20 +02001636 aty_st_le32(DAC_CNTL, aty_ld_le32(DAC_CNTL) |
1637 DAC_PALETTE_ACCESS_CNTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638 aty_st_8(PALETTE_INDEX, regno);
1639 aty_st_le32(PALETTE_DATA, (red<<16)|(green<<8)|blue);
1640#endif
Emil Goode659f6752012-06-08 18:55:20 +02001641 aty_st_le32(DAC_CNTL, aty_ld_le32(DAC_CNTL) &
1642 ~DAC_PALETTE_ACCESS_CNTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643 }
1644
1645 aty_st_8(PALETTE_INDEX, regno);
1646 aty_st_le32(PALETTE_DATA, (red<<16)|(green<<8)|blue);
1647}
1648
1649static int aty128fb_sync(struct fb_info *info)
1650{
1651 struct aty128fb_par *par = info->par;
1652
1653 if (par->blitter_may_be_busy)
1654 wait_for_idle(par);
1655 return 0;
1656}
1657
1658#ifndef MODULE
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -08001659static int aty128fb_setup(char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660{
1661 char *this_opt;
1662
1663 if (!options || !*options)
1664 return 0;
1665
1666 while ((this_opt = strsep(&options, ",")) != NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 if (!strncmp(this_opt, "lcd:", 4)) {
1668 default_lcd_on = simple_strtoul(this_opt+4, NULL, 0);
1669 continue;
1670 } else if (!strncmp(this_opt, "crt:", 4)) {
1671 default_crt_on = simple_strtoul(this_opt+4, NULL, 0);
1672 continue;
Richard Purdie202d4e62007-03-03 17:43:52 +00001673 } else if (!strncmp(this_opt, "backlight:", 10)) {
1674 backlight = simple_strtoul(this_opt+10, NULL, 0);
1675 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677#ifdef CONFIG_MTRR
1678 if(!strncmp(this_opt, "nomtrr", 6)) {
1679 mtrr = 0;
1680 continue;
1681 }
1682#endif
1683#ifdef CONFIG_PPC_PMAC
1684 /* vmode and cmode deprecated */
1685 if (!strncmp(this_opt, "vmode:", 6)) {
1686 unsigned int vmode = simple_strtoul(this_opt+6, NULL, 0);
1687 if (vmode > 0 && vmode <= VMODE_MAX)
1688 default_vmode = vmode;
1689 continue;
1690 } else if (!strncmp(this_opt, "cmode:", 6)) {
1691 unsigned int cmode = simple_strtoul(this_opt+6, NULL, 0);
1692 switch (cmode) {
1693 case 0:
1694 case 8:
1695 default_cmode = CMODE_8;
1696 break;
1697 case 15:
1698 case 16:
1699 default_cmode = CMODE_16;
1700 break;
1701 case 24:
1702 case 32:
1703 default_cmode = CMODE_32;
1704 break;
1705 }
1706 continue;
1707 }
1708#endif /* CONFIG_PPC_PMAC */
1709 mode_option = this_opt;
1710 }
1711 return 0;
1712}
1713#endif /* MODULE */
1714
Michael Hanselmann5474c122006-06-25 05:47:08 -07001715/* Backlight */
1716#ifdef CONFIG_FB_ATY128_BACKLIGHT
1717#define MAX_LEVEL 0xFF
1718
Michael Hanselmann5474c122006-06-25 05:47:08 -07001719static int aty128_bl_get_level_brightness(struct aty128fb_par *par,
1720 int level)
1721{
1722 struct fb_info *info = pci_get_drvdata(par->pdev);
1723 int atylevel;
1724
1725 /* Get and convert the value */
Richard Purdie37ce69a2007-02-10 14:10:33 +00001726 /* No locking of bl_curve since we read a single value */
Michael Hanselmann5474c122006-06-25 05:47:08 -07001727 atylevel = MAX_LEVEL -
1728 (info->bl_curve[level] * FB_BACKLIGHT_MAX / MAX_LEVEL);
Michael Hanselmann5474c122006-06-25 05:47:08 -07001729
1730 if (atylevel < 0)
1731 atylevel = 0;
1732 else if (atylevel > MAX_LEVEL)
1733 atylevel = MAX_LEVEL;
1734
1735 return atylevel;
1736}
1737
1738/* We turn off the LCD completely instead of just dimming the backlight.
1739 * This provides greater power saving and the display is useless without
1740 * backlight anyway
1741 */
1742#define BACKLIGHT_LVDS_OFF
1743/* That one prevents proper CRT output with LCD off */
1744#undef BACKLIGHT_DAC_OFF
1745
Richard Purdie37ce69a2007-02-10 14:10:33 +00001746static int aty128_bl_update_status(struct backlight_device *bd)
Michael Hanselmann5474c122006-06-25 05:47:08 -07001747{
Richard Purdie655bfd72007-07-09 12:17:24 +01001748 struct aty128fb_par *par = bl_get_data(bd);
Michael Hanselmann5474c122006-06-25 05:47:08 -07001749 unsigned int reg = aty_ld_le32(LVDS_GEN_CNTL);
1750 int level;
1751
Richard Purdie599a52d2007-02-10 23:07:48 +00001752 if (bd->props.power != FB_BLANK_UNBLANK ||
1753 bd->props.fb_blank != FB_BLANK_UNBLANK ||
Michael Hanselmann5474c122006-06-25 05:47:08 -07001754 !par->lcd_on)
1755 level = 0;
1756 else
Richard Purdie599a52d2007-02-10 23:07:48 +00001757 level = bd->props.brightness;
Michael Hanselmann5474c122006-06-25 05:47:08 -07001758
1759 reg |= LVDS_BL_MOD_EN | LVDS_BLON;
1760 if (level > 0) {
1761 reg |= LVDS_DIGION;
1762 if (!(reg & LVDS_ON)) {
1763 reg &= ~LVDS_BLON;
1764 aty_st_le32(LVDS_GEN_CNTL, reg);
1765 aty_ld_le32(LVDS_GEN_CNTL);
1766 mdelay(10);
1767 reg |= LVDS_BLON;
1768 aty_st_le32(LVDS_GEN_CNTL, reg);
1769 }
1770 reg &= ~LVDS_BL_MOD_LEVEL_MASK;
Emil Goode659f6752012-06-08 18:55:20 +02001771 reg |= (aty128_bl_get_level_brightness(par, level) <<
1772 LVDS_BL_MOD_LEVEL_SHIFT);
Michael Hanselmann5474c122006-06-25 05:47:08 -07001773#ifdef BACKLIGHT_LVDS_OFF
1774 reg |= LVDS_ON | LVDS_EN;
1775 reg &= ~LVDS_DISPLAY_DIS;
1776#endif
1777 aty_st_le32(LVDS_GEN_CNTL, reg);
1778#ifdef BACKLIGHT_DAC_OFF
1779 aty_st_le32(DAC_CNTL, aty_ld_le32(DAC_CNTL) & (~DAC_PDWN));
1780#endif
1781 } else {
1782 reg &= ~LVDS_BL_MOD_LEVEL_MASK;
Emil Goode659f6752012-06-08 18:55:20 +02001783 reg |= (aty128_bl_get_level_brightness(par, 0) <<
1784 LVDS_BL_MOD_LEVEL_SHIFT);
Michael Hanselmann5474c122006-06-25 05:47:08 -07001785#ifdef BACKLIGHT_LVDS_OFF
1786 reg |= LVDS_DISPLAY_DIS;
1787 aty_st_le32(LVDS_GEN_CNTL, reg);
1788 aty_ld_le32(LVDS_GEN_CNTL);
1789 udelay(10);
1790 reg &= ~(LVDS_ON | LVDS_EN | LVDS_BLON | LVDS_DIGION);
1791#endif
1792 aty_st_le32(LVDS_GEN_CNTL, reg);
1793#ifdef BACKLIGHT_DAC_OFF
1794 aty_st_le32(DAC_CNTL, aty_ld_le32(DAC_CNTL) | DAC_PDWN);
1795#endif
1796 }
1797
1798 return 0;
1799}
1800
1801static int aty128_bl_get_brightness(struct backlight_device *bd)
1802{
Richard Purdie599a52d2007-02-10 23:07:48 +00001803 return bd->props.brightness;
Michael Hanselmann5474c122006-06-25 05:47:08 -07001804}
1805
Lionel Debrouxacc24722010-11-16 14:14:02 +01001806static const struct backlight_ops aty128_bl_data = {
Michael Hanselmann5474c122006-06-25 05:47:08 -07001807 .get_brightness = aty128_bl_get_brightness,
1808 .update_status = aty128_bl_update_status,
Michael Hanselmann5474c122006-06-25 05:47:08 -07001809};
1810
Michael Hanselmanne01af032006-07-10 04:44:45 -07001811static void aty128_bl_set_power(struct fb_info *info, int power)
1812{
Benjamin Herrenschmidta9303632006-08-31 21:27:54 -07001813 if (info->bl_dev) {
Richard Purdie599a52d2007-02-10 23:07:48 +00001814 info->bl_dev->props.power = power;
Richard Purdie37ce69a2007-02-10 14:10:33 +00001815 backlight_update_status(info->bl_dev);
Benjamin Herrenschmidta9303632006-08-31 21:27:54 -07001816 }
Michael Hanselmanne01af032006-07-10 04:44:45 -07001817}
1818
Michael Hanselmann5474c122006-06-25 05:47:08 -07001819static void aty128_bl_init(struct aty128fb_par *par)
1820{
Matthew Garretta19a6ee2010-02-17 16:39:44 -05001821 struct backlight_properties props;
Michael Hanselmann5474c122006-06-25 05:47:08 -07001822 struct fb_info *info = pci_get_drvdata(par->pdev);
1823 struct backlight_device *bd;
1824 char name[12];
1825
1826 /* Could be extended to Rage128Pro LVDS output too */
1827 if (par->chip_gen != rage_M3)
1828 return;
1829
1830#ifdef CONFIG_PMAC_BACKLIGHT
1831 if (!pmac_has_backlight_type("ati"))
1832 return;
1833#endif
1834
1835 snprintf(name, sizeof(name), "aty128bl%d", info->node);
1836
Matthew Garretta19a6ee2010-02-17 16:39:44 -05001837 memset(&props, 0, sizeof(struct backlight_properties));
Matthew Garrettbb7ca742011-03-22 16:30:21 -07001838 props.type = BACKLIGHT_RAW;
Matthew Garretta19a6ee2010-02-17 16:39:44 -05001839 props.max_brightness = FB_BACKLIGHT_LEVELS - 1;
1840 bd = backlight_device_register(name, info->dev, par, &aty128_bl_data,
1841 &props);
Michael Hanselmann5474c122006-06-25 05:47:08 -07001842 if (IS_ERR(bd)) {
1843 info->bl_dev = NULL;
Benjamin Herrenschmidt98a3c782006-08-31 14:04:34 +10001844 printk(KERN_WARNING "aty128: Backlight registration failed\n");
Michael Hanselmann5474c122006-06-25 05:47:08 -07001845 goto error;
1846 }
1847
Michael Hanselmann5474c122006-06-25 05:47:08 -07001848 info->bl_dev = bd;
1849 fb_bl_default_curve(info, 0,
1850 63 * FB_BACKLIGHT_MAX / MAX_LEVEL,
1851 219 * FB_BACKLIGHT_MAX / MAX_LEVEL);
Michael Hanselmann5474c122006-06-25 05:47:08 -07001852
Richard Purdie599a52d2007-02-10 23:07:48 +00001853 bd->props.brightness = bd->props.max_brightness;
1854 bd->props.power = FB_BLANK_UNBLANK;
Richard Purdie28ee0862007-02-08 22:25:09 +00001855 backlight_update_status(bd);
Michael Hanselmann5474c122006-06-25 05:47:08 -07001856
Michael Hanselmann5474c122006-06-25 05:47:08 -07001857 printk("aty128: Backlight initialized (%s)\n", name);
1858
1859 return;
1860
1861error:
1862 return;
1863}
1864
Richard Purdie37ce69a2007-02-10 14:10:33 +00001865static void aty128_bl_exit(struct backlight_device *bd)
Michael Hanselmann5474c122006-06-25 05:47:08 -07001866{
Richard Purdie321709c2007-02-10 15:04:08 +00001867 backlight_device_unregister(bd);
1868 printk("aty128: Backlight unloaded\n");
Michael Hanselmann5474c122006-06-25 05:47:08 -07001869}
1870#endif /* CONFIG_FB_ATY128_BACKLIGHT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871
1872/*
1873 * Initialisation
1874 */
1875
Benjamin Herrenschmidtd801cec2009-03-11 10:45:17 +11001876#ifdef CONFIG_PPC_PMAC__disabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877static void aty128_early_resume(void *data)
1878{
1879 struct aty128fb_par *par = data;
1880
Torben Hohnac751ef2011-01-25 15:07:35 -08001881 if (!console_trylock())
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882 return;
Benjamin Herrenschmidtd801cec2009-03-11 10:45:17 +11001883 pci_restore_state(par->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 aty128_do_resume(par->pdev);
Torben Hohnac751ef2011-01-25 15:07:35 -08001885 console_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886}
1887#endif /* CONFIG_PPC_PMAC */
1888
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -08001889static int aty128_init(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890{
1891 struct fb_info *info = pci_get_drvdata(pdev);
1892 struct aty128fb_par *par = info->par;
1893 struct fb_var_screeninfo var;
Kay Sieversca52a492008-05-02 06:02:41 +02001894 char video_card[50];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895 u8 chip_rev;
1896 u32 dac;
1897
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898 /* Get the chip revision */
Randy Dunlapfe861752009-02-04 15:12:20 -08001899 chip_rev = (aty_ld_le32(CNFG_CNTL) >> 16) & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900
1901 strcpy(video_card, "Rage128 XX ");
1902 video_card[8] = ent->device >> 8;
1903 video_card[9] = ent->device & 0xFF;
Tobias Klauserd1ae4182006-03-27 01:17:39 -08001904
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905 /* range check to make sure */
Tobias Klauserd1ae4182006-03-27 01:17:39 -08001906 if (ent->driver_data < ARRAY_SIZE(r128_family))
Emil Goode659f6752012-06-08 18:55:20 +02001907 strlcat(video_card, r128_family[ent->driver_data],
1908 sizeof(video_card));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909
1910 printk(KERN_INFO "aty128fb: %s [chip rev 0x%x] ", video_card, chip_rev);
1911
1912 if (par->vram_size % (1024 * 1024) == 0)
1913 printk("%dM %s\n", par->vram_size / (1024*1024), par->mem->name);
1914 else
1915 printk("%dk %s\n", par->vram_size / 1024, par->mem->name);
1916
1917 par->chip_gen = ent->driver_data;
1918
1919 /* fill in info */
1920 info->fbops = &aty128fb_ops;
1921 info->flags = FBINFO_FLAG_DEFAULT;
1922
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923 par->lcd_on = default_lcd_on;
1924 par->crt_on = default_crt_on;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925
1926 var = default_var;
1927#ifdef CONFIG_PPC_PMAC
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +11001928 if (machine_is(powermac)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929 /* Indicate sleep capability */
1930 if (par->chip_gen == rage_M3) {
1931 pmac_call_feature(PMAC_FTR_DEVICE_CAN_WAKE, NULL, 0, 1);
Emil Goode659f6752012-06-08 18:55:20 +02001932#if 0 /* Disable the early video resume hack for now as it's causing problems,
1933 * among others we now rely on the PCI core restoring the config space
1934 * for us, which isn't the case with that hack, and that code path causes
1935 * various things to be called with interrupts off while they shouldn't.
1936 * I'm leaving the code in as it can be useful for debugging purposes
Benjamin Herrenschmidtd801cec2009-03-11 10:45:17 +11001937 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938 pmac_set_early_video_resume(aty128_early_resume, par);
Benjamin Herrenschmidtd801cec2009-03-11 10:45:17 +11001939#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 }
1941
1942 /* Find default mode */
1943 if (mode_option) {
1944 if (!mac_find_mode(&var, info, mode_option, 8))
1945 var = default_var;
1946 } else {
1947 if (default_vmode <= 0 || default_vmode > VMODE_MAX)
1948 default_vmode = VMODE_1024_768_60;
1949
1950 /* iMacs need that resolution
1951 * PowerMac2,1 first r128 iMacs
1952 * PowerMac2,2 summer 2000 iMacs
1953 * PowerMac4,1 january 2001 iMacs "flower power"
1954 */
Grant Likely71a157e2010-02-01 21:34:14 -07001955 if (of_machine_is_compatible("PowerMac2,1") ||
1956 of_machine_is_compatible("PowerMac2,2") ||
1957 of_machine_is_compatible("PowerMac4,1"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958 default_vmode = VMODE_1024_768_75;
1959
1960 /* iBook SE */
Grant Likely71a157e2010-02-01 21:34:14 -07001961 if (of_machine_is_compatible("PowerBook2,2"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962 default_vmode = VMODE_800_600_60;
1963
1964 /* PowerBook Firewire (Pismo), iBook Dual USB */
Grant Likely71a157e2010-02-01 21:34:14 -07001965 if (of_machine_is_compatible("PowerBook3,1") ||
1966 of_machine_is_compatible("PowerBook4,1"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967 default_vmode = VMODE_1024_768_60;
1968
1969 /* PowerBook Titanium */
Grant Likely71a157e2010-02-01 21:34:14 -07001970 if (of_machine_is_compatible("PowerBook3,2"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971 default_vmode = VMODE_1152_768_60;
1972
1973 if (default_cmode > 16)
Emil Goode659f6752012-06-08 18:55:20 +02001974 default_cmode = CMODE_32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975 else if (default_cmode > 8)
Emil Goode659f6752012-06-08 18:55:20 +02001976 default_cmode = CMODE_16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977 else
Emil Goode659f6752012-06-08 18:55:20 +02001978 default_cmode = CMODE_8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979
1980 if (mac_vmode_to_var(default_vmode, default_cmode, &var))
1981 var = default_var;
1982 }
1983 } else
1984#endif /* CONFIG_PPC_PMAC */
1985 {
1986 if (mode_option)
1987 if (fb_find_mode(&var, info, mode_option, NULL,
1988 0, &defaultmode, 8) == 0)
1989 var = default_var;
1990 }
1991
1992 var.accel_flags &= ~FB_ACCELF_TEXT;
1993// var.accel_flags |= FB_ACCELF_TEXT;/* FIXME Will add accel later */
1994
1995 if (aty128fb_check_var(&var, info)) {
1996 printk(KERN_ERR "aty128fb: Cannot set default mode.\n");
1997 return 0;
1998 }
1999
2000 /* setup the DAC the way we like it */
2001 dac = aty_ld_le32(DAC_CNTL);
2002 dac |= (DAC_8BIT_EN | DAC_RANGE_CNTL);
2003 dac |= DAC_MASK;
2004 if (par->chip_gen == rage_M3)
2005 dac |= DAC_PALETTE2_SNOOP_EN;
2006 aty_st_le32(DAC_CNTL, dac);
2007
2008 /* turn off bus mastering, just in case */
2009 aty_st_le32(BUS_CNTL, aty_ld_le32(BUS_CNTL) | BUS_MASTER_DIS);
2010
2011 info->var = var;
2012 fb_alloc_cmap(&info->cmap, 256, 0);
2013
2014 var.activate = FB_ACTIVATE_NOW;
2015
2016 aty128_init_engine(par);
2017
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018 par->pdev = pdev;
2019 par->asleep = 0;
2020 par->lock_blank = 0;
Michael Hanselmann5474c122006-06-25 05:47:08 -07002021
2022#ifdef CONFIG_FB_ATY128_BACKLIGHT
Richard Purdie202d4e62007-03-03 17:43:52 +00002023 if (backlight)
2024 aty128_bl_init(par);
Michael Hanselmann5474c122006-06-25 05:47:08 -07002025#endif
2026
Olaf Heringc3760ae2006-08-05 12:13:59 -07002027 if (register_framebuffer(info) < 0)
2028 return 0;
2029
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030 printk(KERN_INFO "fb%d: %s frame buffer device on %s\n",
2031 info->node, info->fix.id, video_card);
2032
2033 return 1; /* success! */
2034}
2035
2036#ifdef CONFIG_PCI
2037/* register a card ++ajoshi */
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -08002038static int aty128_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039{
2040 unsigned long fb_addr, reg_addr;
2041 struct aty128fb_par *par;
2042 struct fb_info *info;
2043 int err;
2044#ifndef __sparc__
2045 void __iomem *bios = NULL;
2046#endif
2047
2048 /* Enable device in PCI config */
2049 if ((err = pci_enable_device(pdev))) {
2050 printk(KERN_ERR "aty128fb: Cannot enable PCI device: %d\n",
2051 err);
2052 return -ENODEV;
2053 }
2054
2055 fb_addr = pci_resource_start(pdev, 0);
2056 if (!request_mem_region(fb_addr, pci_resource_len(pdev, 0),
2057 "aty128fb FB")) {
2058 printk(KERN_ERR "aty128fb: cannot reserve frame "
2059 "buffer memory\n");
2060 return -ENODEV;
2061 }
2062
2063 reg_addr = pci_resource_start(pdev, 2);
2064 if (!request_mem_region(reg_addr, pci_resource_len(pdev, 2),
2065 "aty128fb MMIO")) {
2066 printk(KERN_ERR "aty128fb: cannot reserve MMIO region\n");
2067 goto err_free_fb;
2068 }
2069
2070 /* We have the resources. Now virtualize them */
2071 info = framebuffer_alloc(sizeof(struct aty128fb_par), &pdev->dev);
2072 if (info == NULL) {
2073 printk(KERN_ERR "aty128fb: can't alloc fb_info_aty128\n");
2074 goto err_free_mmio;
2075 }
2076 par = info->par;
2077
2078 info->pseudo_palette = par->pseudo_palette;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079
2080 /* Virtualize mmio region */
2081 info->fix.mmio_start = reg_addr;
Arjan van de Ven3c36aa52009-01-06 14:42:28 -08002082 par->regbase = pci_ioremap_bar(pdev, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083 if (!par->regbase)
2084 goto err_free_info;
2085
2086 /* Grab memory size from the card */
2087 // How does this relate to the resource length from the PCI hardware?
Randy Dunlapfe861752009-02-04 15:12:20 -08002088 par->vram_size = aty_ld_le32(CNFG_MEMSIZE) & 0x03FFFFFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089
2090 /* Virtualize the framebuffer */
2091 info->screen_base = ioremap(fb_addr, par->vram_size);
2092 if (!info->screen_base)
2093 goto err_unmap_out;
2094
2095 /* Set up info->fix */
2096 info->fix = aty128fb_fix;
2097 info->fix.smem_start = fb_addr;
2098 info->fix.smem_len = par->vram_size;
2099 info->fix.mmio_start = reg_addr;
2100
2101 /* If we can't test scratch registers, something is seriously wrong */
2102 if (!register_test(par)) {
2103 printk(KERN_ERR "aty128fb: Can't write to video register!\n");
2104 goto err_out;
2105 }
2106
2107#ifndef __sparc__
2108 bios = aty128_map_ROM(par, pdev);
2109#ifdef CONFIG_X86
2110 if (bios == NULL)
2111 bios = aty128_find_mem_vbios(par);
2112#endif
2113 if (bios == NULL)
2114 printk(KERN_INFO "aty128fb: BIOS not located, guessing timings.\n");
2115 else {
2116 printk(KERN_INFO "aty128fb: Rage128 BIOS located\n");
2117 aty128_get_pllinfo(par, bios);
2118 pci_unmap_rom(pdev, bios);
2119 }
2120#endif /* __sparc__ */
2121
2122 aty128_timings(par);
2123 pci_set_drvdata(pdev, info);
2124
2125 if (!aty128_init(pdev, ent))
2126 goto err_out;
2127
2128#ifdef CONFIG_MTRR
2129 if (mtrr) {
2130 par->mtrr.vram = mtrr_add(info->fix.smem_start,
2131 par->vram_size, MTRR_TYPE_WRCOMB, 1);
2132 par->mtrr.vram_valid = 1;
2133 /* let there be speed */
2134 printk(KERN_INFO "aty128fb: Rage128 MTRR set to ON\n");
2135 }
2136#endif /* CONFIG_MTRR */
2137 return 0;
2138
2139err_out:
2140 iounmap(info->screen_base);
2141err_unmap_out:
2142 iounmap(par->regbase);
2143err_free_info:
2144 framebuffer_release(info);
2145err_free_mmio:
2146 release_mem_region(pci_resource_start(pdev, 2),
2147 pci_resource_len(pdev, 2));
2148err_free_fb:
2149 release_mem_region(pci_resource_start(pdev, 0),
2150 pci_resource_len(pdev, 0));
2151 return -ENODEV;
2152}
2153
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -08002154static void aty128_remove(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155{
2156 struct fb_info *info = pci_get_drvdata(pdev);
2157 struct aty128fb_par *par;
2158
2159 if (!info)
2160 return;
2161
2162 par = info->par;
2163
Richard Purdie37ce69a2007-02-10 14:10:33 +00002164 unregister_framebuffer(info);
2165
Michael Hanselmann5474c122006-06-25 05:47:08 -07002166#ifdef CONFIG_FB_ATY128_BACKLIGHT
Richard Purdie37ce69a2007-02-10 14:10:33 +00002167 aty128_bl_exit(info->bl_dev);
Michael Hanselmann5474c122006-06-25 05:47:08 -07002168#endif
2169
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170#ifdef CONFIG_MTRR
2171 if (par->mtrr.vram_valid)
2172 mtrr_del(par->mtrr.vram, info->fix.smem_start,
2173 par->vram_size);
2174#endif /* CONFIG_MTRR */
2175 iounmap(par->regbase);
2176 iounmap(info->screen_base);
2177
2178 release_mem_region(pci_resource_start(pdev, 0),
2179 pci_resource_len(pdev, 0));
2180 release_mem_region(pci_resource_start(pdev, 2),
2181 pci_resource_len(pdev, 2));
2182 framebuffer_release(info);
2183}
2184#endif /* CONFIG_PCI */
2185
2186
2187
2188 /*
2189 * Blank the display.
2190 */
2191static int aty128fb_blank(int blank, struct fb_info *fb)
2192{
2193 struct aty128fb_par *par = fb->par;
Witold Filipczyk125e1132007-05-08 00:37:07 -07002194 u8 state;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195
2196 if (par->lock_blank || par->asleep)
2197 return 0;
2198
Witold Filipczyk125e1132007-05-08 00:37:07 -07002199 switch (blank) {
2200 case FB_BLANK_NORMAL:
2201 state = 4;
2202 break;
2203 case FB_BLANK_VSYNC_SUSPEND:
2204 state = 6;
2205 break;
2206 case FB_BLANK_HSYNC_SUSPEND:
2207 state = 5;
2208 break;
2209 case FB_BLANK_POWERDOWN:
2210 state = 7;
2211 break;
2212 case FB_BLANK_UNBLANK:
2213 default:
2214 state = 0;
2215 break;
2216 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217 aty_st_8(CRTC_EXT_CNTL+1, state);
2218
Linus Torvalds1da177e2005-04-16 15:20:36 -07002219 if (par->chip_gen == rage_M3) {
2220 aty128_set_crt_enable(par, par->crt_on && !blank);
2221 aty128_set_lcd_enable(par, par->lcd_on && !blank);
2222 }
Michael Hanselmanne01af032006-07-10 04:44:45 -07002223
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224 return 0;
2225}
2226
2227/*
2228 * Set a single color register. The values supplied are already
2229 * rounded down to the hardware's capabilities (according to the
2230 * entries in the var structure). Return != 0 for invalid regno.
2231 */
2232static int aty128fb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
2233 u_int transp, struct fb_info *info)
2234{
2235 struct aty128fb_par *par = info->par;
2236
2237 if (regno > 255
2238 || (par->crtc.depth == 16 && regno > 63)
2239 || (par->crtc.depth == 15 && regno > 31))
2240 return 1;
2241
2242 red >>= 8;
2243 green >>= 8;
2244 blue >>= 8;
2245
2246 if (regno < 16) {
2247 int i;
2248 u32 *pal = info->pseudo_palette;
2249
2250 switch (par->crtc.depth) {
2251 case 15:
2252 pal[regno] = (regno << 10) | (regno << 5) | regno;
2253 break;
2254 case 16:
2255 pal[regno] = (regno << 11) | (regno << 6) | regno;
2256 break;
2257 case 24:
2258 pal[regno] = (regno << 16) | (regno << 8) | regno;
2259 break;
2260 case 32:
2261 i = (regno << 8) | regno;
2262 pal[regno] = (i << 16) | i;
2263 break;
2264 }
2265 }
2266
2267 if (par->crtc.depth == 16 && regno > 0) {
2268 /*
2269 * With the 5-6-5 split of bits for RGB at 16 bits/pixel, we
2270 * have 32 slots for R and B values but 64 slots for G values.
2271 * Thus the R and B values go in one slot but the G value
2272 * goes in a different slot, and we have to avoid disturbing
2273 * the other fields in the slots we touch.
2274 */
2275 par->green[regno] = green;
2276 if (regno < 32) {
2277 par->red[regno] = red;
2278 par->blue[regno] = blue;
2279 aty128_st_pal(regno * 8, red, par->green[regno*2],
2280 blue, par);
2281 }
2282 red = par->red[regno/2];
2283 blue = par->blue[regno/2];
2284 regno <<= 2;
2285 } else if (par->crtc.bpp == 16)
2286 regno <<= 3;
2287 aty128_st_pal(regno, red, green, blue, par);
2288
2289 return 0;
2290}
2291
2292#define ATY_MIRROR_LCD_ON 0x00000001
2293#define ATY_MIRROR_CRT_ON 0x00000002
2294
2295/* out param: u32* backlight value: 0 to 15 */
2296#define FBIO_ATY128_GET_MIRROR _IOR('@', 1, __u32)
2297/* in param: u32* backlight value: 0 to 15 */
2298#define FBIO_ATY128_SET_MIRROR _IOW('@', 2, __u32)
2299
Christoph Hellwig67a66802006-01-14 13:21:25 -08002300static int aty128fb_ioctl(struct fb_info *info, u_int cmd, u_long arg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002301{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302 struct aty128fb_par *par = info->par;
2303 u32 value;
2304 int rc;
2305
2306 switch (cmd) {
2307 case FBIO_ATY128_SET_MIRROR:
2308 if (par->chip_gen != rage_M3)
2309 return -EINVAL;
2310 rc = get_user(value, (__u32 __user *)arg);
2311 if (rc)
2312 return rc;
2313 par->lcd_on = (value & 0x01) != 0;
2314 par->crt_on = (value & 0x02) != 0;
2315 if (!par->crt_on && !par->lcd_on)
2316 par->lcd_on = 1;
2317 aty128_set_crt_enable(par, par->crt_on);
2318 aty128_set_lcd_enable(par, par->lcd_on);
2319 return 0;
2320 case FBIO_ATY128_GET_MIRROR:
2321 if (par->chip_gen != rage_M3)
2322 return -EINVAL;
2323 value = (par->crt_on << 1) | par->lcd_on;
2324 return put_user(value, (__u32 __user *)arg);
2325 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002326 return -EINVAL;
2327}
2328
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329#if 0
2330 /*
2331 * Accelerated functions
2332 */
2333
2334static inline void aty128_rectcopy(int srcx, int srcy, int dstx, int dsty,
2335 u_int width, u_int height,
2336 struct fb_info_aty128 *par)
2337{
Emil Goode659f6752012-06-08 18:55:20 +02002338 u32 save_dp_datatype, save_dp_cntl, dstval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339
Emil Goode659f6752012-06-08 18:55:20 +02002340 if (!width || !height)
2341 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342
Emil Goode659f6752012-06-08 18:55:20 +02002343 dstval = depth_to_dst(par->current_par.crtc.depth);
2344 if (dstval == DST_24BPP) {
2345 srcx *= 3;
2346 dstx *= 3;
2347 width *= 3;
2348 } else if (dstval == -EINVAL) {
2349 printk("aty128fb: invalid depth or RGBA\n");
2350 return;
2351 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352
Emil Goode659f6752012-06-08 18:55:20 +02002353 wait_for_fifo(2, par);
2354 save_dp_datatype = aty_ld_le32(DP_DATATYPE);
2355 save_dp_cntl = aty_ld_le32(DP_CNTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356
Emil Goode659f6752012-06-08 18:55:20 +02002357 wait_for_fifo(6, par);
2358 aty_st_le32(SRC_Y_X, (srcy << 16) | srcx);
2359 aty_st_le32(DP_MIX, ROP3_SRCCOPY | DP_SRC_RECT);
2360 aty_st_le32(DP_CNTL, DST_X_LEFT_TO_RIGHT | DST_Y_TOP_TO_BOTTOM);
2361 aty_st_le32(DP_DATATYPE, save_dp_datatype | dstval | SRC_DSTCOLOR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002362
Emil Goode659f6752012-06-08 18:55:20 +02002363 aty_st_le32(DST_Y_X, (dsty << 16) | dstx);
2364 aty_st_le32(DST_HEIGHT_WIDTH, (height << 16) | width);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365
Emil Goode659f6752012-06-08 18:55:20 +02002366 par->blitter_may_be_busy = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367
Emil Goode659f6752012-06-08 18:55:20 +02002368 wait_for_fifo(2, par);
2369 aty_st_le32(DP_DATATYPE, save_dp_datatype);
2370 aty_st_le32(DP_CNTL, save_dp_cntl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371}
2372
2373
2374 /*
2375 * Text mode accelerated functions
2376 */
2377
Emil Goode659f6752012-06-08 18:55:20 +02002378static void fbcon_aty128_bmove(struct display *p, int sy, int sx, int dy,
2379 int dx, int height, int width)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380{
Emil Goode659f6752012-06-08 18:55:20 +02002381 sx *= fontwidth(p);
2382 sy *= fontheight(p);
2383 dx *= fontwidth(p);
2384 dy *= fontheight(p);
2385 width *= fontwidth(p);
2386 height *= fontheight(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002387
Emil Goode659f6752012-06-08 18:55:20 +02002388 aty128_rectcopy(sx, sy, dx, dy, width, height,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389 (struct fb_info_aty128 *)p->fb_info);
2390}
2391#endif /* 0 */
2392
2393static void aty128_set_suspend(struct aty128fb_par *par, int suspend)
2394{
2395 u32 pmgt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396 struct pci_dev *pdev = par->pdev;
2397
Jon Mason8d0c03d2013-09-11 14:35:05 -07002398 if (!par->pdev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002399 return;
2400
2401 /* Set the chip into the appropriate suspend mode (we use D2,
2402 * D3 would require a complete re-initialisation of the chip,
2403 * including PCI config registers, clocks, AGP configuration, ...)
Benjamin Herrenschmidtb746bb72009-02-05 12:06:51 +11002404 *
2405 * For resume, the core will have already brought us back to D0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406 */
2407 if (suspend) {
2408 /* Make sure CRTC2 is reset. Remove that the day we decide to
2409 * actually use CRTC2 and replace it with real code for disabling
2410 * the CRTC2 output during sleep
2411 */
2412 aty_st_le32(CRTC2_GEN_CNTL, aty_ld_le32(CRTC2_GEN_CNTL) &
2413 ~(CRTC2_EN));
2414
2415 /* Set the power management mode to be PCI based */
2416 /* Use this magic value for now */
2417 pmgt = 0x0c005407;
2418 aty_st_pll(POWER_MANAGEMENT, pmgt);
2419 (void)aty_ld_pll(POWER_MANAGEMENT);
2420 aty_st_le32(BUS_CNTL1, 0x00000010);
2421 aty_st_le32(MEM_POWER_MISC, 0x0c830000);
2422 mdelay(100);
Benjamin Herrenschmidtb746bb72009-02-05 12:06:51 +11002423
Linus Torvalds1da177e2005-04-16 15:20:36 -07002424 /* Switch PCI power management to D2 */
Benjamin Herrenschmidtb746bb72009-02-05 12:06:51 +11002425 pci_set_power_state(pdev, PCI_D2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426 }
2427}
2428
2429static int aty128_pci_suspend(struct pci_dev *pdev, pm_message_t state)
2430{
2431 struct fb_info *info = pci_get_drvdata(pdev);
2432 struct aty128fb_par *par = info->par;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433
Benjamin Herrenschmidtb746bb72009-02-05 12:06:51 +11002434 /* Because we may change PCI D state ourselves, we need to
2435 * first save the config space content so the core can
2436 * restore it properly on resume.
2437 */
2438 pci_save_state(pdev);
2439
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440 /* We don't do anything but D2, for now we return 0, but
2441 * we may want to change that. How do we know if the BIOS
2442 * can properly take care of D3 ? Also, with swsusp, we
2443 * know we'll be rebooted, ...
2444 */
Pavel Machekca078ba2005-09-03 15:56:57 -07002445#ifndef CONFIG_PPC_PMAC
Linus Torvalds1da177e2005-04-16 15:20:36 -07002446 /* HACK ALERT ! Once I find a proper way to say to each driver
2447 * individually what will happen with it's PCI slot, I'll change
2448 * that. On laptops, the AGP slot is just unclocked, so D2 is
2449 * expected, while on desktops, the card is powered off
2450 */
Pavel Machekca078ba2005-09-03 15:56:57 -07002451 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452#endif /* CONFIG_PPC_PMAC */
2453
Pavel Machekca078ba2005-09-03 15:56:57 -07002454 if (state.event == pdev->dev.power.power_state.event)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455 return 0;
2456
2457 printk(KERN_DEBUG "aty128fb: suspending...\n");
2458
Torben Hohnac751ef2011-01-25 15:07:35 -08002459 console_lock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460
2461 fb_set_suspend(info, 1);
2462
2463 /* Make sure engine is reset */
2464 wait_for_idle(par);
2465 aty128_reset_engine(par);
2466 wait_for_idle(par);
2467
2468 /* Blank display and LCD */
Witold Filipczyk125e1132007-05-08 00:37:07 -07002469 aty128fb_blank(FB_BLANK_POWERDOWN, info);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002470
2471 /* Sleep */
2472 par->asleep = 1;
2473 par->lock_blank = 1;
2474
Benjamin Herrenschmidt0c541b42005-04-16 15:24:19 -07002475#ifdef CONFIG_PPC_PMAC
2476 /* On powermac, we have hooks to properly suspend/resume AGP now,
2477 * use them here. We'll ultimately need some generic support here,
2478 * but the generic code isn't quite ready for that yet
Linus Torvalds1da177e2005-04-16 15:20:36 -07002479 */
Benjamin Herrenschmidt0c541b42005-04-16 15:24:19 -07002480 pmac_suspend_agp_for_card(pdev);
2481#endif /* CONFIG_PPC_PMAC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482
2483 /* We need a way to make sure the fbdev layer will _not_ touch the
2484 * framebuffer before we put the chip to suspend state. On 2.4, I
2485 * used dummy fb ops, 2.5 need proper support for this at the
2486 * fbdev level
2487 */
Pavel Machekca078ba2005-09-03 15:56:57 -07002488 if (state.event != PM_EVENT_ON)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489 aty128_set_suspend(par, 1);
2490
Torben Hohnac751ef2011-01-25 15:07:35 -08002491 console_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002492
2493 pdev->dev.power.power_state = state;
2494
2495 return 0;
2496}
2497
2498static int aty128_do_resume(struct pci_dev *pdev)
2499{
2500 struct fb_info *info = pci_get_drvdata(pdev);
2501 struct aty128fb_par *par = info->par;
2502
Pavel Machekca078ba2005-09-03 15:56:57 -07002503 if (pdev->dev.power.power_state.event == PM_EVENT_ON)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504 return 0;
2505
Benjamin Herrenschmidtb746bb72009-02-05 12:06:51 +11002506 /* PCI state will have been restored by the core, so
2507 * we should be in D0 now with our config space fully
2508 * restored
2509 */
2510
Linus Torvalds1da177e2005-04-16 15:20:36 -07002511 /* Wakeup chip */
Pavel Machekca078ba2005-09-03 15:56:57 -07002512 aty128_set_suspend(par, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002513 par->asleep = 0;
2514
2515 /* Restore display & engine */
2516 aty128_reset_engine(par);
2517 wait_for_idle(par);
2518 aty128fb_set_par(info);
2519 fb_pan_display(info, &info->var);
2520 fb_set_cmap(&info->cmap, info);
2521
2522 /* Refresh */
2523 fb_set_suspend(info, 0);
2524
2525 /* Unblank */
2526 par->lock_blank = 0;
2527 aty128fb_blank(0, info);
2528
Benjamin Herrenschmidt0c541b42005-04-16 15:24:19 -07002529#ifdef CONFIG_PPC_PMAC
2530 /* On powermac, we have hooks to properly suspend/resume AGP now,
2531 * use them here. We'll ultimately need some generic support here,
2532 * but the generic code isn't quite ready for that yet
2533 */
2534 pmac_resume_agp_for_card(pdev);
2535#endif /* CONFIG_PPC_PMAC */
2536
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537 pdev->dev.power.power_state = PMSG_ON;
2538
2539 printk(KERN_DEBUG "aty128fb: resumed !\n");
2540
2541 return 0;
2542}
2543
2544static int aty128_pci_resume(struct pci_dev *pdev)
2545{
2546 int rc;
2547
Torben Hohnac751ef2011-01-25 15:07:35 -08002548 console_lock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549 rc = aty128_do_resume(pdev);
Torben Hohnac751ef2011-01-25 15:07:35 -08002550 console_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551
2552 return rc;
2553}
2554
2555
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -08002556static int aty128fb_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002557{
2558#ifndef MODULE
2559 char *option = NULL;
2560
2561 if (fb_get_options("aty128fb", &option))
2562 return -ENODEV;
2563 aty128fb_setup(option);
2564#endif
2565
2566 return pci_register_driver(&aty128fb_driver);
2567}
2568
2569static void __exit aty128fb_exit(void)
2570{
2571 pci_unregister_driver(&aty128fb_driver);
2572}
2573
2574module_init(aty128fb_init);
2575
2576module_exit(aty128fb_exit);
2577
2578MODULE_AUTHOR("(c)1999-2003 Brad Douglas <brad@neruo.com>");
2579MODULE_DESCRIPTION("FBDev driver for ATI Rage128 / Pro cards");
2580MODULE_LICENSE("GPL");
2581module_param(mode_option, charp, 0);
2582MODULE_PARM_DESC(mode_option, "Specify resolution as \"<xres>x<yres>[-<bpp>][@<refresh>]\" ");
2583#ifdef CONFIG_MTRR
2584module_param_named(nomtrr, mtrr, invbool, 0);
2585MODULE_PARM_DESC(nomtrr, "bool: Disable MTRR support (0 or 1=disabled) (default=0)");
2586#endif
2587