Thomas Petazzoni | f6e916b | 2012-11-20 23:00:52 +0100 | [diff] [blame] | 1 | config IRQCHIP |
| 2 | def_bool y |
| 3 | depends on OF_IRQ |
| 4 | |
Rob Herring | 81243e4 | 2012-11-20 21:21:40 -0600 | [diff] [blame] | 5 | config ARM_GIC |
| 6 | bool |
| 7 | select IRQ_DOMAIN |
Yingjoe Chen | 9a1091e | 2014-11-25 16:04:19 +0800 | [diff] [blame] | 8 | select IRQ_DOMAIN_HIERARCHY |
Rob Herring | 81243e4 | 2012-11-20 21:21:40 -0600 | [diff] [blame] | 9 | select MULTI_IRQ_HANDLER |
| 10 | |
Suravee Suthikulpanit | 853a33c | 2014-11-25 18:47:22 +0000 | [diff] [blame] | 11 | config ARM_GIC_V2M |
| 12 | bool |
| 13 | depends on ARM_GIC |
| 14 | depends on PCI && PCI_MSI |
| 15 | select PCI_MSI_IRQ_DOMAIN |
| 16 | |
Rob Herring | 81243e4 | 2012-11-20 21:21:40 -0600 | [diff] [blame] | 17 | config GIC_NON_BANKED |
| 18 | bool |
| 19 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 20 | config ARM_GIC_V3 |
| 21 | bool |
| 22 | select IRQ_DOMAIN |
| 23 | select MULTI_IRQ_HANDLER |
Marc Zyngier | 443acc4 | 2014-11-24 14:35:09 +0000 | [diff] [blame] | 24 | select IRQ_DOMAIN_HIERARCHY |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 25 | |
Marc Zyngier | 1981272 | 2014-11-24 14:35:19 +0000 | [diff] [blame] | 26 | config ARM_GIC_V3_ITS |
| 27 | bool |
| 28 | select PCI_MSI_IRQ_DOMAIN |
Uwe Kleine-König | 292ec08 | 2013-06-26 09:18:48 +0200 | [diff] [blame] | 29 | |
Rob Herring | 44430ec | 2012-10-27 17:25:26 -0500 | [diff] [blame] | 30 | config ARM_NVIC |
| 31 | bool |
| 32 | select IRQ_DOMAIN |
| 33 | select GENERIC_IRQ_CHIP |
| 34 | |
| 35 | config ARM_VIC |
| 36 | bool |
| 37 | select IRQ_DOMAIN |
| 38 | select MULTI_IRQ_HANDLER |
| 39 | |
| 40 | config ARM_VIC_NR |
| 41 | int |
| 42 | default 4 if ARCH_S5PV210 |
Rob Herring | 44430ec | 2012-10-27 17:25:26 -0500 | [diff] [blame] | 43 | default 2 |
| 44 | depends on ARM_VIC |
| 45 | help |
| 46 | The maximum number of VICs available in the system, for |
| 47 | power management. |
| 48 | |
Boris BREZILLON | b1479eb | 2014-07-10 19:14:18 +0200 | [diff] [blame] | 49 | config ATMEL_AIC_IRQ |
| 50 | bool |
| 51 | select GENERIC_IRQ_CHIP |
| 52 | select IRQ_DOMAIN |
| 53 | select MULTI_IRQ_HANDLER |
| 54 | select SPARSE_IRQ |
| 55 | |
| 56 | config ATMEL_AIC5_IRQ |
| 57 | bool |
| 58 | select GENERIC_IRQ_CHIP |
| 59 | select IRQ_DOMAIN |
| 60 | select MULTI_IRQ_HANDLER |
| 61 | select SPARSE_IRQ |
| 62 | |
Kevin Cernekee | a4fcbb8 | 2014-11-06 22:44:27 -0800 | [diff] [blame] | 63 | config BCM7120_L2_IRQ |
| 64 | bool |
| 65 | select GENERIC_IRQ_CHIP |
| 66 | select IRQ_DOMAIN |
| 67 | |
Florian Fainelli | 7f646e9 | 2014-05-23 17:40:53 -0700 | [diff] [blame] | 68 | config BRCMSTB_L2_IRQ |
| 69 | bool |
Florian Fainelli | 7f646e9 | 2014-05-23 17:40:53 -0700 | [diff] [blame] | 70 | select GENERIC_IRQ_CHIP |
| 71 | select IRQ_DOMAIN |
| 72 | |
Sebastian Hesselbarth | 350d71b9 | 2013-09-09 14:01:20 +0200 | [diff] [blame] | 73 | config DW_APB_ICTL |
| 74 | bool |
Jisheng Zhang | e158849 | 2014-10-22 20:59:10 +0800 | [diff] [blame] | 75 | select GENERIC_IRQ_CHIP |
Sebastian Hesselbarth | 350d71b9 | 2013-09-09 14:01:20 +0200 | [diff] [blame] | 76 | select IRQ_DOMAIN |
| 77 | |
James Hogan | b6ef916 | 2013-04-22 15:43:50 +0100 | [diff] [blame] | 78 | config IMGPDC_IRQ |
| 79 | bool |
| 80 | select GENERIC_IRQ_CHIP |
| 81 | select IRQ_DOMAIN |
| 82 | |
Alexander Shiyan | afc98d9 | 2014-02-02 12:07:46 +0400 | [diff] [blame] | 83 | config CLPS711X_IRQCHIP |
| 84 | bool |
| 85 | depends on ARCH_CLPS711X |
| 86 | select IRQ_DOMAIN |
| 87 | select MULTI_IRQ_HANDLER |
| 88 | select SPARSE_IRQ |
| 89 | default y |
| 90 | |
Stefan Kristiansson | 4db8e6d | 2014-05-26 23:31:42 +0300 | [diff] [blame] | 91 | config OR1K_PIC |
| 92 | bool |
| 93 | select IRQ_DOMAIN |
| 94 | |
Felipe Balbi | 8598066 | 2014-09-15 16:15:02 -0500 | [diff] [blame] | 95 | config OMAP_IRQCHIP |
| 96 | bool |
| 97 | select GENERIC_IRQ_CHIP |
| 98 | select IRQ_DOMAIN |
| 99 | |
Sebastian Hesselbarth | 9dbd90f | 2013-06-06 18:27:09 +0200 | [diff] [blame] | 100 | config ORION_IRQCHIP |
| 101 | bool |
| 102 | select IRQ_DOMAIN |
| 103 | select MULTI_IRQ_HANDLER |
| 104 | |
Magnus Damm | 4435804 | 2013-02-18 23:28:34 +0900 | [diff] [blame] | 105 | config RENESAS_INTC_IRQPIN |
| 106 | bool |
| 107 | select IRQ_DOMAIN |
| 108 | |
Magnus Damm | fbc83b7 | 2013-02-27 17:15:01 +0900 | [diff] [blame] | 109 | config RENESAS_IRQC |
| 110 | bool |
| 111 | select IRQ_DOMAIN |
| 112 | |
Christian Ruppert | b06eb01 | 2013-06-25 18:29:57 +0200 | [diff] [blame] | 113 | config TB10X_IRQC |
| 114 | bool |
| 115 | select IRQ_DOMAIN |
| 116 | select GENERIC_IRQ_CHIP |
| 117 | |
Linus Walleij | 2389d50 | 2012-10-31 22:04:31 +0100 | [diff] [blame] | 118 | config VERSATILE_FPGA_IRQ |
| 119 | bool |
| 120 | select IRQ_DOMAIN |
| 121 | |
| 122 | config VERSATILE_FPGA_IRQ_NR |
| 123 | int |
| 124 | default 4 |
| 125 | depends on VERSATILE_FPGA_IRQ |
Max Filippov | 26a8e96 | 2013-12-01 12:04:57 +0400 | [diff] [blame] | 126 | |
| 127 | config XTENSA_MX |
| 128 | bool |
| 129 | select IRQ_DOMAIN |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 130 | |
| 131 | config IRQ_CROSSBAR |
| 132 | bool |
| 133 | help |
Masanari Iida | f54619f | 2014-09-18 12:09:42 +0900 | [diff] [blame] | 134 | Support for a CROSSBAR ip that precedes the main interrupt controller. |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 135 | The primary irqchip invokes the crossbar's callback which inturn allocates |
| 136 | a free irq and configures the IP. Thus the peripheral interrupts are |
| 137 | routed to one of the free irqchip interrupt lines. |
Grygorii Strashko | 89323f8 | 2014-07-23 17:40:30 +0300 | [diff] [blame] | 138 | |
| 139 | config KEYSTONE_IRQ |
| 140 | tristate "Keystone 2 IRQ controller IP" |
| 141 | depends on ARCH_KEYSTONE |
| 142 | help |
| 143 | Support for Texas Instruments Keystone 2 IRQ controller IP which |
| 144 | is part of the Keystone 2 IPC mechanism |
Andrew Bresticker | 8a19b8f | 2014-09-18 14:47:19 -0700 | [diff] [blame] | 145 | |
| 146 | config MIPS_GIC |
| 147 | bool |
| 148 | select MIPS_CM |