blob: c70e6d5bcd198ce139f4eae2c842044da998b0e3 [file] [log] [blame]
Dave Airlie551ebd82009-09-01 15:25:57 +10001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/radeon_drm.h>
Dave Airlie551ebd82009-09-01 15:25:57 +100030#include "radeon_reg.h"
31#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000032#include "radeon_asic.h"
Dave Airlie551ebd82009-09-01 15:25:57 +100033
Pauli Nieminen44ca7472010-02-11 17:25:47 +000034#include "r100d.h"
Dave Airlie551ebd82009-09-01 15:25:57 +100035#include "r200_reg_safe.h"
36
37#include "r100_track.h"
38
39static int r200_get_vtx_size_0(uint32_t vtx_fmt_0)
40{
41 int vtx_size, i;
42 vtx_size = 2;
43
44 if (vtx_fmt_0 & R200_VTX_Z0)
45 vtx_size++;
46 if (vtx_fmt_0 & R200_VTX_W0)
47 vtx_size++;
48 /* blend weight */
49 if (vtx_fmt_0 & (0x7 << R200_VTX_WEIGHT_COUNT_SHIFT))
50 vtx_size += (vtx_fmt_0 >> R200_VTX_WEIGHT_COUNT_SHIFT) & 0x7;
51 if (vtx_fmt_0 & R200_VTX_PV_MATRIX_SEL)
52 vtx_size++;
53 if (vtx_fmt_0 & R200_VTX_N0)
54 vtx_size += 3;
55 if (vtx_fmt_0 & R200_VTX_POINT_SIZE)
56 vtx_size++;
57 if (vtx_fmt_0 & R200_VTX_DISCRETE_FOG)
58 vtx_size++;
59 if (vtx_fmt_0 & R200_VTX_SHININESS_0)
60 vtx_size++;
61 if (vtx_fmt_0 & R200_VTX_SHININESS_1)
62 vtx_size++;
63 for (i = 0; i < 8; i++) {
64 int color_size = (vtx_fmt_0 >> (11 + 2*i)) & 0x3;
65 switch (color_size) {
66 case 0: break;
67 case 1: vtx_size++; break;
68 case 2: vtx_size += 3; break;
69 case 3: vtx_size += 4; break;
70 }
71 }
72 if (vtx_fmt_0 & R200_VTX_XY1)
73 vtx_size += 2;
74 if (vtx_fmt_0 & R200_VTX_Z1)
75 vtx_size++;
76 if (vtx_fmt_0 & R200_VTX_W1)
77 vtx_size++;
78 if (vtx_fmt_0 & R200_VTX_N1)
79 vtx_size += 3;
80 return vtx_size;
81}
82
Christian König57d20a42014-09-04 20:01:53 +020083struct radeon_fence *r200_copy_dma(struct radeon_device *rdev,
84 uint64_t src_offset,
85 uint64_t dst_offset,
86 unsigned num_gpu_pages,
87 struct reservation_object *resv)
Pauli Nieminen44ca7472010-02-11 17:25:47 +000088{
Christian Könige32eb502011-10-23 12:56:27 +020089 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian König57d20a42014-09-04 20:01:53 +020090 struct radeon_fence *fence;
Pauli Nieminen44ca7472010-02-11 17:25:47 +000091 uint32_t size;
92 uint32_t cur_size;
93 int i, num_loops;
94 int r = 0;
95
96 /* radeon pitch is /64 */
Alex Deucher003cefe2011-09-16 12:04:08 -040097 size = num_gpu_pages << RADEON_GPU_PAGE_SHIFT;
Pauli Nieminen44ca7472010-02-11 17:25:47 +000098 num_loops = DIV_ROUND_UP(size, 0x1FFFFF);
Christian Könige32eb502011-10-23 12:56:27 +020099 r = radeon_ring_lock(rdev, ring, num_loops * 4 + 64);
Pauli Nieminen44ca7472010-02-11 17:25:47 +0000100 if (r) {
101 DRM_ERROR("radeon: moving bo (%d).\n", r);
Christian König57d20a42014-09-04 20:01:53 +0200102 return ERR_PTR(r);
Pauli Nieminen44ca7472010-02-11 17:25:47 +0000103 }
104 /* Must wait for 2D idle & clean before DMA or hangs might happen */
Christian Könige32eb502011-10-23 12:56:27 +0200105 radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
106 radeon_ring_write(ring, (1 << 16));
Pauli Nieminen44ca7472010-02-11 17:25:47 +0000107 for (i = 0; i < num_loops; i++) {
108 cur_size = size;
109 if (cur_size > 0x1FFFFF) {
110 cur_size = 0x1FFFFF;
111 }
112 size -= cur_size;
Christian Könige32eb502011-10-23 12:56:27 +0200113 radeon_ring_write(ring, PACKET0(0x720, 2));
114 radeon_ring_write(ring, src_offset);
115 radeon_ring_write(ring, dst_offset);
116 radeon_ring_write(ring, cur_size | (1 << 31) | (1 << 30));
Pauli Nieminen44ca7472010-02-11 17:25:47 +0000117 src_offset += cur_size;
118 dst_offset += cur_size;
119 }
Christian Könige32eb502011-10-23 12:56:27 +0200120 radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
121 radeon_ring_write(ring, RADEON_WAIT_DMA_GUI_IDLE);
Christian König57d20a42014-09-04 20:01:53 +0200122 r = radeon_fence_emit(rdev, &fence, RADEON_RING_TYPE_GFX_INDEX);
123 if (r) {
124 radeon_ring_unlock_undo(rdev, ring);
125 return ERR_PTR(r);
Pauli Nieminen44ca7472010-02-11 17:25:47 +0000126 }
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900127 radeon_ring_unlock_commit(rdev, ring, false);
Christian König57d20a42014-09-04 20:01:53 +0200128 return fence;
Pauli Nieminen44ca7472010-02-11 17:25:47 +0000129}
130
131
Dave Airlie551ebd82009-09-01 15:25:57 +1000132static int r200_get_vtx_size_1(uint32_t vtx_fmt_1)
133{
134 int vtx_size, i, tex_size;
135 vtx_size = 0;
136 for (i = 0; i < 6; i++) {
137 tex_size = (vtx_fmt_1 >> (i * 3)) & 0x7;
138 if (tex_size > 4)
139 continue;
140 vtx_size += tex_size;
141 }
142 return vtx_size;
143}
144
145int r200_packet0_check(struct radeon_cs_parser *p,
146 struct radeon_cs_packet *pkt,
147 unsigned idx, unsigned reg)
148{
Christian König1d0c0942014-11-27 14:48:42 +0100149 struct radeon_bo_list *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +1000150 struct r100_cs_track *track;
151 volatile uint32_t *ib;
152 uint32_t tmp;
153 int r;
154 int i;
155 int face;
156 u32 tile_flags = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +1000157 u32 idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +1000158
Jerome Glissef2e39222012-05-09 15:35:02 +0200159 ib = p->ib.ptr;
Dave Airlie551ebd82009-09-01 15:25:57 +1000160 track = (struct r100_cs_track *)p->track;
Dave Airlie513bcb42009-09-23 16:56:27 +1000161 idx_value = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +1000162 switch (reg) {
163 case RADEON_CRTC_GUI_TRIG_VLINE:
164 r = r100_cs_packet_parse_vline(p);
165 if (r) {
166 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
167 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -0500168 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +1000169 return r;
170 }
171 break;
172 /* FIXME: only allow PACKET3 blit? easier to check for out of
173 * range access */
174 case RADEON_DST_PITCH_OFFSET:
175 case RADEON_SRC_PITCH_OFFSET:
176 r = r100_reloc_pitch_offset(p, pkt, idx, reg);
177 if (r)
178 return r;
179 break;
180 case RADEON_RB3D_DEPTHOFFSET:
Ilija Hadzic012e9762013-01-02 18:27:47 -0500181 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +1000182 if (r) {
183 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
184 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -0500185 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +1000186 return r;
187 }
188 track->zb.robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +1000189 track->zb.offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +0100190 track->zb_dirty = true;
Christian Königdf0af442014-03-03 12:38:08 +0100191 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +1000192 break;
193 case RADEON_RB3D_COLOROFFSET:
Ilija Hadzic012e9762013-01-02 18:27:47 -0500194 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +1000195 if (r) {
196 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
197 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -0500198 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +1000199 return r;
200 }
201 track->cb[0].robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +1000202 track->cb[0].offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +0100203 track->cb_dirty = true;
Christian Königdf0af442014-03-03 12:38:08 +0100204 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +1000205 break;
206 case R200_PP_TXOFFSET_0:
207 case R200_PP_TXOFFSET_1:
208 case R200_PP_TXOFFSET_2:
209 case R200_PP_TXOFFSET_3:
210 case R200_PP_TXOFFSET_4:
211 case R200_PP_TXOFFSET_5:
212 i = (reg - R200_PP_TXOFFSET_0) / 24;
Ilija Hadzic012e9762013-01-02 18:27:47 -0500213 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +1000214 if (r) {
215 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
216 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -0500217 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +1000218 return r;
219 }
Alex Deucherf2746f82012-02-02 10:11:12 -0500220 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Christian Königdf0af442014-03-03 12:38:08 +0100221 if (reloc->tiling_flags & RADEON_TILING_MACRO)
Alex Deucherf2746f82012-02-02 10:11:12 -0500222 tile_flags |= R200_TXO_MACRO_TILE;
Christian Königdf0af442014-03-03 12:38:08 +0100223 if (reloc->tiling_flags & RADEON_TILING_MICRO)
Alex Deucherf2746f82012-02-02 10:11:12 -0500224 tile_flags |= R200_TXO_MICRO_TILE;
225
226 tmp = idx_value & ~(0x7 << 2);
227 tmp |= tile_flags;
Christian Königdf0af442014-03-03 12:38:08 +0100228 ib[idx] = tmp + ((u32)reloc->gpu_offset);
Alex Deucherf2746f82012-02-02 10:11:12 -0500229 } else
Christian Königdf0af442014-03-03 12:38:08 +0100230 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +1000231 track->textures[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +0100232 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +1000233 break;
234 case R200_PP_CUBIC_OFFSET_F1_0:
235 case R200_PP_CUBIC_OFFSET_F2_0:
236 case R200_PP_CUBIC_OFFSET_F3_0:
237 case R200_PP_CUBIC_OFFSET_F4_0:
238 case R200_PP_CUBIC_OFFSET_F5_0:
239 case R200_PP_CUBIC_OFFSET_F1_1:
240 case R200_PP_CUBIC_OFFSET_F2_1:
241 case R200_PP_CUBIC_OFFSET_F3_1:
242 case R200_PP_CUBIC_OFFSET_F4_1:
243 case R200_PP_CUBIC_OFFSET_F5_1:
244 case R200_PP_CUBIC_OFFSET_F1_2:
245 case R200_PP_CUBIC_OFFSET_F2_2:
246 case R200_PP_CUBIC_OFFSET_F3_2:
247 case R200_PP_CUBIC_OFFSET_F4_2:
248 case R200_PP_CUBIC_OFFSET_F5_2:
249 case R200_PP_CUBIC_OFFSET_F1_3:
250 case R200_PP_CUBIC_OFFSET_F2_3:
251 case R200_PP_CUBIC_OFFSET_F3_3:
252 case R200_PP_CUBIC_OFFSET_F4_3:
253 case R200_PP_CUBIC_OFFSET_F5_3:
254 case R200_PP_CUBIC_OFFSET_F1_4:
255 case R200_PP_CUBIC_OFFSET_F2_4:
256 case R200_PP_CUBIC_OFFSET_F3_4:
257 case R200_PP_CUBIC_OFFSET_F4_4:
258 case R200_PP_CUBIC_OFFSET_F5_4:
259 case R200_PP_CUBIC_OFFSET_F1_5:
260 case R200_PP_CUBIC_OFFSET_F2_5:
261 case R200_PP_CUBIC_OFFSET_F3_5:
262 case R200_PP_CUBIC_OFFSET_F4_5:
263 case R200_PP_CUBIC_OFFSET_F5_5:
264 i = (reg - R200_PP_TXOFFSET_0) / 24;
265 face = (reg - ((i * 24) + R200_PP_TXOFFSET_0)) / 4;
Ilija Hadzic012e9762013-01-02 18:27:47 -0500266 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +1000267 if (r) {
268 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
269 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -0500270 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +1000271 return r;
272 }
Dave Airlie513bcb42009-09-23 16:56:27 +1000273 track->textures[i].cube_info[face - 1].offset = idx_value;
Christian Königdf0af442014-03-03 12:38:08 +0100274 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +1000275 track->textures[i].cube_info[face - 1].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +0100276 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +1000277 break;
278 case RADEON_RE_WIDTH_HEIGHT:
Dave Airlie513bcb42009-09-23 16:56:27 +1000279 track->maxy = ((idx_value >> 16) & 0x7FF);
Marek Olšák40b4a752011-02-12 19:21:35 +0100280 track->cb_dirty = true;
281 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +1000282 break;
283 case RADEON_RB3D_COLORPITCH:
Ilija Hadzic012e9762013-01-02 18:27:47 -0500284 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +1000285 if (r) {
286 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
287 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -0500288 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +1000289 return r;
290 }
291
Alex Deucherc9068eb2012-02-02 10:11:11 -0500292 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Christian Königdf0af442014-03-03 12:38:08 +0100293 if (reloc->tiling_flags & RADEON_TILING_MACRO)
Alex Deucherc9068eb2012-02-02 10:11:11 -0500294 tile_flags |= RADEON_COLOR_TILE_ENABLE;
Christian Königdf0af442014-03-03 12:38:08 +0100295 if (reloc->tiling_flags & RADEON_TILING_MICRO)
Alex Deucherc9068eb2012-02-02 10:11:11 -0500296 tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
Dave Airlie551ebd82009-09-01 15:25:57 +1000297
Alex Deucherc9068eb2012-02-02 10:11:11 -0500298 tmp = idx_value & ~(0x7 << 16);
299 tmp |= tile_flags;
300 ib[idx] = tmp;
301 } else
302 ib[idx] = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +1000303
Dave Airlie513bcb42009-09-23 16:56:27 +1000304 track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
Marek Olšák40b4a752011-02-12 19:21:35 +0100305 track->cb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +1000306 break;
307 case RADEON_RB3D_DEPTHPITCH:
Dave Airlie513bcb42009-09-23 16:56:27 +1000308 track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
Marek Olšák40b4a752011-02-12 19:21:35 +0100309 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +1000310 break;
311 case RADEON_RB3D_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +1000312 switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
Dave Airlie551ebd82009-09-01 15:25:57 +1000313 case 7:
314 case 8:
315 case 9:
316 case 11:
317 case 12:
318 track->cb[0].cpp = 1;
319 break;
320 case 3:
321 case 4:
322 case 15:
323 track->cb[0].cpp = 2;
324 break;
325 case 6:
326 track->cb[0].cpp = 4;
327 break;
328 default:
329 DRM_ERROR("Invalid color buffer format (%d) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +1000330 ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
Dave Airlie551ebd82009-09-01 15:25:57 +1000331 return -EINVAL;
332 }
Dave Airlie513bcb42009-09-23 16:56:27 +1000333 if (idx_value & RADEON_DEPTHXY_OFFSET_ENABLE) {
Dave Airlie551ebd82009-09-01 15:25:57 +1000334 DRM_ERROR("No support for depth xy offset in kms\n");
335 return -EINVAL;
336 }
337
Dave Airlie513bcb42009-09-23 16:56:27 +1000338 track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
Marek Olšák40b4a752011-02-12 19:21:35 +0100339 track->cb_dirty = true;
340 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +1000341 break;
342 case RADEON_RB3D_ZSTENCILCNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +1000343 switch (idx_value & 0xf) {
Dave Airlie551ebd82009-09-01 15:25:57 +1000344 case 0:
345 track->zb.cpp = 2;
346 break;
347 case 2:
348 case 3:
349 case 4:
350 case 5:
351 case 9:
352 case 11:
353 track->zb.cpp = 4;
354 break;
355 default:
356 break;
357 }
Marek Olšák40b4a752011-02-12 19:21:35 +0100358 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +1000359 break;
360 case RADEON_RB3D_ZPASS_ADDR:
Ilija Hadzic012e9762013-01-02 18:27:47 -0500361 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +1000362 if (r) {
363 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
364 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -0500365 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +1000366 return r;
367 }
Christian Königdf0af442014-03-03 12:38:08 +0100368 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +1000369 break;
370 case RADEON_PP_CNTL:
371 {
Dave Airlie513bcb42009-09-23 16:56:27 +1000372 uint32_t temp = idx_value >> 4;
Dave Airlie551ebd82009-09-01 15:25:57 +1000373 for (i = 0; i < track->num_texture; i++)
374 track->textures[i].enabled = !!(temp & (1 << i));
Marek Olšák40b4a752011-02-12 19:21:35 +0100375 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +1000376 }
377 break;
378 case RADEON_SE_VF_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +1000379 track->vap_vf_cntl = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +1000380 break;
381 case 0x210c:
382 /* VAP_VF_MAX_VTX_INDX */
Dave Airlie513bcb42009-09-23 16:56:27 +1000383 track->max_indx = idx_value & 0x00FFFFFFUL;
Dave Airlie551ebd82009-09-01 15:25:57 +1000384 break;
385 case R200_SE_VTX_FMT_0:
Dave Airlie513bcb42009-09-23 16:56:27 +1000386 track->vtx_size = r200_get_vtx_size_0(idx_value);
Dave Airlie551ebd82009-09-01 15:25:57 +1000387 break;
388 case R200_SE_VTX_FMT_1:
Dave Airlie513bcb42009-09-23 16:56:27 +1000389 track->vtx_size += r200_get_vtx_size_1(idx_value);
Dave Airlie551ebd82009-09-01 15:25:57 +1000390 break;
391 case R200_PP_TXSIZE_0:
392 case R200_PP_TXSIZE_1:
393 case R200_PP_TXSIZE_2:
394 case R200_PP_TXSIZE_3:
395 case R200_PP_TXSIZE_4:
396 case R200_PP_TXSIZE_5:
397 i = (reg - R200_PP_TXSIZE_0) / 32;
Dave Airlie513bcb42009-09-23 16:56:27 +1000398 track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
399 track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
Marek Olšák40b4a752011-02-12 19:21:35 +0100400 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +1000401 break;
402 case R200_PP_TXPITCH_0:
403 case R200_PP_TXPITCH_1:
404 case R200_PP_TXPITCH_2:
405 case R200_PP_TXPITCH_3:
406 case R200_PP_TXPITCH_4:
407 case R200_PP_TXPITCH_5:
408 i = (reg - R200_PP_TXPITCH_0) / 32;
Dave Airlie513bcb42009-09-23 16:56:27 +1000409 track->textures[i].pitch = idx_value + 32;
Marek Olšák40b4a752011-02-12 19:21:35 +0100410 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +1000411 break;
412 case R200_PP_TXFILTER_0:
413 case R200_PP_TXFILTER_1:
414 case R200_PP_TXFILTER_2:
415 case R200_PP_TXFILTER_3:
416 case R200_PP_TXFILTER_4:
417 case R200_PP_TXFILTER_5:
418 i = (reg - R200_PP_TXFILTER_0) / 32;
Dave Airlie513bcb42009-09-23 16:56:27 +1000419 track->textures[i].num_levels = ((idx_value & R200_MAX_MIP_LEVEL_MASK)
Dave Airlie551ebd82009-09-01 15:25:57 +1000420 >> R200_MAX_MIP_LEVEL_SHIFT);
Dave Airlie513bcb42009-09-23 16:56:27 +1000421 tmp = (idx_value >> 23) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +1000422 if (tmp == 2 || tmp == 6)
423 track->textures[i].roundup_w = false;
Dave Airlie513bcb42009-09-23 16:56:27 +1000424 tmp = (idx_value >> 27) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +1000425 if (tmp == 2 || tmp == 6)
426 track->textures[i].roundup_h = false;
Marek Olšák40b4a752011-02-12 19:21:35 +0100427 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +1000428 break;
429 case R200_PP_TXMULTI_CTL_0:
430 case R200_PP_TXMULTI_CTL_1:
431 case R200_PP_TXMULTI_CTL_2:
432 case R200_PP_TXMULTI_CTL_3:
433 case R200_PP_TXMULTI_CTL_4:
434 case R200_PP_TXMULTI_CTL_5:
435 i = (reg - R200_PP_TXMULTI_CTL_0) / 32;
436 break;
437 case R200_PP_TXFORMAT_X_0:
438 case R200_PP_TXFORMAT_X_1:
439 case R200_PP_TXFORMAT_X_2:
440 case R200_PP_TXFORMAT_X_3:
441 case R200_PP_TXFORMAT_X_4:
442 case R200_PP_TXFORMAT_X_5:
443 i = (reg - R200_PP_TXFORMAT_X_0) / 32;
Dave Airlie513bcb42009-09-23 16:56:27 +1000444 track->textures[i].txdepth = idx_value & 0x7;
445 tmp = (idx_value >> 16) & 0x3;
Dave Airlie551ebd82009-09-01 15:25:57 +1000446 /* 2D, 3D, CUBE */
447 switch (tmp) {
448 case 0:
Roland Scheidegger688acaa2010-06-12 13:31:10 -0400449 case 3:
450 case 4:
Dave Airlie551ebd82009-09-01 15:25:57 +1000451 case 5:
452 case 6:
453 case 7:
Andrew Randrianasuluf3d1ccc2010-01-20 11:36:30 -0500454 /* 1D/2D */
Dave Airlie551ebd82009-09-01 15:25:57 +1000455 track->textures[i].tex_coord_type = 0;
456 break;
457 case 1:
Andrew Randrianasuluf3d1ccc2010-01-20 11:36:30 -0500458 /* CUBE */
459 track->textures[i].tex_coord_type = 2;
Dave Airlie551ebd82009-09-01 15:25:57 +1000460 break;
461 case 2:
Andrew Randrianasuluf3d1ccc2010-01-20 11:36:30 -0500462 /* 3D */
463 track->textures[i].tex_coord_type = 1;
Dave Airlie551ebd82009-09-01 15:25:57 +1000464 break;
465 }
Marek Olšák40b4a752011-02-12 19:21:35 +0100466 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +1000467 break;
468 case R200_PP_TXFORMAT_0:
469 case R200_PP_TXFORMAT_1:
470 case R200_PP_TXFORMAT_2:
471 case R200_PP_TXFORMAT_3:
472 case R200_PP_TXFORMAT_4:
473 case R200_PP_TXFORMAT_5:
474 i = (reg - R200_PP_TXFORMAT_0) / 32;
Dave Airlie513bcb42009-09-23 16:56:27 +1000475 if (idx_value & R200_TXFORMAT_NON_POWER2) {
Dave Airlie551ebd82009-09-01 15:25:57 +1000476 track->textures[i].use_pitch = 1;
477 } else {
478 track->textures[i].use_pitch = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +1000479 track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
480 track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
Dave Airlie551ebd82009-09-01 15:25:57 +1000481 }
Alex Deucher43b93fb2010-10-27 01:02:35 -0400482 if (idx_value & R200_TXFORMAT_LOOKUP_DISABLE)
483 track->textures[i].lookup_disable = true;
Dave Airlie513bcb42009-09-23 16:56:27 +1000484 switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
Dave Airlie551ebd82009-09-01 15:25:57 +1000485 case R200_TXFORMAT_I8:
486 case R200_TXFORMAT_RGB332:
487 case R200_TXFORMAT_Y8:
488 track->textures[i].cpp = 1;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -0400489 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +1000490 break;
Dave Airlie551ebd82009-09-01 15:25:57 +1000491 case R200_TXFORMAT_AI88:
492 case R200_TXFORMAT_ARGB1555:
493 case R200_TXFORMAT_RGB565:
494 case R200_TXFORMAT_ARGB4444:
495 case R200_TXFORMAT_VYUY422:
496 case R200_TXFORMAT_YVYU422:
497 case R200_TXFORMAT_LDVDU655:
498 case R200_TXFORMAT_DVDU88:
499 case R200_TXFORMAT_AVYU4444:
500 track->textures[i].cpp = 2;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -0400501 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +1000502 break;
503 case R200_TXFORMAT_ARGB8888:
504 case R200_TXFORMAT_RGBA8888:
505 case R200_TXFORMAT_ABGR8888:
506 case R200_TXFORMAT_BGR111110:
507 case R200_TXFORMAT_LDVDU8888:
Dave Airlied785d782009-12-07 13:16:06 +1000508 track->textures[i].cpp = 4;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -0400509 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlied785d782009-12-07 13:16:06 +1000510 break;
511 case R200_TXFORMAT_DXT1:
512 track->textures[i].cpp = 1;
513 track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
514 break;
Dave Airlie551ebd82009-09-01 15:25:57 +1000515 case R200_TXFORMAT_DXT23:
516 case R200_TXFORMAT_DXT45:
Dave Airlied785d782009-12-07 13:16:06 +1000517 track->textures[i].cpp = 1;
518 track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
Dave Airlie551ebd82009-09-01 15:25:57 +1000519 break;
520 }
Dave Airlie513bcb42009-09-23 16:56:27 +1000521 track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
522 track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
Marek Olšák40b4a752011-02-12 19:21:35 +0100523 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +1000524 break;
525 case R200_PP_CUBIC_FACES_0:
526 case R200_PP_CUBIC_FACES_1:
527 case R200_PP_CUBIC_FACES_2:
528 case R200_PP_CUBIC_FACES_3:
529 case R200_PP_CUBIC_FACES_4:
530 case R200_PP_CUBIC_FACES_5:
Dave Airlie513bcb42009-09-23 16:56:27 +1000531 tmp = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +1000532 i = (reg - R200_PP_CUBIC_FACES_0) / 32;
533 for (face = 0; face < 4; face++) {
534 track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
535 track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
536 }
Marek Olšák40b4a752011-02-12 19:21:35 +0100537 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +1000538 break;
539 default:
540 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
541 reg, idx);
542 return -EINVAL;
543 }
544 return 0;
545}
546
Jerome Glissed4550902009-10-01 10:12:06 +0200547void r200_set_safe_registers(struct radeon_device *rdev)
Dave Airlie551ebd82009-09-01 15:25:57 +1000548{
549 rdev->config.r100.reg_safe_bm = r200_reg_safe_bm;
550 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r200_reg_safe_bm);
Dave Airlie551ebd82009-09-01 15:25:57 +1000551}