blob: 182d0f065a42e423e4ac2663dfe1badfe000776a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/pci/setup-res.c
3 *
4 * Extruded from code written by
5 * Dave Rusling (david.rusling@reo.mts.dec.com)
6 * David Mosberger (davidm@cs.arizona.edu)
7 * David Miller (davem@redhat.com)
8 *
9 * Support routines for initializing a PCI subsystem.
10 */
11
12/* fixed for multiple pci buses, 1999 Andrea Arcangeli <andrea@suse.de> */
13
14/*
15 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
16 * Resource sorting
17 */
18
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/kernel.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040020#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/pci.h>
22#include <linux/errno.h>
23#include <linux/ioport.h>
24#include <linux/cache.h>
25#include <linux/slab.h>
26#include "pci.h"
27
Bjorn Helgaas6a5f3e62017-03-17 00:48:22 +000028static void pci_std_update_resource(struct pci_dev *dev, int resno)
Linus Torvalds1da177e2005-04-16 15:20:36 -070029{
30 struct pci_bus_region region;
Bjorn Helgaas9aac5372012-07-09 19:49:37 -060031 bool disable;
32 u16 cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -070033 u32 new, check, mask;
34 int reg;
Yu Zhao14add802008-11-22 02:38:52 +080035 struct resource *res = dev->resource + resno;
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Wei Yang70675e02015-07-29 16:52:58 +080037 if (dev->is_virtfn) {
38 dev_warn(&dev->dev, "can't update VF BAR%d\n", resno);
39 return;
40 }
41
Ralf Baechlefb0f2b42006-12-19 13:12:08 -080042 /*
43 * Ignore resources for unimplemented BARs and unused resource slots
44 * for 64 bit BARs.
45 */
Ivan Kokshayskycf7bee52005-08-07 13:49:59 +040046 if (!res->flags)
47 return;
48
Bjorn Helgaascd8a4d32014-02-26 11:25:59 -070049 if (res->flags & IORESOURCE_UNSET)
50 return;
51
Ralf Baechlefb0f2b42006-12-19 13:12:08 -080052 /*
53 * Ignore non-moveable resources. This might be legacy resources for
54 * which no functional BAR register exists or another important
Bjorn Helgaas80ccba12008-06-13 10:52:11 -060055 * system resource we shouldn't move around.
Ralf Baechlefb0f2b42006-12-19 13:12:08 -080056 */
57 if (res->flags & IORESOURCE_PCI_FIXED)
58 return;
59
Yinghai Lufc279852013-12-09 22:54:40 -080060 pcibios_resource_to_bus(dev->bus, &region, res);
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 new = region.start | (res->flags & PCI_REGION_FLAG_MASK);
63 if (res->flags & IORESOURCE_IO)
64 mask = (u32)PCI_BASE_ADDRESS_IO_MASK;
65 else
66 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
67
Bjorn Helgaas7b65c3a2017-03-17 00:48:23 +000068 if (resno < PCI_ROM_RESOURCE) {
69 reg = PCI_BASE_ADDRESS_0 + 4 * resno;
70 } else if (resno == PCI_ROM_RESOURCE) {
Linus Torvalds755528c2005-08-26 10:49:22 -070071 if (!(res->flags & IORESOURCE_ROM_ENABLE))
72 return;
Bjorn Helgaas7b65c3a2017-03-17 00:48:23 +000073
74 reg = dev->rom_base_reg;
Linus Torvalds755528c2005-08-26 10:49:22 -070075 new |= PCI_ROM_ADDRESS_ENABLE;
Bjorn Helgaas7b65c3a2017-03-17 00:48:23 +000076 } else
77 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
Bjorn Helgaas9aac5372012-07-09 19:49:37 -060079 /*
80 * We can't update a 64-bit BAR atomically, so when possible,
81 * disable decoding so that a half-updated BAR won't conflict
82 * with another device.
83 */
84 disable = (res->flags & IORESOURCE_MEM_64) && !dev->mmio_always_on;
85 if (disable) {
86 pci_read_config_word(dev, PCI_COMMAND, &cmd);
87 pci_write_config_word(dev, PCI_COMMAND,
88 cmd & ~PCI_COMMAND_MEMORY);
89 }
90
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 pci_write_config_dword(dev, reg, new);
92 pci_read_config_dword(dev, reg, &check);
93
94 if ((new ^ check) & mask) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -060095 dev_err(&dev->dev, "BAR %d: error updating (%#08x != %#08x)\n",
96 resno, new, check);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 }
98
Bjorn Helgaas28c68212011-06-14 13:04:35 -060099 if (res->flags & IORESOURCE_MEM_64) {
Ivan Kokshayskycf7bee52005-08-07 13:49:59 +0400100 new = region.start >> 16 >> 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 pci_write_config_dword(dev, reg + 4, new);
102 pci_read_config_dword(dev, reg + 4, &check);
103 if (check != new) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400104 dev_err(&dev->dev, "BAR %d: error updating (high %#08x != %#08x)\n",
105 resno, new, check);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 }
107 }
Bjorn Helgaas9aac5372012-07-09 19:49:37 -0600108
109 if (disable)
110 pci_write_config_word(dev, PCI_COMMAND, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111}
112
Bjorn Helgaas6a5f3e62017-03-17 00:48:22 +0000113void pci_update_resource(struct pci_dev *dev, int resno)
114{
115 if (resno <= PCI_ROM_RESOURCE)
116 pci_std_update_resource(dev, resno);
117#ifdef CONFIG_PCI_IOV
118 else if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
119 pci_iov_update_resource(dev, resno);
120#endif
121}
122
Sam Ravnborg96bde062007-03-26 21:53:30 -0800123int pci_claim_resource(struct pci_dev *dev, int resource)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124{
125 struct resource *res = &dev->resource[resource];
Bjorn Helgaas966f3a72010-03-11 17:01:19 -0700126 struct resource *root, *conflict;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
Bjorn Helgaas29003be2014-02-26 11:25:59 -0700128 if (res->flags & IORESOURCE_UNSET) {
129 dev_info(&dev->dev, "can't claim BAR %d %pR: no address assigned\n",
130 resource, res);
131 return -EINVAL;
132 }
133
Bjorn Helgaas16d917b2016-11-08 14:25:24 -0600134 /*
135 * If we have a shadow copy in RAM, the PCI device doesn't respond
136 * to the shadow range, so we don't need to claim it, and upstream
137 * bridges don't need to route the range to the device.
138 */
139 if (res->flags & IORESOURCE_ROM_SHADOW)
140 return 0;
141
Matthew Wilcoxcebd78a2009-06-17 16:33:33 -0400142 root = pci_find_parent_resource(dev, res);
Bjorn Helgaas865df572009-11-04 10:32:57 -0700143 if (!root) {
Bjorn Helgaas29003be2014-02-26 11:25:59 -0700144 dev_info(&dev->dev, "can't claim BAR %d %pR: no compatible bridge window\n",
145 resource, res);
Bjorn Helgaasc770cb42015-03-12 12:30:06 -0500146 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas865df572009-11-04 10:32:57 -0700147 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 }
149
Bjorn Helgaas966f3a72010-03-11 17:01:19 -0700150 conflict = request_resource_conflict(root, res);
151 if (conflict) {
Bjorn Helgaas29003be2014-02-26 11:25:59 -0700152 dev_info(&dev->dev, "can't claim BAR %d %pR: address conflict with %s %pR\n",
153 resource, res, conflict->name, conflict);
Bjorn Helgaasc770cb42015-03-12 12:30:06 -0500154 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas966f3a72010-03-11 17:01:19 -0700155 return -EBUSY;
156 }
Bjorn Helgaas865df572009-11-04 10:32:57 -0700157
Bjorn Helgaas966f3a72010-03-11 17:01:19 -0700158 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159}
Jesse Barneseaa959d2009-06-30 21:45:44 -0700160EXPORT_SYMBOL(pci_claim_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161
Yuji Shimada32a9a6822009-03-16 17:13:39 +0900162void pci_disable_bridge_window(struct pci_dev *dev)
163{
Bjorn Helgaas865df572009-11-04 10:32:57 -0700164 dev_info(&dev->dev, "disabling bridge mem windows\n");
Yuji Shimada32a9a6822009-03-16 17:13:39 +0900165
166 /* MMIO Base/Limit */
167 pci_write_config_dword(dev, PCI_MEMORY_BASE, 0x0000fff0);
168
169 /* Prefetchable MMIO Base/Limit */
170 pci_write_config_dword(dev, PCI_PREF_LIMIT_UPPER32, 0);
171 pci_write_config_dword(dev, PCI_PREF_MEMORY_BASE, 0x0000fff0);
172 pci_write_config_dword(dev, PCI_PREF_BASE_UPPER32, 0xffffffff);
173}
Ram Pai2bbc6942011-07-25 13:08:39 -0700174
Myron Stowe6535943f2011-11-21 11:54:19 -0700175/*
176 * Generic function that returns a value indicating that the device's
177 * original BIOS BAR address was not saved and so is not available for
178 * reinstatement.
179 *
180 * Can be over-ridden by architecture specific code that implements
181 * reinstatement functionality rather than leaving it disabled when
182 * normal allocation attempts fail.
183 */
184resource_size_t __weak pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx)
185{
186 return 0;
187}
188
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700189static int pci_revert_fw_address(struct resource *res, struct pci_dev *dev,
Ram Pai2bbc6942011-07-25 13:08:39 -0700190 int resno, resource_size_t size)
191{
192 struct resource *root, *conflict;
Myron Stowe6535943f2011-11-21 11:54:19 -0700193 resource_size_t fw_addr, start, end;
Ram Pai2bbc6942011-07-25 13:08:39 -0700194
Myron Stowe6535943f2011-11-21 11:54:19 -0700195 fw_addr = pcibios_retrieve_fw_addr(dev, resno);
196 if (!fw_addr)
Bjorn Helgaas94778832014-07-08 16:00:42 -0600197 return -ENOMEM;
Myron Stowe6535943f2011-11-21 11:54:19 -0700198
Ram Pai2bbc6942011-07-25 13:08:39 -0700199 start = res->start;
200 end = res->end;
Myron Stowe6535943f2011-11-21 11:54:19 -0700201 res->start = fw_addr;
Ram Pai2bbc6942011-07-25 13:08:39 -0700202 res->end = res->start + size - 1;
Bjorn Helgaas0b26cd62015-09-21 18:26:45 -0500203 res->flags &= ~IORESOURCE_UNSET;
Myron Stowe351fc6d2011-11-21 11:54:07 -0700204
205 root = pci_find_parent_resource(dev, res);
206 if (!root) {
207 if (res->flags & IORESOURCE_IO)
208 root = &ioport_resource;
209 else
210 root = &iomem_resource;
211 }
212
Ram Pai2bbc6942011-07-25 13:08:39 -0700213 dev_info(&dev->dev, "BAR %d: trying firmware assignment %pR\n",
214 resno, res);
215 conflict = request_resource_conflict(root, res);
216 if (conflict) {
Bjorn Helgaas94778832014-07-08 16:00:42 -0600217 dev_info(&dev->dev, "BAR %d: %pR conflicts with %s %pR\n",
218 resno, res, conflict->name, conflict);
Ram Pai2bbc6942011-07-25 13:08:39 -0700219 res->start = start;
220 res->end = end;
Bjorn Helgaas0b26cd62015-09-21 18:26:45 -0500221 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas94778832014-07-08 16:00:42 -0600222 return -EBUSY;
Ram Pai2bbc6942011-07-25 13:08:39 -0700223 }
Bjorn Helgaas94778832014-07-08 16:00:42 -0600224 return 0;
Ram Pai2bbc6942011-07-25 13:08:39 -0700225}
226
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600227static int __pci_assign_resource(struct pci_bus *bus, struct pci_dev *dev,
228 int resno, resource_size_t size, resource_size_t align)
229{
230 struct resource *res = dev->resource + resno;
231 resource_size_t min;
232 int ret;
233
234 min = (res->flags & IORESOURCE_IO) ? PCIBIOS_MIN_IO : PCIBIOS_MIN_MEM;
235
Bjorn Helgaas67d29b52014-05-19 18:32:18 -0600236 /*
237 * First, try exact prefetching match. Even if a 64-bit
238 * prefetchable bridge window is below 4GB, we can't put a 32-bit
239 * prefetchable resource in it because pbus_size_mem() assumes a
240 * 64-bit window will contain no 32-bit resources. If we assign
241 * things differently than they were sized, not everything will fit.
242 */
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600243 ret = pci_bus_alloc_resource(bus, res, size, align, min,
Yinghai Lu5b285412014-05-19 17:01:55 -0600244 IORESOURCE_PREFETCH | IORESOURCE_MEM_64,
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600245 pcibios_align_resource, dev);
Bjorn Helgaasd3689df2014-05-19 18:39:07 -0600246 if (ret == 0)
247 return 0;
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600248
Bjorn Helgaas67d29b52014-05-19 18:32:18 -0600249 /*
250 * If the prefetchable window is only 32 bits wide, we can put
251 * 64-bit prefetchable resources in it.
252 */
Bjorn Helgaasd3689df2014-05-19 18:39:07 -0600253 if ((res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) ==
Yinghai Lu5b285412014-05-19 17:01:55 -0600254 (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) {
Yinghai Lu5b285412014-05-19 17:01:55 -0600255 ret = pci_bus_alloc_resource(bus, res, size, align, min,
256 IORESOURCE_PREFETCH,
257 pcibios_align_resource, dev);
Bjorn Helgaasd3689df2014-05-19 18:39:07 -0600258 if (ret == 0)
259 return 0;
Yinghai Lu5b285412014-05-19 17:01:55 -0600260 }
261
Bjorn Helgaas67d29b52014-05-19 18:32:18 -0600262 /*
263 * If we didn't find a better match, we can put any memory resource
264 * in a non-prefetchable window. If this resource is 32 bits and
265 * non-prefetchable, the first call already tried the only possibility
266 * so we don't need to try again.
267 */
268 if (res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64))
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600269 ret = pci_bus_alloc_resource(bus, res, size, align, min, 0,
270 pcibios_align_resource, dev);
Bjorn Helgaas67d29b52014-05-19 18:32:18 -0600271
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600272 return ret;
273}
274
Nikhil P Raod6776e62012-06-20 12:56:00 -0700275static int _pci_assign_resource(struct pci_dev *dev, int resno,
276 resource_size_t size, resource_size_t min_align)
Yinghai Lud09ee962009-04-23 20:49:25 -0700277{
Yinghai Lud09ee962009-04-23 20:49:25 -0700278 struct pci_bus *bus;
279 int ret;
280
Yinghai Lud09ee962009-04-23 20:49:25 -0700281 bus = dev->bus;
Ram Pai2bbc6942011-07-25 13:08:39 -0700282 while ((ret = __pci_assign_resource(bus, dev, resno, size, min_align))) {
283 if (!bus->parent || !bus->self->transparent)
284 break;
285 bus = bus->parent;
Yinghai Lud09ee962009-04-23 20:49:25 -0700286 }
287
Yinghai Lud09ee962009-04-23 20:49:25 -0700288 return ret;
289}
290
Ram Pai2bbc6942011-07-25 13:08:39 -0700291int pci_assign_resource(struct pci_dev *dev, int resno)
292{
293 struct resource *res = dev->resource + resno;
294 resource_size_t align, size;
Ram Pai2bbc6942011-07-25 13:08:39 -0700295 int ret;
296
Bjorn Helgaas2ea4adf2016-03-01 10:58:04 -0600297 if (res->flags & IORESOURCE_PCI_FIXED)
298 return 0;
299
Bjorn Helgaasbd064f02014-02-26 11:25:58 -0700300 res->flags |= IORESOURCE_UNSET;
Ram Pai2bbc6942011-07-25 13:08:39 -0700301 align = pci_resource_alignment(dev, res);
302 if (!align) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400303 dev_info(&dev->dev, "BAR %d: can't assign %pR (bogus alignment)\n",
304 resno, res);
Ram Pai2bbc6942011-07-25 13:08:39 -0700305 return -EINVAL;
306 }
307
Ram Pai2bbc6942011-07-25 13:08:39 -0700308 size = resource_size(res);
309 ret = _pci_assign_resource(dev, resno, size, align);
310
311 /*
312 * If we failed to assign anything, let's try the address
313 * where firmware left it. That at least has a chance of
314 * working, which is better than just leaving it disabled.
315 */
Bjorn Helgaas64da4652014-07-08 16:04:22 -0600316 if (ret < 0) {
317 dev_info(&dev->dev, "BAR %d: no space for %pR\n", resno, res);
Ram Pai2bbc6942011-07-25 13:08:39 -0700318 ret = pci_revert_fw_address(res, dev, resno, size);
Bjorn Helgaas64da4652014-07-08 16:04:22 -0600319 }
Ram Pai2bbc6942011-07-25 13:08:39 -0700320
Bjorn Helgaas64da4652014-07-08 16:04:22 -0600321 if (ret < 0) {
322 dev_info(&dev->dev, "BAR %d: failed to assign %pR\n", resno,
323 res);
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600324 return ret;
Bjorn Helgaas64da4652014-07-08 16:04:22 -0600325 }
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600326
327 res->flags &= ~IORESOURCE_UNSET;
328 res->flags &= ~IORESOURCE_STARTALIGN;
329 dev_info(&dev->dev, "BAR %d: assigned %pR\n", resno, res);
330 if (resno < PCI_BRIDGE_RESOURCES)
331 pci_update_resource(dev, resno);
332
333 return 0;
Ram Pai2bbc6942011-07-25 13:08:39 -0700334}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600335EXPORT_SYMBOL(pci_assign_resource);
Ram Pai2bbc6942011-07-25 13:08:39 -0700336
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600337int pci_reassign_resource(struct pci_dev *dev, int resno, resource_size_t addsize,
338 resource_size_t min_align)
339{
340 struct resource *res = dev->resource + resno;
Guo Chaoc3337702014-07-03 18:30:29 -0600341 unsigned long flags;
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600342 resource_size_t new_size;
343 int ret;
344
Bjorn Helgaas2ea4adf2016-03-01 10:58:04 -0600345 if (res->flags & IORESOURCE_PCI_FIXED)
346 return 0;
347
Guo Chaoc3337702014-07-03 18:30:29 -0600348 flags = res->flags;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -0700349 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600350 if (!res->parent) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400351 dev_info(&dev->dev, "BAR %d: can't reassign an unassigned resource %pR\n",
352 resno, res);
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600353 return -EINVAL;
354 }
355
356 /* already aligned with min_align */
357 new_size = resource_size(res) + addsize;
358 ret = _pci_assign_resource(dev, resno, new_size, min_align);
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600359 if (ret) {
Guo Chaoc3337702014-07-03 18:30:29 -0600360 res->flags = flags;
361 dev_info(&dev->dev, "BAR %d: %pR (failed to expand by %#llx)\n",
362 resno, res, (unsigned long long) addsize);
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600363 return ret;
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600364 }
Guo Chaoc3337702014-07-03 18:30:29 -0600365
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600366 res->flags &= ~IORESOURCE_UNSET;
367 res->flags &= ~IORESOURCE_STARTALIGN;
Bjorn Helgaas64da4652014-07-08 16:04:22 -0600368 dev_info(&dev->dev, "BAR %d: reassigned %pR (expanded by %#llx)\n",
369 resno, res, (unsigned long long) addsize);
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600370 if (resno < PCI_BRIDGE_RESOURCES)
371 pci_update_resource(dev, resno);
372
373 return 0;
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600374}
375
Bjorn Helgaas842de402008-03-04 11:56:47 -0700376int pci_enable_resources(struct pci_dev *dev, int mask)
377{
378 u16 cmd, old_cmd;
379 int i;
380 struct resource *r;
381
382 pci_read_config_word(dev, PCI_COMMAND, &cmd);
383 old_cmd = cmd;
384
385 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
386 if (!(mask & (1 << i)))
387 continue;
388
389 r = &dev->resource[i];
390
391 if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
392 continue;
393 if ((i == PCI_ROM_RESOURCE) &&
394 (!(r->flags & IORESOURCE_ROM_ENABLE)))
395 continue;
396
Bjorn Helgaas3cedcc32014-02-26 11:26:00 -0700397 if (r->flags & IORESOURCE_UNSET) {
398 dev_err(&dev->dev, "can't enable device: BAR %d %pR not assigned\n",
399 i, r);
400 return -EINVAL;
401 }
402
Bjorn Helgaas842de402008-03-04 11:56:47 -0700403 if (!r->parent) {
Bjorn Helgaas3cedcc32014-02-26 11:26:00 -0700404 dev_err(&dev->dev, "can't enable device: BAR %d %pR not claimed\n",
405 i, r);
Bjorn Helgaas842de402008-03-04 11:56:47 -0700406 return -EINVAL;
407 }
408
409 if (r->flags & IORESOURCE_IO)
410 cmd |= PCI_COMMAND_IO;
411 if (r->flags & IORESOURCE_MEM)
412 cmd |= PCI_COMMAND_MEMORY;
413 }
414
415 if (cmd != old_cmd) {
416 dev_info(&dev->dev, "enabling device (%04x -> %04x)\n",
417 old_cmd, cmd);
418 pci_write_config_word(dev, PCI_COMMAND, cmd);
419 }
420 return 0;
421}