blob: 9a07cf3062ea92e1a6bceb5c283916d68e60037c [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Johannes Berg128e63e2013-01-21 21:39:26 +01008 * Copyright(c) 2007 - 2013 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020025 * in the file called COPYING.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030026 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Johannes Berg128e63e2013-01-21 21:39:26 +010033 * Copyright(c) 2005 - 2013 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Johannes Berg82575102012-04-03 16:44:37 -070071#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030072#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070075#include "iwl-agn-hw.h"
Johannes Berg6468a012012-05-16 19:13:54 +020076#include "internal.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080077
Lilach Edelsteine139dc42013-01-13 13:31:10 +020078static void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
79 u32 reg, u32 mask, u32 value)
80{
81 u32 v;
82
83#ifdef CONFIG_IWLWIFI_DEBUG
84 WARN_ON_ONCE(value & ~mask);
85#endif
86
87 v = iwl_read32(trans, reg);
88 v &= ~mask;
89 v |= value;
90 iwl_write32(trans, reg, v);
91}
92
93static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
94 u32 reg, u32 mask)
95{
96 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
97}
98
99static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
100 u32 reg, u32 mask)
101{
102 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
103}
104
Johannes Bergddaf5a52013-01-08 11:25:44 +0100105static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300106{
Johannes Bergddaf5a52013-01-08 11:25:44 +0100107 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
108 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
109 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
110 ~APMG_PS_CTRL_MSK_PWR_SRC);
111 else
112 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
113 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
114 ~APMG_PS_CTRL_MSK_PWR_SRC);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300115}
116
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200117/* PCI registers */
118#define PCI_CFG_RETRY_TIMEOUT 0x041
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200119
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200120static void iwl_pcie_apm_config(struct iwl_trans *trans)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200121{
Johannes Berg20d3b642012-05-16 22:54:29 +0200122 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200123 u16 lctl;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200124
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200125 /*
126 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
127 * Check if BIOS (or OS) enabled L1-ASPM on this device.
128 * If so (likely), disable L0S, so device moves directly L0->L1;
129 * costs negligible amount of power savings.
130 * If not (unlikely), enable L0S, so there is at least some
131 * power savings, even without L1.
132 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200133 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700134 if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200135 /* L1-ASPM enabled; disable(!) L0S */
136 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Joe Perches6a4b09f2012-10-28 01:05:47 -0700137 dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200138 } else {
139 /* L1-ASPM disabled; enable(!) L0S */
140 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Joe Perches6a4b09f2012-10-28 01:05:47 -0700141 dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200142 }
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700143 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200144}
145
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200146/*
147 * Start up NIC's basic functionality after it has been reset
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200148 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200149 * NOTE: This does not load uCode nor start the embedded processor
150 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200151static int iwl_pcie_apm_init(struct iwl_trans *trans)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200152{
153 int ret = 0;
154 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
155
156 /*
157 * Use "set_bit" below rather than "write", to preserve any hardware
158 * bits already set by default after reset.
159 */
160
161 /* Disable L0S exit timer (platform NMI Work/Around) */
162 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200163 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200164
165 /*
166 * Disable L0s without affecting L1;
167 * don't wait for ICH L0s (ICH bug W/A)
168 */
169 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200170 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200171
172 /* Set FH wait threshold to maximum (HW error during stress W/A) */
173 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
174
175 /*
176 * Enable HAP INTA (interrupt from management bus) to
177 * wake device's PCI Express link L1a -> L0s
178 */
179 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200180 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200181
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200182 iwl_pcie_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200183
184 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700185 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200186 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700187 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200188
189 /*
190 * Set "initialization complete" bit to move adapter from
191 * D0U* --> D0A* (powered-up active) state.
192 */
193 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
194
195 /*
196 * Wait for clock stabilization; once stabilized, access to
197 * device-internal resources is supported, e.g. iwl_write_prph()
198 * and accesses to uCode SRAM.
199 */
200 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200201 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
202 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200203 if (ret < 0) {
204 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
205 goto out;
206 }
207
208 /*
209 * Enable DMA clock and wait for it to stabilize.
210 *
211 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
212 * do not disable clocks. This preserves any hardware bits already
213 * set by default in "CLK_CTRL_REG" after reset.
214 */
215 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
216 udelay(20);
217
218 /* Disable L1-Active */
219 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
220 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
221
Emmanuel Grumbach889b1692013-07-25 13:14:34 +0300222 /* Clear the interrupt in APMG if the NIC is in RFKILL */
223 iwl_write_prph(trans, APMG_RTC_INT_STT_REG, APMG_RTC_INT_STT_RFKILL);
224
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200225 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200226
227out:
228 return ret;
229}
230
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200231static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200232{
233 int ret = 0;
234
235 /* stop device's busmaster DMA activity */
236 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
237
238 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200239 CSR_RESET_REG_FLAG_MASTER_DISABLED,
240 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200241 if (ret)
242 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
243
244 IWL_DEBUG_INFO(trans, "stop master\n");
245
246 return ret;
247}
248
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200249static void iwl_pcie_apm_stop(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200250{
251 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
252
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200253 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200254
255 /* Stop device's DMA activity */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200256 iwl_pcie_apm_stop_master(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200257
258 /* Reset the entire device */
259 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
260
261 udelay(10);
262
263 /*
264 * Clear "initialization complete" bit to move adapter from
265 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
266 */
267 iwl_clear_bit(trans, CSR_GP_CNTRL,
268 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
269}
270
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200271static int iwl_pcie_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300272{
Johannes Berg7b114882012-02-05 13:55:11 -0800273 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300274
275 /* nic_init */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200276 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200277 iwl_pcie_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300278
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200279 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300280
Johannes Bergddaf5a52013-01-08 11:25:44 +0100281 iwl_pcie_set_pwr(trans, false);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300282
Johannes Bergecdb9752012-03-06 13:31:03 -0800283 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300284
285 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200286 iwl_pcie_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300287
288 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200289 if (iwl_pcie_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300290 return -ENOMEM;
291
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700292 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300293 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200294 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200295 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300296 }
297
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300298 return 0;
299}
300
301#define HW_READY_TIMEOUT (50)
302
303/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200304static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300305{
306 int ret;
307
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200308 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200309 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300310
311 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200312 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200313 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
314 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
315 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300316
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700317 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300318 return ret;
319}
320
321/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200322static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300323{
324 int ret;
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300325 int t = 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300326
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700327 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300328
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200329 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200330 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300331 if (ret >= 0)
332 return 0;
333
334 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200335 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200336 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300337
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300338 do {
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200339 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300340 if (ret >= 0)
341 return 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300342
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300343 usleep_range(200, 1000);
344 t += 200;
345 } while (t < 150000);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300346
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300347 return ret;
348}
349
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200350/*
351 * ucode
352 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200353static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
Johannes Berg83f84d72012-09-10 11:50:18 +0200354 dma_addr_t phy_addr, u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200355{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800356 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200357 int ret;
358
Johannes Berg13df1aa2012-03-06 13:31:00 -0800359 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200360
361 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200362 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
363 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200364
365 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200366 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
367 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200368
369 iwl_write_direct32(trans,
Johannes Berg83f84d72012-09-10 11:50:18 +0200370 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
371 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200372
373 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200374 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
375 (iwl_get_dma_hi_addr(phy_addr)
376 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200377
378 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200379 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
380 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
381 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
382 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200383
384 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200385 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
386 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
387 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
388 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200389
Johannes Berg13df1aa2012-03-06 13:31:00 -0800390 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
391 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200392 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200393 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200394 return -ETIMEDOUT;
395 }
396
397 return 0;
398}
399
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200400static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
Johannes Berg83f84d72012-09-10 11:50:18 +0200401 const struct fw_desc *section)
402{
403 u8 *v_addr;
404 dma_addr_t p_addr;
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300405 u32 offset, chunk_sz = section->len;
Johannes Berg83f84d72012-09-10 11:50:18 +0200406 int ret = 0;
407
408 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
409 section_num);
410
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300411 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
412 GFP_KERNEL | __GFP_NOWARN);
413 if (!v_addr) {
414 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
415 chunk_sz = PAGE_SIZE;
416 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
417 &p_addr, GFP_KERNEL);
418 if (!v_addr)
419 return -ENOMEM;
420 }
Johannes Berg83f84d72012-09-10 11:50:18 +0200421
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300422 for (offset = 0; offset < section->len; offset += chunk_sz) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200423 u32 copy_size;
424
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300425 copy_size = min_t(u32, chunk_sz, section->len - offset);
Johannes Berg83f84d72012-09-10 11:50:18 +0200426
427 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200428 ret = iwl_pcie_load_firmware_chunk(trans,
429 section->offset + offset,
430 p_addr, copy_size);
Johannes Berg83f84d72012-09-10 11:50:18 +0200431 if (ret) {
432 IWL_ERR(trans,
433 "Could not load the [%d] uCode section\n",
434 section_num);
435 break;
436 }
437 }
438
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300439 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
Johannes Berg83f84d72012-09-10 11:50:18 +0200440 return ret;
441}
442
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300443static int iwl_pcie_secure_set(struct iwl_trans *trans, int cpu)
444{
445 int shift_param;
446 u32 address;
447 int ret = 0;
448
449 if (cpu == 1) {
450 shift_param = 0;
451 address = CSR_SECURE_BOOT_CPU1_STATUS_ADDR;
452 } else {
453 shift_param = 16;
454 address = CSR_SECURE_BOOT_CPU2_STATUS_ADDR;
455 }
456
457 /* set CPU to started */
458 iwl_trans_set_bits_mask(trans,
459 CSR_UCODE_LOAD_STATUS_ADDR,
460 CSR_CPU_STATUS_LOADING_STARTED << shift_param,
461 1);
462
463 /* set last complete descriptor number */
464 iwl_trans_set_bits_mask(trans,
465 CSR_UCODE_LOAD_STATUS_ADDR,
466 CSR_CPU_STATUS_NUM_OF_LAST_COMPLETED
467 << shift_param,
468 1);
469
470 /* set last loaded block */
471 iwl_trans_set_bits_mask(trans,
472 CSR_UCODE_LOAD_STATUS_ADDR,
473 CSR_CPU_STATUS_NUM_OF_LAST_LOADED_BLOCK
474 << shift_param,
475 1);
476
477 /* image loading complete */
478 iwl_trans_set_bits_mask(trans,
479 CSR_UCODE_LOAD_STATUS_ADDR,
480 CSR_CPU_STATUS_LOADING_COMPLETED
481 << shift_param,
482 1);
483
484 /* set FH_TCSR_0_REG */
485 iwl_trans_set_bits_mask(trans, FH_TCSR_0_REG0, 0x00400000, 1);
486
487 /* verify image verification started */
488 ret = iwl_poll_bit(trans, address,
489 CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS,
490 CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS,
491 CSR_SECURE_TIME_OUT);
492 if (ret < 0) {
493 IWL_ERR(trans, "secure boot process didn't start\n");
494 return ret;
495 }
496
497 /* wait for image verification to complete */
498 ret = iwl_poll_bit(trans, address,
499 CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED,
500 CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED,
501 CSR_SECURE_TIME_OUT);
502
503 if (ret < 0) {
504 IWL_ERR(trans, "Time out on secure boot process\n");
505 return ret;
506 }
507
508 return 0;
509}
510
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200511static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
Johannes Berg0692fe42012-03-06 13:30:37 -0800512 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200513{
Johannes Berg2d1c0042012-09-09 20:59:17 +0200514 int i, ret = 0;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200515
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300516 IWL_DEBUG_FW(trans,
517 "working with %s image\n",
518 image->is_secure ? "Secured" : "Non Secured");
519 IWL_DEBUG_FW(trans,
520 "working with %s CPU\n",
521 image->is_dual_cpus ? "Dual" : "Single");
522
523 /* configure the ucode to be ready to get the secured image */
524 if (image->is_secure) {
525 /* set secure boot inspector addresses */
526 iwl_write32(trans, CSR_SECURE_INSPECTOR_CODE_ADDR, 0);
527 iwl_write32(trans, CSR_SECURE_INSPECTOR_DATA_ADDR, 0);
528
529 /* release CPU1 reset if secure inspector image burned in OTP */
530 iwl_write32(trans, CSR_RESET, 0);
531 }
532
533 /* load to FW the binary sections of CPU1 */
534 IWL_DEBUG_INFO(trans, "Loading CPU1\n");
535 for (i = 0;
536 i < IWL_UCODE_FIRST_SECTION_OF_SECOND_CPU;
537 i++) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200538 if (!image->sec[i].data)
Johannes Berg2d1c0042012-09-09 20:59:17 +0200539 break;
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200540 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
Johannes Berg2d1c0042012-09-09 20:59:17 +0200541 if (ret)
542 return ret;
543 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200544
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300545 /* configure the ucode to start secure process on CPU1 */
546 if (image->is_secure) {
547 /* config CPU1 to start secure protocol */
548 ret = iwl_pcie_secure_set(trans, 1);
549 if (ret)
550 return ret;
551 } else {
552 /* Remove all resets to allow NIC to operate */
553 iwl_write32(trans, CSR_RESET, 0);
554 }
555
556 if (image->is_dual_cpus) {
557 /* load to FW the binary sections of CPU2 */
558 IWL_DEBUG_INFO(trans, "working w/ DUAL CPUs - Loading CPU2\n");
559 for (i = IWL_UCODE_FIRST_SECTION_OF_SECOND_CPU;
560 i < IWL_UCODE_SECTION_MAX; i++) {
561 if (!image->sec[i].data)
562 break;
563 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
564 if (ret)
565 return ret;
566 }
567
568 if (image->is_secure) {
569 /* set CPU2 for secure protocol */
570 ret = iwl_pcie_secure_set(trans, 2);
571 if (ret)
572 return ret;
573 }
574 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200575
576 return 0;
577}
578
Johannes Berg0692fe42012-03-06 13:30:37 -0800579static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200580 const struct fw_img *fw, bool run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300581{
582 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800583 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300584
Johannes Berg496bab32012-03-06 13:30:45 -0800585 /* This may fail if AMT took ownership of the device */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200586 if (iwl_pcie_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700587 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300588 return -EIO;
589 }
590
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200591 iwl_enable_rfkill_int(trans);
592
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300593 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200594 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200595 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200596 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200597 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200598 clear_bit(STATUS_RFKILL, &trans->status);
Johannes Bergc9eec952012-03-06 13:30:43 -0800599 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200600 if (hw_rfkill && !run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300601 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300602
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200603 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300604
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200605 ret = iwl_pcie_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300606 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700607 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300608 return ret;
609 }
610
611 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200612 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
613 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300614 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
615
616 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200617 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700618 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300619
620 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200621 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
622 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300623
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200624 /* Load the given image to the HW */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200625 return iwl_pcie_load_given_ucode(trans, fw);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300626}
627
Emmanuel Grumbachadca1232012-10-25 23:08:27 +0200628static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200629{
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200630 iwl_pcie_reset_ict(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200631 iwl_pcie_tx_start(trans, scd_addr);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700632}
633
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800634static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700635{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800636 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Arik Nemtsova4082842013-11-24 19:10:46 +0200637 bool hw_rfkill;
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700638
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800639 /* tell the device to stop sending interrupts */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200640 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700641 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200642 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700643
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300644 /* device going down, Stop using ICT table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200645 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300646
647 /*
648 * If a HW restart happens during firmware loading,
649 * then the firmware loading might call this function
650 * and later it might be called again due to the
651 * restart. So don't process again if the device is
652 * already dead.
653 */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200654 if (test_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200655 iwl_pcie_tx_stop(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200656 iwl_pcie_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200657
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300658 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200659 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300660 APMG_CLK_VAL_DMA_CLK_RQT);
661 udelay(5);
662 }
663
664 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200665 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200666 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300667
668 /* Stop the device, and put it in low power state */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200669 iwl_pcie_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800670
671 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
672 * Clean again the interrupt here
673 */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200674 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800675 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200676 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800677
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800678 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200679 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -0700680
681 /* clear all status bits */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200682 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
683 clear_bit(STATUS_INT_ENABLED, &trans->status);
684 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
685 clear_bit(STATUS_TPOWER_PMI, &trans->status);
686 clear_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +0200687
688 /*
689 * Even if we stop the HW, we still want the RF kill
690 * interrupt
691 */
692 iwl_enable_rfkill_int(trans);
693
694 /*
695 * Check again since the RF kill state may have changed while
696 * all the interrupts were disabled, in this case we couldn't
697 * receive the RF kill interrupt and update the state in the
698 * op_mode.
699 */
700 hw_rfkill = iwl_is_rfkill_set(trans);
701 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200702 set_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +0200703 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200704 clear_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +0200705 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300706}
707
Johannes Bergdebff612013-05-14 13:53:45 +0200708static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800709{
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800710 iwl_disable_interrupts(trans);
Johannes Bergdebff612013-05-14 13:53:45 +0200711
712 /*
713 * in testing mode, the host stays awake and the
714 * hardware won't be reset (not even partially)
715 */
716 if (test)
717 return;
718
Johannes Bergddaf5a52013-01-08 11:25:44 +0100719 iwl_pcie_disable_ict(trans);
720
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800721 iwl_clear_bit(trans, CSR_GP_CNTRL,
722 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100723 iwl_clear_bit(trans, CSR_GP_CNTRL,
724 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
725
726 /*
727 * reset TX queues -- some of their registers reset during S3
728 * so if we don't reset everything here the D3 image would try
729 * to execute some invalid memory upon resume
730 */
731 iwl_trans_pcie_tx_reset(trans);
732
733 iwl_pcie_set_pwr(trans, true);
734}
735
736static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
Johannes Bergdebff612013-05-14 13:53:45 +0200737 enum iwl_d3_status *status,
738 bool test)
Johannes Bergddaf5a52013-01-08 11:25:44 +0100739{
740 u32 val;
741 int ret;
742
Johannes Bergdebff612013-05-14 13:53:45 +0200743 if (test) {
744 iwl_enable_interrupts(trans);
745 *status = IWL_D3_STATUS_ALIVE;
746 return 0;
747 }
748
Johannes Bergddaf5a52013-01-08 11:25:44 +0100749 iwl_pcie_set_pwr(trans, false);
750
751 val = iwl_read32(trans, CSR_RESET);
752 if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
753 *status = IWL_D3_STATUS_RESET;
754 return 0;
755 }
756
757 /*
758 * Also enables interrupts - none will happen as the device doesn't
759 * know we're waking it up, only when the opmode actually tells it
760 * after this call.
761 */
762 iwl_pcie_reset_ict(trans);
763
764 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
765 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
766
767 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
768 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
769 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
770 25000);
771 if (ret) {
772 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
773 return ret;
774 }
775
776 iwl_trans_pcie_tx_reset(trans);
777
778 ret = iwl_pcie_rx_init(trans);
779 if (ret) {
780 IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
781 return ret;
782 }
783
Johannes Bergddaf5a52013-01-08 11:25:44 +0100784 *status = IWL_D3_STATUS_ALIVE;
785 return 0;
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800786}
787
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200788static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +0300789{
Johannes Bergc9eec952012-03-06 13:30:43 -0800790 bool hw_rfkill;
Johannes Berga8b691e2012-12-27 23:08:06 +0100791 int err;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +0300792
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200793 err = iwl_pcie_prepare_card_hw(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200794 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +0200795 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Berga8b691e2012-12-27 23:08:06 +0100796 return err;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200797 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200798
Emmanuel Grumbach29974942013-07-24 10:19:06 +0300799 /* Reset the entire device */
800 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
801
802 usleep_range(10, 15);
803
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200804 iwl_pcie_apm_init(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200805
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +0200806 /* From now on, the op_mode will be kept updated about RF kill state */
807 iwl_enable_rfkill_int(trans);
808
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200809 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200810 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200811 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200812 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200813 clear_bit(STATUS_RFKILL, &trans->status);
Johannes Bergc9eec952012-03-06 13:30:43 -0800814 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +0200815
Johannes Berga8b691e2012-12-27 23:08:06 +0100816 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300817}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700818
Arik Nemtsova4082842013-11-24 19:10:46 +0200819static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200820{
Johannes Berg20d3b642012-05-16 22:54:29 +0200821 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +0200822
Arik Nemtsova4082842013-11-24 19:10:46 +0200823 /* disable interrupts - don't enable HW RF kill interrupt */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200824 spin_lock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +0300825 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200826 spin_unlock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +0300827
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200828 iwl_pcie_apm_stop(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200829
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200830 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700831 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200832 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700833
Emmanuel Grumbach8d96bb62012-12-04 22:53:30 +0200834 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200835}
836
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200837static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
838{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800839 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200840}
841
842static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
843{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800844 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200845}
846
847static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
848{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800849 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200850}
851
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200852static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
853{
Amnon Pazf9477c12013-02-27 11:28:16 +0200854 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
855 ((reg & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200856 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
857}
858
859static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
860 u32 val)
861{
862 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
Amnon Pazf9477c12013-02-27 11:28:16 +0200863 ((addr & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200864 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
865}
866
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800867static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700868 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800869{
870 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
871
872 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300873 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Johannes Bergd663ee72012-03-10 13:00:07 -0800874 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
875 trans_pcie->n_no_reclaim_cmds = 0;
876 else
877 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
878 if (trans_pcie->n_no_reclaim_cmds)
879 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
880 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -0700881
Johannes Bergb2cf4102012-04-09 17:46:51 -0700882 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
883 if (trans_pcie->rx_buf_size_8k)
884 trans_pcie->rx_page_order = get_order(8 * 1024);
885 else
886 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700887
888 trans_pcie->wd_timeout =
889 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Johannes Bergd9fb6462012-03-26 08:23:39 -0700890
891 trans_pcie->command_names = trans_cfg->command_names;
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200892 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800893}
894
Johannes Bergd1ff5252012-04-12 06:24:30 -0700895void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700896{
Johannes Berg20d3b642012-05-16 22:54:29 +0200897 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800898
Johannes Berg0aa86df2012-12-27 22:58:21 +0100899 synchronize_irq(trans_pcie->pci_dev->irq);
Johannes Berg0aa86df2012-12-27 22:58:21 +0100900
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200901 iwl_pcie_tx_free(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200902 iwl_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200903
Johannes Berga8b691e2012-12-27 23:08:06 +0100904 free_irq(trans_pcie->pci_dev->irq, trans);
905 iwl_pcie_free_ict(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800906
907 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800908 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800909 pci_release_regions(trans_pcie->pci_dev);
910 pci_disable_device(trans_pcie->pci_dev);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +0300911 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800912
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700913 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700914}
915
Don Fry47107e82012-03-15 13:27:06 -0700916static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
917{
Don Fry47107e82012-03-15 13:27:06 -0700918 if (state)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200919 set_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -0700920 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200921 clear_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -0700922}
923
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200924static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
925 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200926{
927 int ret;
Johannes Bergcfb4e622013-06-20 22:02:05 +0200928 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
929
930 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200931
932 /* this bit wakes up the NIC */
Lilach Edelsteine139dc42013-01-13 13:31:10 +0200933 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
934 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200935
936 /*
937 * These bits say the device is running, and should keep running for
938 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
939 * but they do not indicate that embedded SRAM is restored yet;
940 * 3945 and 4965 have volatile SRAM, and must save/restore contents
941 * to/from host DRAM when sleeping/waking for power-saving.
942 * Each direction takes approximately 1/4 millisecond; with this
943 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
944 * series of register accesses are expected (e.g. reading Event Log),
945 * to keep device from sleeping.
946 *
947 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
948 * SRAM is okay/restored. We don't check that here because this call
949 * is just for hardware register access; but GP1 MAC_SLEEP check is a
950 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
951 *
952 * 5000 series and later (including 1000 series) have non-volatile SRAM,
953 * and do not save/restore SRAM when power cycling.
954 */
955 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
956 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
957 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
958 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
959 if (unlikely(ret < 0)) {
960 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
961 if (!silent) {
962 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
963 WARN_ONCE(1,
964 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
965 val);
Johannes Bergcfb4e622013-06-20 22:02:05 +0200966 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200967 return false;
968 }
969 }
970
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200971 /*
972 * Fool sparse by faking we release the lock - sparse will
973 * track nic_access anyway.
974 */
Johannes Bergcfb4e622013-06-20 22:02:05 +0200975 __release(&trans_pcie->reg_lock);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200976 return true;
977}
978
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200979static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
980 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200981{
Johannes Bergcfb4e622013-06-20 22:02:05 +0200982 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200983
Johannes Bergcfb4e622013-06-20 22:02:05 +0200984 lockdep_assert_held(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200985
986 /*
987 * Fool sparse by faking we acquiring the lock - sparse will
988 * track nic_access anyway.
989 */
Johannes Bergcfb4e622013-06-20 22:02:05 +0200990 __acquire(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200991
Lilach Edelsteine139dc42013-01-13 13:31:10 +0200992 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
993 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200994 /*
995 * Above we read the CSR_GP_CNTRL register, which will flush
996 * any previous writes, but we need the write that clears the
997 * MAC_ACCESS_REQ bit to be performed before any other writes
998 * scheduled on different CPUs (after we drop reg_lock).
999 */
1000 mmiowb();
Johannes Bergcfb4e622013-06-20 22:02:05 +02001001 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001002}
1003
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001004static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1005 void *buf, int dwords)
1006{
1007 unsigned long flags;
1008 int offs, ret = 0;
1009 u32 *vals = buf;
1010
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001011 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001012 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1013 for (offs = 0; offs < dwords; offs++)
1014 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001015 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001016 } else {
1017 ret = -EBUSY;
1018 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001019 return ret;
1020}
1021
1022static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001023 const void *buf, int dwords)
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001024{
1025 unsigned long flags;
1026 int offs, ret = 0;
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001027 const u32 *vals = buf;
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001028
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001029 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001030 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1031 for (offs = 0; offs < dwords; offs++)
Emmanuel Grumbach01387ff2013-01-09 11:37:59 +02001032 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1033 vals ? vals[offs] : 0);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001034 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001035 } else {
1036 ret = -EBUSY;
1037 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001038 return ret;
1039}
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001040
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001041#define IWL_FLUSH_WAIT_MS 2000
1042
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001043static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001044{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001045 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001046 struct iwl_txq *txq;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001047 struct iwl_queue *q;
1048 int cnt;
1049 unsigned long now = jiffies;
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001050 u32 scd_sram_addr;
1051 u8 buf[16];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001052 int ret = 0;
1053
1054 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001055 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001056 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001057 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001058 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001059 q = &txq->q;
1060 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1061 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1062 msleep(1);
1063
1064 if (q->read_ptr != q->write_ptr) {
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001065 IWL_ERR(trans,
1066 "fail to flush all tx fifo queues Q %d\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001067 ret = -ETIMEDOUT;
1068 break;
1069 }
1070 }
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001071
1072 if (!ret)
1073 return 0;
1074
1075 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1076 txq->q.read_ptr, txq->q.write_ptr);
1077
1078 scd_sram_addr = trans_pcie->scd_base_addr +
1079 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
1080 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1081
1082 iwl_print_hex_error(trans, buf, sizeof(buf));
1083
1084 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1085 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1086 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1087
1088 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1089 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1090 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1091 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1092 u32 tbl_dw =
1093 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1094 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1095
1096 if (cnt & 0x1)
1097 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1098 else
1099 tbl_dw = tbl_dw & 0x0000FFFF;
1100
1101 IWL_ERR(trans,
1102 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1103 cnt, active ? "" : "in", fifo, tbl_dw,
1104 iwl_read_prph(trans,
1105 SCD_QUEUE_RDPTR(cnt)) & (txq->q.n_bd - 1),
1106 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1107 }
1108
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001109 return ret;
1110}
1111
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001112static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
1113 u32 mask, u32 value)
1114{
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001115 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001116 unsigned long flags;
1117
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001118 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001119 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001120 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001121}
1122
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001123static const char *get_csr_string(int cmd)
1124{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001125#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001126 switch (cmd) {
1127 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1128 IWL_CMD(CSR_INT_COALESCING);
1129 IWL_CMD(CSR_INT);
1130 IWL_CMD(CSR_INT_MASK);
1131 IWL_CMD(CSR_FH_INT_STATUS);
1132 IWL_CMD(CSR_GPIO_IN);
1133 IWL_CMD(CSR_RESET);
1134 IWL_CMD(CSR_GP_CNTRL);
1135 IWL_CMD(CSR_HW_REV);
1136 IWL_CMD(CSR_EEPROM_REG);
1137 IWL_CMD(CSR_EEPROM_GP);
1138 IWL_CMD(CSR_OTP_GP_REG);
1139 IWL_CMD(CSR_GIO_REG);
1140 IWL_CMD(CSR_GP_UCODE_REG);
1141 IWL_CMD(CSR_GP_DRIVER_REG);
1142 IWL_CMD(CSR_UCODE_DRV_GP1);
1143 IWL_CMD(CSR_UCODE_DRV_GP2);
1144 IWL_CMD(CSR_LED_REG);
1145 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1146 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1147 IWL_CMD(CSR_ANA_PLL_CFG);
1148 IWL_CMD(CSR_HW_REV_WA_REG);
1149 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1150 default:
1151 return "UNKNOWN";
1152 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001153#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001154}
1155
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001156void iwl_pcie_dump_csr(struct iwl_trans *trans)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001157{
1158 int i;
1159 static const u32 csr_tbl[] = {
1160 CSR_HW_IF_CONFIG_REG,
1161 CSR_INT_COALESCING,
1162 CSR_INT,
1163 CSR_INT_MASK,
1164 CSR_FH_INT_STATUS,
1165 CSR_GPIO_IN,
1166 CSR_RESET,
1167 CSR_GP_CNTRL,
1168 CSR_HW_REV,
1169 CSR_EEPROM_REG,
1170 CSR_EEPROM_GP,
1171 CSR_OTP_GP_REG,
1172 CSR_GIO_REG,
1173 CSR_GP_UCODE_REG,
1174 CSR_GP_DRIVER_REG,
1175 CSR_UCODE_DRV_GP1,
1176 CSR_UCODE_DRV_GP2,
1177 CSR_LED_REG,
1178 CSR_DRAM_INT_TBL_REG,
1179 CSR_GIO_CHICKEN_BITS,
1180 CSR_ANA_PLL_CFG,
1181 CSR_HW_REV_WA_REG,
1182 CSR_DBG_HPET_MEM_REG
1183 };
1184 IWL_ERR(trans, "CSR values:\n");
1185 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1186 "CSR_INT_PERIODIC_REG)\n");
1187 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1188 IWL_ERR(trans, " %25s: 0X%08x\n",
1189 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001190 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001191 }
1192}
1193
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001194#ifdef CONFIG_IWLWIFI_DEBUGFS
1195/* create and remove of files */
1196#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001197 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001198 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001199 goto err; \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001200} while (0)
1201
1202/* file operation */
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001203#define DEBUGFS_READ_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001204static const struct file_operations iwl_dbgfs_##name##_ops = { \
1205 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001206 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001207 .llseek = generic_file_llseek, \
1208};
1209
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001210#define DEBUGFS_WRITE_FILE_OPS(name) \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001211static const struct file_operations iwl_dbgfs_##name##_ops = { \
1212 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001213 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001214 .llseek = generic_file_llseek, \
1215};
1216
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001217#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001218static const struct file_operations iwl_dbgfs_##name##_ops = { \
1219 .write = iwl_dbgfs_##name##_write, \
1220 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001221 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001222 .llseek = generic_file_llseek, \
1223};
1224
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001225static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001226 char __user *user_buf,
1227 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001228{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001229 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001230 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001231 struct iwl_txq *txq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001232 struct iwl_queue *q;
1233 char *buf;
1234 int pos = 0;
1235 int cnt;
1236 int ret;
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001237 size_t bufsz;
1238
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001239 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001240
Johannes Bergf9e75442012-03-30 09:37:39 +02001241 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001242 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001243
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001244 buf = kzalloc(bufsz, GFP_KERNEL);
1245 if (!buf)
1246 return -ENOMEM;
1247
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001248 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001249 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001250 q = &txq->q;
1251 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001252 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001253 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001254 !!test_bit(cnt, trans_pcie->queue_used),
1255 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001256 }
1257 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1258 kfree(buf);
1259 return ret;
1260}
1261
1262static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001263 char __user *user_buf,
1264 size_t count, loff_t *ppos)
1265{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001266 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001267 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001268 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001269 char buf[256];
1270 int pos = 0;
1271 const size_t bufsz = sizeof(buf);
1272
1273 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1274 rxq->read);
1275 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1276 rxq->write);
1277 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1278 rxq->free_count);
1279 if (rxq->rb_stts) {
1280 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1281 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1282 } else {
1283 pos += scnprintf(buf + pos, bufsz - pos,
1284 "closed_rb_num: Not Allocated\n");
1285 }
1286 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1287}
1288
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001289static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1290 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02001291 size_t count, loff_t *ppos)
1292{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001293 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001294 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001295 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1296
1297 int pos = 0;
1298 char *buf;
1299 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1300 ssize_t ret;
1301
1302 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001303 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001304 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001305
1306 pos += scnprintf(buf + pos, bufsz - pos,
1307 "Interrupt Statistics Report:\n");
1308
1309 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1310 isr_stats->hw);
1311 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1312 isr_stats->sw);
1313 if (isr_stats->sw || isr_stats->hw) {
1314 pos += scnprintf(buf + pos, bufsz - pos,
1315 "\tLast Restarting Code: 0x%X\n",
1316 isr_stats->err_code);
1317 }
1318#ifdef CONFIG_IWLWIFI_DEBUG
1319 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1320 isr_stats->sch);
1321 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1322 isr_stats->alive);
1323#endif
1324 pos += scnprintf(buf + pos, bufsz - pos,
1325 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1326
1327 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1328 isr_stats->ctkill);
1329
1330 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1331 isr_stats->wakeup);
1332
1333 pos += scnprintf(buf + pos, bufsz - pos,
1334 "Rx command responses:\t\t %u\n", isr_stats->rx);
1335
1336 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1337 isr_stats->tx);
1338
1339 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1340 isr_stats->unhandled);
1341
1342 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1343 kfree(buf);
1344 return ret;
1345}
1346
1347static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1348 const char __user *user_buf,
1349 size_t count, loff_t *ppos)
1350{
1351 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001352 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001353 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1354
1355 char buf[8];
1356 int buf_size;
1357 u32 reset_flag;
1358
1359 memset(buf, 0, sizeof(buf));
1360 buf_size = min(count, sizeof(buf) - 1);
1361 if (copy_from_user(buf, user_buf, buf_size))
1362 return -EFAULT;
1363 if (sscanf(buf, "%x", &reset_flag) != 1)
1364 return -EFAULT;
1365 if (reset_flag == 0)
1366 memset(isr_stats, 0, sizeof(*isr_stats));
1367
1368 return count;
1369}
1370
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001371static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001372 const char __user *user_buf,
1373 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001374{
1375 struct iwl_trans *trans = file->private_data;
1376 char buf[8];
1377 int buf_size;
1378 int csr;
1379
1380 memset(buf, 0, sizeof(buf));
1381 buf_size = min(count, sizeof(buf) - 1);
1382 if (copy_from_user(buf, user_buf, buf_size))
1383 return -EFAULT;
1384 if (sscanf(buf, "%d", &csr) != 1)
1385 return -EFAULT;
1386
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001387 iwl_pcie_dump_csr(trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001388
1389 return count;
1390}
1391
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001392static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001393 char __user *user_buf,
1394 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001395{
1396 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02001397 char *buf = NULL;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001398 int pos = 0;
1399 ssize_t ret = -EFAULT;
1400
Inbal Hacohen313b0a22013-06-24 10:35:53 +03001401 ret = pos = iwl_dump_fh(trans, &buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001402 if (buf) {
1403 ret = simple_read_from_buffer(user_buf,
1404 count, ppos, buf, pos);
1405 kfree(buf);
1406 }
1407
1408 return ret;
1409}
1410
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001411DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001412DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001413DEBUGFS_READ_FILE_OPS(rx_queue);
1414DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001415DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001416
1417/*
1418 * Create the debugfs files and directories
1419 *
1420 */
1421static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001422 struct dentry *dir)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001423{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001424 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1425 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001426 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001427 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1428 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001429 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001430
1431err:
1432 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
1433 return -ENOMEM;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001434}
1435#else
1436static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001437 struct dentry *dir)
1438{
1439 return 0;
1440}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001441#endif /*CONFIG_IWLWIFI_DEBUGFS */
1442
Johannes Bergd1ff5252012-04-12 06:24:30 -07001443static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001444 .start_hw = iwl_trans_pcie_start_hw,
Arik Nemtsova4082842013-11-24 19:10:46 +02001445 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001446 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001447 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001448 .stop_device = iwl_trans_pcie_stop_device,
1449
Johannes Bergddaf5a52013-01-08 11:25:44 +01001450 .d3_suspend = iwl_trans_pcie_d3_suspend,
1451 .d3_resume = iwl_trans_pcie_d3_resume,
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001452
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001453 .send_cmd = iwl_trans_pcie_send_hcmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001454
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001455 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001456 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001457
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03001458 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001459 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001460
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001461 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001462
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001463 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001464
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001465 .write8 = iwl_trans_pcie_write8,
1466 .write32 = iwl_trans_pcie_write32,
1467 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001468 .read_prph = iwl_trans_pcie_read_prph,
1469 .write_prph = iwl_trans_pcie_write_prph,
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001470 .read_mem = iwl_trans_pcie_read_mem,
1471 .write_mem = iwl_trans_pcie_write_mem,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001472 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07001473 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001474 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001475 .release_nic_access = iwl_trans_pcie_release_nic_access,
1476 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001477};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001478
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07001479struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001480 const struct pci_device_id *ent,
1481 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001482{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001483 struct iwl_trans_pcie *trans_pcie;
1484 struct iwl_trans *trans;
1485 u16 pci_cmd;
1486 int err;
1487
1488 trans = kzalloc(sizeof(struct iwl_trans) +
Johannes Berg20d3b642012-05-16 22:54:29 +02001489 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
Luciano Coelho6965a352013-08-10 16:35:45 +03001490 if (!trans) {
1491 err = -ENOMEM;
1492 goto out;
1493 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001494
1495 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1496
1497 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001498 trans->cfg = cfg;
Johannes Berg2bfb5092012-12-27 21:43:48 +01001499 trans_lockdep_init(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001500 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08001501 spin_lock_init(&trans_pcie->irq_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001502 spin_lock_init(&trans_pcie->reg_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08001503 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001504
Johannes Bergd819c6c2013-09-30 11:02:46 +02001505 err = pci_enable_device(pdev);
1506 if (err)
1507 goto out_no_pci;
1508
Emmanuel Grumbachf2532b02013-07-02 15:47:29 +03001509 if (!cfg->base_params->pcie_l1_allowed) {
1510 /*
1511 * W/A - seems to solve weird behavior. We need to remove this
1512 * if we don't want to stay in L1 all the time. This wastes a
1513 * lot of power.
1514 */
1515 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
1516 PCIE_LINK_STATE_L1 |
1517 PCIE_LINK_STATE_CLKPM);
1518 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001519
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001520 pci_set_master(pdev);
1521
1522 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
1523 if (!err)
1524 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
1525 if (err) {
1526 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1527 if (!err)
1528 err = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02001529 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001530 /* both attempts failed: */
1531 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001532 dev_err(&pdev->dev, "No suitable DMA available\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001533 goto out_pci_disable_device;
1534 }
1535 }
1536
1537 err = pci_request_regions(pdev, DRV_NAME);
1538 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001539 dev_err(&pdev->dev, "pci_request_regions failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001540 goto out_pci_disable_device;
1541 }
1542
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001543 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001544 if (!trans_pcie->hw_base) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001545 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001546 err = -ENODEV;
1547 goto out_pci_release_regions;
1548 }
1549
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001550 /* We disable the RETRY_TIMEOUT register (0x41) to keep
1551 * PCI Tx retries from interfering with C3 CPU state */
1552 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
1553
1554 err = pci_enable_msi(pdev);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001555 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001556 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001557 /* enable rfkill interrupt: hw bug w/a */
1558 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1559 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1560 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1561 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1562 }
1563 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001564
1565 trans->dev = &pdev->dev;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001566 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a492012-01-09 16:23:00 +02001567 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02001568 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02001569 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
1570 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001571
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001572 /* Initialize the wait queue for commands */
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001573 init_waitqueue_head(&trans_pcie->wait_command_queue);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001574
Johannes Berg3ec45882012-07-12 13:56:28 +02001575 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
1576 "iwl_cmd_pool:%s", dev_name(trans->dev));
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001577
1578 trans->dev_cmd_headroom = 0;
1579 trans->dev_cmd_pool =
Johannes Berg3ec45882012-07-12 13:56:28 +02001580 kmem_cache_create(trans->dev_cmd_pool_name,
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001581 sizeof(struct iwl_device_cmd)
1582 + trans->dev_cmd_headroom,
1583 sizeof(void *),
1584 SLAB_HWCACHE_ALIGN,
1585 NULL);
1586
Luciano Coelho6965a352013-08-10 16:35:45 +03001587 if (!trans->dev_cmd_pool) {
1588 err = -ENOMEM;
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001589 goto out_pci_disable_msi;
Luciano Coelho6965a352013-08-10 16:35:45 +03001590 }
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001591
Johannes Berga8b691e2012-12-27 23:08:06 +01001592 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1593
Johannes Berga8b691e2012-12-27 23:08:06 +01001594 if (iwl_pcie_alloc_ict(trans))
1595 goto out_free_cmd_pool;
1596
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001597 err = request_threaded_irq(pdev->irq, iwl_pcie_isr,
Luciano Coelho6965a352013-08-10 16:35:45 +03001598 iwl_pcie_irq_handler,
1599 IRQF_SHARED, DRV_NAME, trans);
1600 if (err) {
Johannes Berga8b691e2012-12-27 23:08:06 +01001601 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
1602 goto out_free_ict;
1603 }
1604
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001605 return trans;
1606
Johannes Berga8b691e2012-12-27 23:08:06 +01001607out_free_ict:
1608 iwl_pcie_free_ict(trans);
1609out_free_cmd_pool:
1610 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001611out_pci_disable_msi:
1612 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001613out_pci_release_regions:
1614 pci_release_regions(pdev);
1615out_pci_disable_device:
1616 pci_disable_device(pdev);
1617out_no_pci:
1618 kfree(trans);
Luciano Coelho6965a352013-08-10 16:35:45 +03001619out:
1620 return ERR_PTR(err);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001621}