blob: 4d7b30d3e64855e83b03d1cfaaa4391d6fa8b8d4 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030071#include "iwl-trans.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070072#include "iwl-trans-pcie-int.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach48f20d32011-08-25 23:10:36 -070075#include "iwl-shared.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070076#include "iwl-eeprom.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070077#include "iwl-agn-hw.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030078
Johannes Berg0439bb62012-03-05 11:24:45 -080079#define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
80
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080081#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
82 (((1<<cfg(trans)->base_params->num_of_queues) - 1) &\
83 (~(1<<(trans_pcie)->cmd_queue)))
84
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070085static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030086{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070087 struct iwl_trans_pcie *trans_pcie =
88 IWL_TRANS_GET_PCIE_TRANS(trans);
89 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020090 struct device *dev = trans->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030091
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070092 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030093
94 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030095
96 if (WARN_ON(rxq->bd || rxq->rb_stts))
97 return -EINVAL;
98
99 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100100 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
101 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300102 if (!rxq->bd)
103 goto err_bd;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300104
105 /*Allocate the driver's pointer to receive buffer status */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100106 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
107 &rxq->rb_stts_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300108 if (!rxq->rb_stts)
109 goto err_rb_stts;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300110
111 return 0;
112
113err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300114 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
115 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300116 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
117 rxq->bd = NULL;
118err_bd:
119 return -ENOMEM;
120}
121
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700122static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300123{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700124 struct iwl_trans_pcie *trans_pcie =
125 IWL_TRANS_GET_PCIE_TRANS(trans);
126 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300127 int i;
128
129 /* Fill the rx_used queue with _all_ of the Rx buffers */
130 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
131 /* In the reset function, these buffers may have been allocated
132 * to an SKB, so we need to unmap and free potential storage */
133 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200134 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700135 PAGE_SIZE << hw_params(trans).rx_page_order,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300136 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700137 __free_pages(rxq->pool[i].page,
138 hw_params(trans).rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300139 rxq->pool[i].page = NULL;
140 }
141 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
142 }
143}
144
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700145static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700146 struct iwl_rx_queue *rxq)
147{
148 u32 rb_size;
149 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700150 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700151
152 if (iwlagn_mod_params.amsdu_size_8K)
153 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
154 else
155 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
156
157 /* Stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200158 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700159
160 /* Reset driver's Rx queue write index */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200161 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700162
163 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200164 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700165 (u32)(rxq->bd_dma >> 8));
166
167 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200168 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700169 rxq->rb_stts_dma >> 4);
170
171 /* Enable Rx DMA
172 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
173 * the credit mechanism in 5000 HW RX FIFO
174 * Direct rx interrupts to hosts
175 * Rx buffer size 4 or 8k
176 * RB timeout 0x10
177 * 256 RBDs
178 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200179 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700180 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
181 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
182 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
183 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
184 rb_size|
185 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
186 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
187
188 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200189 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700190}
191
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700192static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300193{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700194 struct iwl_trans_pcie *trans_pcie =
195 IWL_TRANS_GET_PCIE_TRANS(trans);
196 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
197
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300198 int i, err;
199 unsigned long flags;
200
201 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700202 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300203 if (err)
204 return err;
205 }
206
207 spin_lock_irqsave(&rxq->lock, flags);
208 INIT_LIST_HEAD(&rxq->rx_free);
209 INIT_LIST_HEAD(&rxq->rx_used);
210
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700211 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300212
213 for (i = 0; i < RX_QUEUE_SIZE; i++)
214 rxq->queue[i] = NULL;
215
216 /* Set us so that we have processed and used all buffers, but have
217 * not restocked the Rx queue with fresh buffers */
218 rxq->read = rxq->write = 0;
219 rxq->write_actual = 0;
220 rxq->free_count = 0;
221 spin_unlock_irqrestore(&rxq->lock, flags);
222
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700223 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700224
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700225 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700226
Johannes Berg7b114882012-02-05 13:55:11 -0800227 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700228 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700229 iwl_rx_queue_update_write_ptr(trans, rxq);
Johannes Berg7b114882012-02-05 13:55:11 -0800230 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700231
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300232 return 0;
233}
234
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700235static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300236{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700237 struct iwl_trans_pcie *trans_pcie =
238 IWL_TRANS_GET_PCIE_TRANS(trans);
239 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
240
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300241 unsigned long flags;
242
243 /*if rxq->bd is NULL, it means that nothing has been allocated,
244 * exit now */
245 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700246 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300247 return;
248 }
249
250 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700251 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300252 spin_unlock_irqrestore(&rxq->lock, flags);
253
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200254 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300255 rxq->bd, rxq->bd_dma);
256 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
257 rxq->bd = NULL;
258
259 if (rxq->rb_stts)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200260 dma_free_coherent(trans->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300261 sizeof(struct iwl_rb_status),
262 rxq->rb_stts, rxq->rb_stts_dma);
263 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700264 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300265 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
266 rxq->rb_stts = NULL;
267}
268
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700269static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700270{
271
272 /* stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200273 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
274 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700275 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
276}
277
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700278static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700279 struct iwl_dma_ptr *ptr, size_t size)
280{
281 if (WARN_ON(ptr->addr))
282 return -EINVAL;
283
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200284 ptr->addr = dma_alloc_coherent(trans->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700285 &ptr->dma, GFP_KERNEL);
286 if (!ptr->addr)
287 return -ENOMEM;
288 ptr->size = size;
289 return 0;
290}
291
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700292static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700293 struct iwl_dma_ptr *ptr)
294{
295 if (unlikely(!ptr->addr))
296 return;
297
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200298 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700299 memset(ptr, 0, sizeof(*ptr));
300}
301
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700302static int iwl_trans_txq_alloc(struct iwl_trans *trans,
303 struct iwl_tx_queue *txq, int slots_num,
304 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700305{
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700306 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700307 int i;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800308 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700309
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700310 if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700311 return -EINVAL;
312
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700313 txq->q.n_window = slots_num;
314
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700315 txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
316 txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700317
318 if (!txq->meta || !txq->cmd)
319 goto error;
320
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800321 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700322 for (i = 0; i < slots_num; i++) {
323 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
324 GFP_KERNEL);
325 if (!txq->cmd[i])
326 goto error;
327 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700328
329 /* Alloc driver data array and TFD circular buffer */
330 /* Driver private data, only for Tx (not command) queues,
331 * not shared with device. */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800332 if (txq_id != trans_pcie->cmd_queue) {
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700333 txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
334 GFP_KERNEL);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700335 if (!txq->skbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700336 IWL_ERR(trans, "kmalloc for auxiliary BD "
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700337 "structures failed\n");
338 goto error;
339 }
340 } else {
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700341 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700342 }
343
344 /* Circular buffer of transmit frame descriptors (TFDs),
345 * shared with device */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200346 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700347 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700348 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700349 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700350 goto error;
351 }
352 txq->q.id = txq_id;
353
354 return 0;
355error:
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700356 kfree(txq->skbs);
357 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700358 /* since txq->cmd has been zeroed,
359 * all non allocated cmd[i] will be NULL */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800360 if (txq->cmd && txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700361 for (i = 0; i < slots_num; i++)
362 kfree(txq->cmd[i]);
363 kfree(txq->meta);
364 kfree(txq->cmd);
365 txq->meta = NULL;
366 txq->cmd = NULL;
367
368 return -ENOMEM;
369
370}
371
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700372static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700373 int slots_num, u32 txq_id)
374{
375 int ret;
376
377 txq->need_update = 0;
378 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
379
380 /*
381 * For the default queues 0-3, set up the swq_id
382 * already -- all others need to get one later
383 * (if they need one at all).
384 */
385 if (txq_id < 4)
386 iwl_set_swq_id(txq, txq_id, txq_id);
387
388 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
389 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
390 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
391
392 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700393 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700394 txq_id);
395 if (ret)
396 return ret;
397
Johannes Berg015c15e2012-03-05 11:24:24 -0800398 spin_lock_init(&txq->lock);
399
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700400 /*
401 * Tell nic where to find circular buffer of Tx Frame Descriptors for
402 * given Tx queue, and enable the DMA channel used for that queue.
403 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200404 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700405 txq->q.dma_addr >> 8);
406
407 return 0;
408}
409
410/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700411 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
412 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700413static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700414{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700415 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
416 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700417 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700418 enum dma_data_direction dma_dir;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700419
420 if (!q->n_bd)
421 return;
422
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700423 /* In the command queue, all the TBs are mapped as BIDI
424 * so unmap them as such.
425 */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800426 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700427 dma_dir = DMA_BIDIRECTIONAL;
Johannes Berg015c15e2012-03-05 11:24:24 -0800428 else
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700429 dma_dir = DMA_TO_DEVICE;
430
Johannes Berg015c15e2012-03-05 11:24:24 -0800431 spin_lock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700432 while (q->write_ptr != q->read_ptr) {
433 /* The read_ptr needs to bound by q->n_window */
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700434 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
435 dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700436 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
437 }
Johannes Berg015c15e2012-03-05 11:24:24 -0800438 spin_unlock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700439}
440
441/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700442 * iwl_tx_queue_free - Deallocate DMA queue.
443 * @txq: Transmit queue to deallocate.
444 *
445 * Empty queue by removing and destroying all BD's.
446 * Free all buffers.
447 * 0-fill, but do not free "txq" descriptor structure.
448 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700449static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700450{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700451 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
452 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200453 struct device *dev = trans->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700454 int i;
455 if (WARN_ON(!txq))
456 return;
457
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700458 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700459
460 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700461
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800462 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700463 for (i = 0; i < txq->q.n_window; i++)
464 kfree(txq->cmd[i]);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700465
466 /* De-alloc circular buffer of TFDs */
467 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700468 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700469 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
470 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
471 }
472
473 /* De-alloc array of per-TFD driver data */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700474 kfree(txq->skbs);
475 txq->skbs = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700476
477 /* deallocate arrays */
478 kfree(txq->cmd);
479 kfree(txq->meta);
480 txq->cmd = NULL;
481 txq->meta = NULL;
482
483 /* 0-fill queue descriptor structure */
484 memset(txq, 0, sizeof(*txq));
485}
486
487/**
488 * iwl_trans_tx_free - Free TXQ Context
489 *
490 * Destroy all TX DMA queues and structures
491 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700492static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700493{
494 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700495 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700496
497 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700498 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700499 for (txq_id = 0;
Wey-Yi Guy1745e442012-03-09 11:13:40 -0800500 txq_id < cfg(trans)->base_params->num_of_queues; txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700501 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700502 }
503
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700504 kfree(trans_pcie->txq);
505 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700506
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700507 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700508
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700509 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700510}
511
512/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700513 * iwl_trans_tx_alloc - allocate TX context
514 * Allocate all Tx DMA structures and initialize them
515 *
516 * @param priv
517 * @return error code
518 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700519static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700520{
521 int ret;
522 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700523 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700524
Wey-Yi Guy1745e442012-03-09 11:13:40 -0800525 u16 scd_bc_tbls_size = cfg(trans)->base_params->num_of_queues *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700526 sizeof(struct iwlagn_scd_bc_tbl);
527
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700528 /*It is not allowed to alloc twice, so warn when this happens.
529 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700530 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700531 ret = -EINVAL;
532 goto error;
533 }
534
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700535 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700536 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700537 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700538 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700539 goto error;
540 }
541
542 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700543 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700544 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700545 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700546 goto error;
547 }
548
Wey-Yi Guy1745e442012-03-09 11:13:40 -0800549 trans_pcie->txq = kcalloc(cfg(trans)->base_params->num_of_queues,
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700550 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700551 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700552 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700553 ret = ENOMEM;
554 goto error;
555 }
556
557 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Wey-Yi Guy1745e442012-03-09 11:13:40 -0800558 for (txq_id = 0; txq_id < cfg(trans)->base_params->num_of_queues;
559 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800560 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700561 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700562 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
563 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700564 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700565 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700566 goto error;
567 }
568 }
569
570 return 0;
571
572error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700573 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700574
575 return ret;
576}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700577static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700578{
579 int ret;
580 int txq_id, slots_num;
581 unsigned long flags;
582 bool alloc = false;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700583 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700584
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700585 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700586 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700587 if (ret)
588 goto error;
589 alloc = true;
590 }
591
Johannes Berg7b114882012-02-05 13:55:11 -0800592 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700593
594 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200595 iwl_write_prph(trans, SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700596
597 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200598 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700599 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700600
Johannes Berg7b114882012-02-05 13:55:11 -0800601 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700602
603 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Wey-Yi Guy1745e442012-03-09 11:13:40 -0800604 for (txq_id = 0; txq_id < cfg(trans)->base_params->num_of_queues;
605 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800606 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700607 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700608 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
609 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700610 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700611 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700612 goto error;
613 }
614 }
615
616 return 0;
617error:
618 /*Upon error, free only if we allocated something */
619 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700620 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700621 return ret;
622}
623
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700624static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300625{
626/*
627 * (for documentation purposes)
628 * to set power to V_AUX, do:
629
630 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200631 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300632 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
633 ~APMG_PS_CTRL_MSK_PWR_SRC);
634 */
635
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200636 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300637 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
638 ~APMG_PS_CTRL_MSK_PWR_SRC);
639}
640
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200641/* PCI registers */
642#define PCI_CFG_RETRY_TIMEOUT 0x041
643#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
644#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
645
646static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
647{
648 int pos;
649 u16 pci_lnk_ctl;
650 struct iwl_trans_pcie *trans_pcie =
651 IWL_TRANS_GET_PCIE_TRANS(trans);
652
653 struct pci_dev *pci_dev = trans_pcie->pci_dev;
654
655 pos = pci_pcie_cap(pci_dev);
656 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
657 return pci_lnk_ctl;
658}
659
660static void iwl_apm_config(struct iwl_trans *trans)
661{
662 /*
663 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
664 * Check if BIOS (or OS) enabled L1-ASPM on this device.
665 * If so (likely), disable L0S, so device moves directly L0->L1;
666 * costs negligible amount of power savings.
667 * If not (unlikely), enable L0S, so there is at least some
668 * power savings, even without L1.
669 */
670 u16 lctl = iwl_pciexp_link_ctrl(trans);
671
672 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
673 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
674 /* L1-ASPM enabled; disable(!) L0S */
675 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
676 dev_printk(KERN_INFO, trans->dev,
677 "L1 Enabled; Disabling L0S\n");
678 } else {
679 /* L1-ASPM disabled; enable(!) L0S */
680 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
681 dev_printk(KERN_INFO, trans->dev,
682 "L1 Disabled; Enabling L0S\n");
683 }
Emmanuel Grumbachf6d0e9b2012-01-08 21:19:45 +0200684 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200685}
686
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200687/*
688 * Start up NIC's basic functionality after it has been reset
689 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
690 * NOTE: This does not load uCode nor start the embedded processor
691 */
692static int iwl_apm_init(struct iwl_trans *trans)
693{
Don Fry83626402012-03-07 09:52:37 -0800694 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200695 int ret = 0;
696 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
697
698 /*
699 * Use "set_bit" below rather than "write", to preserve any hardware
700 * bits already set by default after reset.
701 */
702
703 /* Disable L0S exit timer (platform NMI Work/Around) */
704 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
705 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
706
707 /*
708 * Disable L0s without affecting L1;
709 * don't wait for ICH L0s (ICH bug W/A)
710 */
711 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
712 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
713
714 /* Set FH wait threshold to maximum (HW error during stress W/A) */
715 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
716
717 /*
718 * Enable HAP INTA (interrupt from management bus) to
719 * wake device's PCI Express link L1a -> L0s
720 */
721 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
722 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
723
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200724 iwl_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200725
726 /* Configure analog phase-lock-loop before activating to D0A */
727 if (cfg(trans)->base_params->pll_cfg_val)
728 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
729 cfg(trans)->base_params->pll_cfg_val);
730
731 /*
732 * Set "initialization complete" bit to move adapter from
733 * D0U* --> D0A* (powered-up active) state.
734 */
735 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
736
737 /*
738 * Wait for clock stabilization; once stabilized, access to
739 * device-internal resources is supported, e.g. iwl_write_prph()
740 * and accesses to uCode SRAM.
741 */
742 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
743 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
744 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
745 if (ret < 0) {
746 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
747 goto out;
748 }
749
750 /*
751 * Enable DMA clock and wait for it to stabilize.
752 *
753 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
754 * do not disable clocks. This preserves any hardware bits already
755 * set by default in "CLK_CTRL_REG" after reset.
756 */
757 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
758 udelay(20);
759
760 /* Disable L1-Active */
761 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
762 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
763
Don Fry83626402012-03-07 09:52:37 -0800764 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200765
766out:
767 return ret;
768}
769
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200770static int iwl_apm_stop_master(struct iwl_trans *trans)
771{
772 int ret = 0;
773
774 /* stop device's busmaster DMA activity */
775 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
776
777 ret = iwl_poll_bit(trans, CSR_RESET,
778 CSR_RESET_REG_FLAG_MASTER_DISABLED,
779 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
780 if (ret)
781 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
782
783 IWL_DEBUG_INFO(trans, "stop master\n");
784
785 return ret;
786}
787
788static void iwl_apm_stop(struct iwl_trans *trans)
789{
Don Fry83626402012-03-07 09:52:37 -0800790 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200791 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
792
Don Fry83626402012-03-07 09:52:37 -0800793 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200794
795 /* Stop device's DMA activity */
796 iwl_apm_stop_master(trans);
797
798 /* Reset the entire device */
799 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
800
801 udelay(10);
802
803 /*
804 * Clear "initialization complete" bit to move adapter from
805 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
806 */
807 iwl_clear_bit(trans, CSR_GP_CNTRL,
808 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
809}
810
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700811static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300812{
Johannes Berg7b114882012-02-05 13:55:11 -0800813 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300814 unsigned long flags;
815
816 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800817 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200818 iwl_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300819
820 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200821 iwl_write8(trans, CSR_INT_COALESCING,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700822 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300823
Johannes Berg7b114882012-02-05 13:55:11 -0800824 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300825
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700826 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300827
Johannes Bergecdb9752012-03-06 13:31:03 -0800828 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300829
Gregory Greenmana5916972012-01-10 19:22:56 +0200830#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300831 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700832 iwl_rx_init(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +0200833#endif
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300834
835 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700836 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300837 return -ENOMEM;
838
Johannes Berg0dde86b2012-03-06 13:30:46 -0800839 if (cfg(trans)->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300840 /* enable shadow regs in HW */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200841 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300842 0x800FFFFF);
843 }
844
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300845 return 0;
846}
847
848#define HW_READY_TIMEOUT (50)
849
850/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700851static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300852{
853 int ret;
854
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200855 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300856 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
857
858 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200859 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300860 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
861 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
862 HW_READY_TIMEOUT);
863
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700864 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300865 return ret;
866}
867
868/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200869static int iwl_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300870{
871 int ret;
872
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700873 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300874
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700875 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200876 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300877 if (ret >= 0)
878 return 0;
879
880 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200881 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300882 CSR_HW_IF_CONFIG_REG_PREPARE);
883
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200884 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300885 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
886 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
887
888 if (ret < 0)
889 return ret;
890
891 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700892 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300893 if (ret >= 0)
894 return 0;
895 return ret;
896}
897
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700898#define IWL_AC_UNSET -1
899
900struct queue_to_fifo_ac {
901 s8 fifo, ac;
902};
903
904static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
905 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
906 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
907 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
908 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
909 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
910 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
911 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
912 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
913 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
914 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
915 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
916};
917
918static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
919 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
920 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
921 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
922 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
923 { IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
924 { IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
925 { IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
926 { IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
927 { IWL_TX_FIFO_BE_IPAN, 2, },
928 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
929 { IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
930};
931
932static const u8 iwlagn_bss_ac_to_fifo[] = {
933 IWL_TX_FIFO_VO,
934 IWL_TX_FIFO_VI,
935 IWL_TX_FIFO_BE,
936 IWL_TX_FIFO_BK,
937};
938static const u8 iwlagn_bss_ac_to_queue[] = {
939 0, 1, 2, 3,
940};
941static const u8 iwlagn_pan_ac_to_fifo[] = {
942 IWL_TX_FIFO_VO_IPAN,
943 IWL_TX_FIFO_VI_IPAN,
944 IWL_TX_FIFO_BE_IPAN,
945 IWL_TX_FIFO_BK_IPAN,
946};
947static const u8 iwlagn_pan_ac_to_queue[] = {
948 7, 6, 5, 4,
949};
950
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200951/*
952 * ucode
953 */
David Spinadel6dfa8d02012-03-10 13:00:14 -0800954static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
955 const struct fw_desc *section)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200956{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800957 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
David Spinadel6dfa8d02012-03-10 13:00:14 -0800958 dma_addr_t phy_addr = section->p_addr;
959 u32 byte_cnt = section->len;
960 u32 dst_addr = section->offset;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200961 int ret;
962
Johannes Berg13df1aa2012-03-06 13:31:00 -0800963 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200964
965 iwl_write_direct32(trans,
966 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
967 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
968
969 iwl_write_direct32(trans,
970 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
971
972 iwl_write_direct32(trans,
973 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
974 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
975
976 iwl_write_direct32(trans,
977 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
978 (iwl_get_dma_hi_addr(phy_addr)
979 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
980
981 iwl_write_direct32(trans,
982 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
983 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
984 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
985 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
986
987 iwl_write_direct32(trans,
988 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
989 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
990 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
991 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
992
David Spinadel6dfa8d02012-03-10 13:00:14 -0800993 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
994 section_num);
Johannes Berg13df1aa2012-03-06 13:31:00 -0800995 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
996 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200997 if (!ret) {
David Spinadel6dfa8d02012-03-10 13:00:14 -0800998 IWL_ERR(trans, "Could not load the [%d] uCode section\n",
999 section_num);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001000 return -ETIMEDOUT;
1001 }
1002
1003 return 0;
1004}
1005
Johannes Berg0692fe42012-03-06 13:30:37 -08001006static int iwl_load_given_ucode(struct iwl_trans *trans,
1007 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001008{
1009 int ret = 0;
David Spinadel6dfa8d02012-03-10 13:00:14 -08001010 int i;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001011
David Spinadel6dfa8d02012-03-10 13:00:14 -08001012 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
1013 if (!image->sec[i].p_addr)
1014 break;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001015
David Spinadel6dfa8d02012-03-10 13:00:14 -08001016 ret = iwl_load_section(trans, i, &image->sec[i]);
1017 if (ret)
1018 return ret;
1019 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001020
1021 /* Remove all resets to allow NIC to operate */
1022 iwl_write32(trans, CSR_RESET, 0);
1023
1024 return 0;
1025}
1026
Johannes Berg0692fe42012-03-06 13:30:37 -08001027static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1028 const struct fw_img *fw)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001029{
1030 int ret;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001031 struct iwl_trans_pcie *trans_pcie =
1032 IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -08001033 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001034
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001035 trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue;
1036 trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue;
1037
1038 trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo;
1039 trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo;
1040
1041 trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0;
1042 trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001043
Johannes Berg496bab32012-03-06 13:30:45 -08001044 /* This may fail if AMT took ownership of the device */
1045 if (iwl_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001046 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001047 return -EIO;
1048 }
1049
1050 /* If platform's RF_KILL switch is NOT set to KILL */
Johannes Bergc9eec952012-03-06 13:30:43 -08001051 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
1052 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
1053 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001054
Johannes Bergc9eec952012-03-06 13:30:43 -08001055 if (hw_rfkill) {
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001056 iwl_enable_rfkill_int(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001057 return -ERFKILL;
1058 }
1059
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001060 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001061
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001062 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001063 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001064 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001065 return ret;
1066 }
1067
1068 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001069 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1070 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001071 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1072
1073 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001074 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001075 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001076
1077 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001078 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1079 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001080
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001081 /* Load the given image to the HW */
Johannes Berg9441b85d2012-03-07 09:52:22 -08001082 return iwl_load_given_ucode(trans, fw);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001083}
1084
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001085/*
1086 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Johannes Berg7b114882012-02-05 13:55:11 -08001087 * must be called under the irq lock and with MAC access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001088 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001089static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001090{
Johannes Berg7b114882012-02-05 13:55:11 -08001091 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1092 IWL_TRANS_GET_PCIE_TRANS(trans);
1093
1094 lockdep_assert_held(&trans_pcie->irq_lock);
1095
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001096 iwl_write_prph(trans, SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001097}
1098
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001099static void iwl_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001100{
1101 const struct queue_to_fifo_ac *queue_to_fifo;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001102 struct iwl_trans_pcie *trans_pcie =
1103 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001104 u32 a;
1105 unsigned long flags;
1106 int i, chan;
1107 u32 reg_val;
1108
Johannes Berg7b114882012-02-05 13:55:11 -08001109 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001110
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001111 trans_pcie->scd_base_addr =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001112 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001113 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001114 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001115 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001116 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001117 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001118 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001119 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001120 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001121 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001122 for (; a < trans_pcie->scd_base_addr +
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001123 SCD_TRANS_TBL_OFFSET_QUEUE(
1124 cfg(trans)->base_params->num_of_queues);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -07001125 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001126 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001127
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001128 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001129 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001130
1131 /* Enable DMA channel */
1132 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001133 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001134 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1135 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
1136
1137 /* Update FH chicken bits */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001138 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1139 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001140 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1141
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001142 iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001143 SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001144 iwl_write_prph(trans, SCD_AGGR_SEL, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001145
1146 /* initiate the queues */
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001147 for (i = 0; i < cfg(trans)->base_params->num_of_queues; i++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001148 iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
1149 iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
1150 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001151 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001152 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001153 SCD_CONTEXT_QUEUE_OFFSET(i) +
1154 sizeof(u32),
1155 ((SCD_WIN_SIZE <<
1156 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1157 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1158 ((SCD_FRAME_LIMIT <<
1159 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1160 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1161 }
1162
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001163 iwl_write_prph(trans, SCD_INTERRUPT_MASK,
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001164 IWL_MASK(0, cfg(trans)->base_params->num_of_queues));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001165
1166 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001167 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001168
1169 /* map queues to FIFOs */
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -07001170 if (trans->shrd->valid_contexts != BIT(IWL_RXON_CTX_BSS))
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001171 queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
1172 else
1173 queue_to_fifo = iwlagn_default_queue_to_tx_fifo;
1174
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001175 iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001176
1177 /* make sure all queue are not stopped */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001178 memset(&trans_pcie->queue_stopped[0], 0,
1179 sizeof(trans_pcie->queue_stopped));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001180 for (i = 0; i < 4; i++)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001181 atomic_set(&trans_pcie->queue_stop_count[i], 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001182
1183 /* reset to 0 to enable all the queue first */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001184 trans_pcie->txq_ctx_active_msk = 0;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001185
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -07001186 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -07001187 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -07001188 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -07001189 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001190
Johannes Berg72c04ce2011-07-23 10:24:40 -07001191 for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001192 int fifo = queue_to_fifo[i].fifo;
1193 int ac = queue_to_fifo[i].ac;
1194
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001195 iwl_txq_ctx_activate(trans_pcie, i);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001196
1197 if (fifo == IWL_TX_FIFO_UNUSED)
1198 continue;
1199
1200 if (ac != IWL_AC_UNSET)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001201 iwl_set_swq_id(&trans_pcie->txq[i], ac, i);
1202 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
1203 fifo, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001204 }
1205
Johannes Berg7b114882012-02-05 13:55:11 -08001206 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001207
1208 /* Enable L1-Active */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001209 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001210 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
1211}
1212
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001213static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1214{
1215 iwl_reset_ict(trans);
1216 iwl_tx_start(trans);
1217}
1218
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001219/**
1220 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1221 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001222static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001223{
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001224 int ch, txq_id, ret;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001225 unsigned long flags;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001226 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001227
1228 /* Turn off all Tx DMA fifos */
Johannes Berg7b114882012-02-05 13:55:11 -08001229 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001230
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001231 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001232
1233 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -07001234 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001235 iwl_write_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001236 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001237 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001238 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001239 1000);
1240 if (ret < 0)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001241 IWL_ERR(trans, "Failing on timeout while stopping"
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001242 " DMA channel %d [0x%08x]", ch,
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001243 iwl_read_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001244 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001245 }
Johannes Berg7b114882012-02-05 13:55:11 -08001246 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001247
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001248 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001249 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001250 return 0;
1251 }
1252
1253 /* Unmap DMA from host system and free skb's */
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001254 for (txq_id = 0; txq_id < cfg(trans)->base_params->num_of_queues;
1255 txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001256 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001257
1258 return 0;
1259}
1260
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001261static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001262{
1263 unsigned long flags;
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001264 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001265
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001266 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -08001267 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001268 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001269 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001270
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001271 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001272 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001273
1274 /*
1275 * If a HW restart happens during firmware loading,
1276 * then the firmware loading might call this function
1277 * and later it might be called again due to the
1278 * restart. So don't process again if the device is
1279 * already dead.
1280 */
Don Fry83626402012-03-07 09:52:37 -08001281 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001282 iwl_trans_tx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001283#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001284 iwl_trans_rx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001285#endif
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001286 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001287 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001288 APMG_CLK_VAL_DMA_CLK_RQT);
1289 udelay(5);
1290 }
1291
1292 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001293 iwl_clear_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001294 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001295
1296 /* Stop the device, and put it in low power state */
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001297 iwl_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001298
1299 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1300 * Clean again the interrupt here
1301 */
Johannes Berg7b114882012-02-05 13:55:11 -08001302 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001303 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001304 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001305
1306 /* wait to make sure we flush pending tasklet*/
Johannes Berg75595532012-03-06 13:31:01 -08001307 synchronize_irq(trans_pcie->irq);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001308 tasklet_kill(&trans_pcie->irq_tasklet);
1309
Johannes Berg1ee158d2012-02-17 10:07:44 -08001310 cancel_work_sync(&trans_pcie->rx_replenish);
1311
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001312 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001313 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001314}
1315
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001316static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1317{
1318 /* let the ucode operate on its own */
1319 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1320 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1321
1322 iwl_disable_interrupts(trans);
1323 iwl_clear_bit(trans, CSR_GP_CNTRL,
1324 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1325}
1326
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001327static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Emmanuel Grumbach14991a92011-09-15 11:46:32 -07001328 struct iwl_device_cmd *dev_cmd, enum iwl_rxon_context_id ctx,
Emmanuel Grumbach34b53212011-11-21 13:25:31 +02001329 u8 sta_id, u8 tid)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001330{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001331 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1332 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1333 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001334 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001335 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001336 struct iwl_tx_queue *txq;
1337 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001338
1339 dma_addr_t phys_addr = 0;
1340 dma_addr_t txcmd_phys;
1341 dma_addr_t scratch_phys;
1342 u16 len, firstlen, secondlen;
1343 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001344 u8 txq_id;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001345 bool is_agg = false;
1346 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001347 u8 hdr_len = ieee80211_hdrlen(fc);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001348 u16 __maybe_unused wifi_seq;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001349
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001350 /*
1351 * Send this frame after DTIM -- there's a special queue
1352 * reserved for this for contexts that support AP mode.
1353 */
1354 if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
1355 txq_id = trans_pcie->mcast_queue[ctx];
1356
1357 /*
1358 * The microcode will clear the more data
1359 * bit in the last frame it transmits.
1360 */
1361 hdr->frame_control |=
1362 cpu_to_le16(IEEE80211_FCTL_MOREDATA);
1363 } else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
1364 txq_id = IWL_AUX_QUEUE;
1365 else
1366 txq_id =
1367 trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)];
1368
Emmanuel Grumbach97756fb2011-11-23 10:52:20 +02001369 /* aggregation is on for this <sta,tid> */
1370 if (info->flags & IEEE80211_TX_CTL_AMPDU) {
1371 WARN_ON(tid >= IWL_MAX_TID_COUNT);
1372 txq_id = trans_pcie->agg_txq[sta_id][tid];
1373 is_agg = true;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001374 }
1375
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001376 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001377 q = &txq->q;
1378
Johannes Berg015c15e2012-03-05 11:24:24 -08001379 spin_lock(&txq->lock);
1380
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001381 /* In AGG mode, the index in the ring must correspond to the WiFi
1382 * sequence number. This is a HW requirements to help the SCD to parse
1383 * the BA.
1384 * Check here that the packets are in the right place on the ring.
1385 */
1386#ifdef CONFIG_IWLWIFI_DEBUG
1387 wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1388 WARN_ONCE(is_agg && ((wifi_seq & 0xff) != q->write_ptr),
1389 "Q: %d WiFi Seq %d tfdNum %d",
1390 txq_id, wifi_seq, q->write_ptr);
1391#endif
1392
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001393 /* Set up driver data for this TFD */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001394 txq->skbs[q->write_ptr] = skb;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001395 txq->cmd[q->write_ptr] = dev_cmd;
1396
1397 dev_cmd->hdr.cmd = REPLY_TX;
1398 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1399 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001400
1401 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1402 out_meta = &txq->meta[q->write_ptr];
1403
1404 /*
1405 * Use the first empty entry in this queue's command buffer array
1406 * to contain the Tx command and MAC header concatenated together
1407 * (payload data will be in another buffer).
1408 * Size of this varies, due to varying MAC header length.
1409 * If end is not dword aligned, we'll have 2 extra bytes at the end
1410 * of the MAC header (device reads on dword boundaries).
1411 * We'll tell device about this padding later.
1412 */
1413 len = sizeof(struct iwl_tx_cmd) +
1414 sizeof(struct iwl_cmd_header) + hdr_len;
1415 firstlen = (len + 3) & ~3;
1416
1417 /* Tell NIC about any 2-byte padding after MAC header */
1418 if (firstlen != len)
1419 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1420
1421 /* Physical address of this Tx command's header (not MAC header!),
1422 * within command buffer array. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001423 txcmd_phys = dma_map_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001424 &dev_cmd->hdr, firstlen,
1425 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001426 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
Johannes Berg015c15e2012-03-05 11:24:24 -08001427 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001428 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1429 dma_unmap_len_set(out_meta, len, firstlen);
1430
1431 if (!ieee80211_has_morefrags(fc)) {
1432 txq->need_update = 1;
1433 } else {
1434 wait_write_ptr = 1;
1435 txq->need_update = 0;
1436 }
1437
1438 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1439 * if any (802.11 null frames have no payload). */
1440 secondlen = skb->len - hdr_len;
1441 if (secondlen > 0) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001442 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001443 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001444 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1445 dma_unmap_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001446 dma_unmap_addr(out_meta, mapping),
1447 dma_unmap_len(out_meta, len),
1448 DMA_BIDIRECTIONAL);
Johannes Berg015c15e2012-03-05 11:24:24 -08001449 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001450 }
1451 }
1452
1453 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001454 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001455 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001456 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001457 secondlen, 0);
1458
1459 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1460 offsetof(struct iwl_tx_cmd, scratch);
1461
1462 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001463 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001464 DMA_BIDIRECTIONAL);
1465 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1466 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1467
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001468 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001469 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001470 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001471
1472 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbach96f1f052011-12-16 07:53:18 -08001473 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001474
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001475 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001476 DMA_BIDIRECTIONAL);
1477
Johannes Berg6c1011e2012-03-06 13:30:48 -08001478 trace_iwlwifi_dev_tx(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001479 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1480 sizeof(struct iwl_tfd),
1481 &dev_cmd->hdr, firstlen,
1482 skb->data + hdr_len, secondlen);
1483
1484 /* Tell device the write index *just past* this latest filled TFD */
1485 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001486 iwl_txq_update_write_ptr(trans, txq);
1487
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001488 /*
1489 * At this point the frame is "transmitted" successfully
1490 * and we will get a TX status notification eventually,
1491 * regardless of the value of ret. "ret" only indicates
1492 * whether or not we should update the write pointer.
1493 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001494 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001495 if (wait_write_ptr) {
1496 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001497 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001498 } else {
Johannes Bergbada9912012-03-07 09:52:39 -08001499 iwl_stop_queue(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001500 }
1501 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001502 spin_unlock(&txq->lock);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001503 return 0;
Johannes Berg015c15e2012-03-05 11:24:24 -08001504 out_err:
1505 spin_unlock(&txq->lock);
1506 return -1;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001507}
1508
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001509static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001510{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001511 struct iwl_trans_pcie *trans_pcie =
1512 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001513 int err;
Johannes Bergc9eec952012-03-06 13:30:43 -08001514 bool hw_rfkill;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001515
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001516 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001517
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001518 if (!trans_pcie->irq_requested) {
1519 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1520 iwl_irq_tasklet, (unsigned long)trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001521
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001522 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001523
Johannes Berg75595532012-03-06 13:31:01 -08001524 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001525 DRV_NAME, trans);
1526 if (err) {
1527 IWL_ERR(trans, "Error allocating IRQ %d\n",
Johannes Berg75595532012-03-06 13:31:01 -08001528 trans_pcie->irq);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001529 goto error;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001530 }
1531
1532 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1533 trans_pcie->irq_requested = true;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001534 }
1535
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001536 err = iwl_prepare_card_hw(trans);
1537 if (err) {
1538 IWL_ERR(trans, "Error while preparing HW: %d", err);
Johannes Bergf057ac42012-01-29 18:36:01 -08001539 goto err_free_irq;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001540 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001541
1542 iwl_apm_init(trans);
1543
Johannes Bergc9eec952012-03-06 13:30:43 -08001544 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
1545 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
1546 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001547
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001548 return err;
1549
Johannes Bergf057ac42012-01-29 18:36:01 -08001550err_free_irq:
Johannes Berg75595532012-03-06 13:31:01 -08001551 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001552error:
1553 iwl_free_isr_ict(trans);
1554 tasklet_kill(&trans_pcie->irq_tasklet);
1555 return err;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001556}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001557
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001558static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans)
1559{
1560 iwl_apm_stop(trans);
1561
Emmanuel Grumbach1df06bd2012-01-09 16:35:08 +02001562 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1563
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001564 /* Even if we stop the HW, we still want the RF kill interrupt */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001565 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001566}
1567
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001568static int iwl_trans_pcie_reclaim(struct iwl_trans *trans, int sta_id, int tid,
Johannes Berge755f882012-03-07 09:52:16 -08001569 int txq_id, int ssn, struct sk_buff_head *skbs)
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001570{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001571 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1572 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001573 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1574 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001575 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001576
Johannes Berg015c15e2012-03-05 11:24:24 -08001577 spin_lock(&txq->lock);
1578
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001579 txq->time_stamp = jiffies;
1580
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001581 if (unlikely(txq_id >= IWLAGN_FIRST_AMPDU_QUEUE &&
Emmanuel Grumbach3d29dd92012-02-01 07:01:32 -08001582 tid != IWL_TID_NON_QOS &&
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001583 txq_id != trans_pcie->agg_txq[sta_id][tid])) {
1584 /*
1585 * FIXME: this is a uCode bug which need to be addressed,
1586 * log the information and return for now.
1587 * Since it is can possibly happen very often and in order
1588 * not to fill the syslog, don't use IWL_ERR or IWL_WARN
1589 */
1590 IWL_DEBUG_TX_QUEUES(trans, "Bad queue mapping txq_id %d, "
1591 "agg_txq[sta_id[tid] %d", txq_id,
1592 trans_pcie->agg_txq[sta_id][tid]);
Johannes Berg015c15e2012-03-05 11:24:24 -08001593 spin_unlock(&txq->lock);
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001594 return 1;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001595 }
1596
1597 if (txq->q.read_ptr != tfd_num) {
Emmanuel Grumbach1daf04b2011-11-17 16:05:10 -08001598 IWL_DEBUG_TX_REPLY(trans, "[Q %d | AC %d] %d -> %d (%d)\n",
1599 txq_id, iwl_get_queue_ac(txq), txq->q.read_ptr,
1600 tfd_num, ssn);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001601 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Johannes Berge755f882012-03-07 09:52:16 -08001602 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
Johannes Bergbada9912012-03-07 09:52:39 -08001603 iwl_wake_queue(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001604 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001605
1606 spin_unlock(&txq->lock);
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001607 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001608}
1609
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001610static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1611{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001612 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001613}
1614
1615static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1616{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001617 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001618}
1619
1620static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1621{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001622 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001623}
1624
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001625static void iwl_trans_pcie_configure(struct iwl_trans *trans,
1626 const struct iwl_trans_config *trans_cfg)
1627{
1628 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1629
1630 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Johannes Bergd663ee72012-03-10 13:00:07 -08001631 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1632 trans_pcie->n_no_reclaim_cmds = 0;
1633 else
1634 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1635 if (trans_pcie->n_no_reclaim_cmds)
1636 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1637 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001638}
1639
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001640static void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001641{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001642 struct iwl_trans_pcie *trans_pcie =
1643 IWL_TRANS_GET_PCIE_TRANS(trans);
1644
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001645 iwl_trans_pcie_tx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001646#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001647 iwl_trans_pcie_rx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001648#endif
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001649 if (trans_pcie->irq_requested == true) {
Johannes Berg75595532012-03-06 13:31:01 -08001650 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001651 iwl_free_isr_ict(trans);
1652 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001653
1654 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001655 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001656 pci_release_regions(trans_pcie->pci_dev);
1657 pci_disable_device(trans_pcie->pci_dev);
1658
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001659 trans->shrd->trans = NULL;
1660 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001661}
1662
Johannes Bergc01a4042011-09-15 11:46:45 -07001663#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001664static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1665{
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001666 return 0;
1667}
1668
1669static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1670{
Johannes Bergc9eec952012-03-06 13:30:43 -08001671 bool hw_rfkill;
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001672
Johannes Bergc9eec952012-03-06 13:30:43 -08001673 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
1674 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001675
1676 if (hw_rfkill)
1677 iwl_enable_rfkill_int(trans);
1678 else
1679 iwl_enable_interrupts(trans);
1680
Emmanuel Grumbach7120d982012-02-09 16:08:15 +02001681 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001682
1683 return 0;
1684}
Johannes Bergc01a4042011-09-15 11:46:45 -07001685#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001686
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001687#define IWL_FLUSH_WAIT_MS 2000
1688
1689static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1690{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001691 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001692 struct iwl_tx_queue *txq;
1693 struct iwl_queue *q;
1694 int cnt;
1695 unsigned long now = jiffies;
1696 int ret = 0;
1697
1698 /* waiting for all the tx frames complete might take a while */
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001699 for (cnt = 0; cnt < cfg(trans)->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001700 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001701 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001702 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001703 q = &txq->q;
1704 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1705 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1706 msleep(1);
1707
1708 if (q->read_ptr != q->write_ptr) {
1709 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1710 ret = -ETIMEDOUT;
1711 break;
1712 }
1713 }
1714 return ret;
1715}
1716
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001717/*
1718 * On every watchdog tick we check (latest) time stamp. If it does not
1719 * change during timeout period and queue is not empty we reset firmware.
1720 */
1721static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
1722{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001723 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1724 struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001725 struct iwl_queue *q = &txq->q;
1726 unsigned long timeout;
1727
1728 if (q->read_ptr == q->write_ptr) {
1729 txq->time_stamp = jiffies;
1730 return 0;
1731 }
1732
1733 timeout = txq->time_stamp +
1734 msecs_to_jiffies(hw_params(trans).wd_timeout);
1735
1736 if (time_after(jiffies, timeout)) {
1737 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
1738 hw_params(trans).wd_timeout);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001739 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
Wey-Yi Guy05f8a092011-09-06 09:31:22 -07001740 q->read_ptr, q->write_ptr);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001741 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001742 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt))
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001743 & (TFD_QUEUE_SIZE_MAX - 1),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001744 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001745 return 1;
1746 }
1747
1748 return 0;
1749}
1750
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001751static const char *get_fh_string(int cmd)
1752{
1753 switch (cmd) {
1754 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1755 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1756 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1757 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1758 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1759 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1760 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1761 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1762 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1763 default:
1764 return "UNKNOWN";
1765 }
1766}
1767
1768int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1769{
1770 int i;
1771#ifdef CONFIG_IWLWIFI_DEBUG
1772 int pos = 0;
1773 size_t bufsz = 0;
1774#endif
1775 static const u32 fh_tbl[] = {
1776 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1777 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1778 FH_RSCSR_CHNL0_WPTR,
1779 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1780 FH_MEM_RSSR_SHARED_CTRL_REG,
1781 FH_MEM_RSSR_RX_STATUS_REG,
1782 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1783 FH_TSSR_TX_STATUS_REG,
1784 FH_TSSR_TX_ERROR_REG
1785 };
1786#ifdef CONFIG_IWLWIFI_DEBUG
1787 if (display) {
1788 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1789 *buf = kmalloc(bufsz, GFP_KERNEL);
1790 if (!*buf)
1791 return -ENOMEM;
1792 pos += scnprintf(*buf + pos, bufsz - pos,
1793 "FH register values:\n");
1794 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1795 pos += scnprintf(*buf + pos, bufsz - pos,
1796 " %34s: 0X%08x\n",
1797 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001798 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001799 }
1800 return pos;
1801 }
1802#endif
1803 IWL_ERR(trans, "FH register values:\n");
1804 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1805 IWL_ERR(trans, " %34s: 0X%08x\n",
1806 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001807 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001808 }
1809 return 0;
1810}
1811
1812static const char *get_csr_string(int cmd)
1813{
1814 switch (cmd) {
1815 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1816 IWL_CMD(CSR_INT_COALESCING);
1817 IWL_CMD(CSR_INT);
1818 IWL_CMD(CSR_INT_MASK);
1819 IWL_CMD(CSR_FH_INT_STATUS);
1820 IWL_CMD(CSR_GPIO_IN);
1821 IWL_CMD(CSR_RESET);
1822 IWL_CMD(CSR_GP_CNTRL);
1823 IWL_CMD(CSR_HW_REV);
1824 IWL_CMD(CSR_EEPROM_REG);
1825 IWL_CMD(CSR_EEPROM_GP);
1826 IWL_CMD(CSR_OTP_GP_REG);
1827 IWL_CMD(CSR_GIO_REG);
1828 IWL_CMD(CSR_GP_UCODE_REG);
1829 IWL_CMD(CSR_GP_DRIVER_REG);
1830 IWL_CMD(CSR_UCODE_DRV_GP1);
1831 IWL_CMD(CSR_UCODE_DRV_GP2);
1832 IWL_CMD(CSR_LED_REG);
1833 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1834 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1835 IWL_CMD(CSR_ANA_PLL_CFG);
1836 IWL_CMD(CSR_HW_REV_WA_REG);
1837 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1838 default:
1839 return "UNKNOWN";
1840 }
1841}
1842
1843void iwl_dump_csr(struct iwl_trans *trans)
1844{
1845 int i;
1846 static const u32 csr_tbl[] = {
1847 CSR_HW_IF_CONFIG_REG,
1848 CSR_INT_COALESCING,
1849 CSR_INT,
1850 CSR_INT_MASK,
1851 CSR_FH_INT_STATUS,
1852 CSR_GPIO_IN,
1853 CSR_RESET,
1854 CSR_GP_CNTRL,
1855 CSR_HW_REV,
1856 CSR_EEPROM_REG,
1857 CSR_EEPROM_GP,
1858 CSR_OTP_GP_REG,
1859 CSR_GIO_REG,
1860 CSR_GP_UCODE_REG,
1861 CSR_GP_DRIVER_REG,
1862 CSR_UCODE_DRV_GP1,
1863 CSR_UCODE_DRV_GP2,
1864 CSR_LED_REG,
1865 CSR_DRAM_INT_TBL_REG,
1866 CSR_GIO_CHICKEN_BITS,
1867 CSR_ANA_PLL_CFG,
1868 CSR_HW_REV_WA_REG,
1869 CSR_DBG_HPET_MEM_REG
1870 };
1871 IWL_ERR(trans, "CSR values:\n");
1872 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1873 "CSR_INT_PERIODIC_REG)\n");
1874 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1875 IWL_ERR(trans, " %25s: 0X%08x\n",
1876 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001877 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001878 }
1879}
1880
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001881#ifdef CONFIG_IWLWIFI_DEBUGFS
1882/* create and remove of files */
1883#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001884 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001885 &iwl_dbgfs_##name##_ops)) \
1886 return -ENOMEM; \
1887} while (0)
1888
1889/* file operation */
1890#define DEBUGFS_READ_FUNC(name) \
1891static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1892 char __user *user_buf, \
1893 size_t count, loff_t *ppos);
1894
1895#define DEBUGFS_WRITE_FUNC(name) \
1896static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1897 const char __user *user_buf, \
1898 size_t count, loff_t *ppos);
1899
1900
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001901#define DEBUGFS_READ_FILE_OPS(name) \
1902 DEBUGFS_READ_FUNC(name); \
1903static const struct file_operations iwl_dbgfs_##name##_ops = { \
1904 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001905 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001906 .llseek = generic_file_llseek, \
1907};
1908
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001909#define DEBUGFS_WRITE_FILE_OPS(name) \
1910 DEBUGFS_WRITE_FUNC(name); \
1911static const struct file_operations iwl_dbgfs_##name##_ops = { \
1912 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001913 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001914 .llseek = generic_file_llseek, \
1915};
1916
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001917#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1918 DEBUGFS_READ_FUNC(name); \
1919 DEBUGFS_WRITE_FUNC(name); \
1920static const struct file_operations iwl_dbgfs_##name##_ops = { \
1921 .write = iwl_dbgfs_##name##_write, \
1922 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001923 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001924 .llseek = generic_file_llseek, \
1925};
1926
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001927static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1928 char __user *user_buf,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001929 size_t count, loff_t *ppos)
1930{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001931 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001932 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001933 struct iwl_tx_queue *txq;
1934 struct iwl_queue *q;
1935 char *buf;
1936 int pos = 0;
1937 int cnt;
1938 int ret;
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001939 size_t bufsz;
1940
1941 bufsz = sizeof(char) * 64 * cfg(trans)->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001942
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001943 if (!trans_pcie->txq) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001944 IWL_ERR(trans, "txq not ready\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001945 return -EAGAIN;
1946 }
1947 buf = kzalloc(bufsz, GFP_KERNEL);
1948 if (!buf)
1949 return -ENOMEM;
1950
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001951 for (cnt = 0; cnt < cfg(trans)->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001952 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001953 q = &txq->q;
1954 pos += scnprintf(buf + pos, bufsz - pos,
1955 "hwq %.2d: read=%u write=%u stop=%d"
1956 " swq_id=%#.2x (ac %d/hwq %d)\n",
1957 cnt, q->read_ptr, q->write_ptr,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001958 !!test_bit(cnt, trans_pcie->queue_stopped),
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001959 txq->swq_id, txq->swq_id & 3,
1960 (txq->swq_id >> 2) & 0x1f);
1961 if (cnt >= 4)
1962 continue;
1963 /* for the ACs, display the stop count too */
1964 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001965 " stop-count: %d\n",
1966 atomic_read(&trans_pcie->queue_stop_count[cnt]));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001967 }
1968 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1969 kfree(buf);
1970 return ret;
1971}
1972
1973static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1974 char __user *user_buf,
1975 size_t count, loff_t *ppos) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001976 struct iwl_trans *trans = file->private_data;
1977 struct iwl_trans_pcie *trans_pcie =
1978 IWL_TRANS_GET_PCIE_TRANS(trans);
1979 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001980 char buf[256];
1981 int pos = 0;
1982 const size_t bufsz = sizeof(buf);
1983
1984 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1985 rxq->read);
1986 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1987 rxq->write);
1988 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1989 rxq->free_count);
1990 if (rxq->rb_stts) {
1991 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1992 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1993 } else {
1994 pos += scnprintf(buf + pos, bufsz - pos,
1995 "closed_rb_num: Not Allocated\n");
1996 }
1997 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1998}
1999
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07002000static ssize_t iwl_dbgfs_log_event_read(struct file *file,
2001 char __user *user_buf,
2002 size_t count, loff_t *ppos)
2003{
2004 struct iwl_trans *trans = file->private_data;
2005 char *buf;
2006 int pos = 0;
2007 ssize_t ret = -ENOMEM;
2008
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07002009 ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07002010 if (buf) {
2011 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2012 kfree(buf);
2013 }
2014 return ret;
2015}
2016
2017static ssize_t iwl_dbgfs_log_event_write(struct file *file,
2018 const char __user *user_buf,
2019 size_t count, loff_t *ppos)
2020{
2021 struct iwl_trans *trans = file->private_data;
2022 u32 event_log_flag;
2023 char buf[8];
2024 int buf_size;
2025
2026 memset(buf, 0, sizeof(buf));
2027 buf_size = min(count, sizeof(buf) - 1);
2028 if (copy_from_user(buf, user_buf, buf_size))
2029 return -EFAULT;
2030 if (sscanf(buf, "%d", &event_log_flag) != 1)
2031 return -EFAULT;
2032 if (event_log_flag == 1)
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07002033 iwl_dump_nic_event_log(trans, true, NULL, false);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07002034
2035 return count;
2036}
2037
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002038static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
2039 char __user *user_buf,
2040 size_t count, loff_t *ppos) {
2041
2042 struct iwl_trans *trans = file->private_data;
2043 struct iwl_trans_pcie *trans_pcie =
2044 IWL_TRANS_GET_PCIE_TRANS(trans);
2045 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2046
2047 int pos = 0;
2048 char *buf;
2049 int bufsz = 24 * 64; /* 24 items * 64 char per item */
2050 ssize_t ret;
2051
2052 buf = kzalloc(bufsz, GFP_KERNEL);
2053 if (!buf) {
2054 IWL_ERR(trans, "Can not allocate Buffer\n");
2055 return -ENOMEM;
2056 }
2057
2058 pos += scnprintf(buf + pos, bufsz - pos,
2059 "Interrupt Statistics Report:\n");
2060
2061 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
2062 isr_stats->hw);
2063 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
2064 isr_stats->sw);
2065 if (isr_stats->sw || isr_stats->hw) {
2066 pos += scnprintf(buf + pos, bufsz - pos,
2067 "\tLast Restarting Code: 0x%X\n",
2068 isr_stats->err_code);
2069 }
2070#ifdef CONFIG_IWLWIFI_DEBUG
2071 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
2072 isr_stats->sch);
2073 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
2074 isr_stats->alive);
2075#endif
2076 pos += scnprintf(buf + pos, bufsz - pos,
2077 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
2078
2079 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
2080 isr_stats->ctkill);
2081
2082 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
2083 isr_stats->wakeup);
2084
2085 pos += scnprintf(buf + pos, bufsz - pos,
2086 "Rx command responses:\t\t %u\n", isr_stats->rx);
2087
2088 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
2089 isr_stats->tx);
2090
2091 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
2092 isr_stats->unhandled);
2093
2094 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2095 kfree(buf);
2096 return ret;
2097}
2098
2099static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
2100 const char __user *user_buf,
2101 size_t count, loff_t *ppos)
2102{
2103 struct iwl_trans *trans = file->private_data;
2104 struct iwl_trans_pcie *trans_pcie =
2105 IWL_TRANS_GET_PCIE_TRANS(trans);
2106 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2107
2108 char buf[8];
2109 int buf_size;
2110 u32 reset_flag;
2111
2112 memset(buf, 0, sizeof(buf));
2113 buf_size = min(count, sizeof(buf) - 1);
2114 if (copy_from_user(buf, user_buf, buf_size))
2115 return -EFAULT;
2116 if (sscanf(buf, "%x", &reset_flag) != 1)
2117 return -EFAULT;
2118 if (reset_flag == 0)
2119 memset(isr_stats, 0, sizeof(*isr_stats));
2120
2121 return count;
2122}
2123
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002124static ssize_t iwl_dbgfs_csr_write(struct file *file,
2125 const char __user *user_buf,
2126 size_t count, loff_t *ppos)
2127{
2128 struct iwl_trans *trans = file->private_data;
2129 char buf[8];
2130 int buf_size;
2131 int csr;
2132
2133 memset(buf, 0, sizeof(buf));
2134 buf_size = min(count, sizeof(buf) - 1);
2135 if (copy_from_user(buf, user_buf, buf_size))
2136 return -EFAULT;
2137 if (sscanf(buf, "%d", &csr) != 1)
2138 return -EFAULT;
2139
2140 iwl_dump_csr(trans);
2141
2142 return count;
2143}
2144
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002145static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
2146 char __user *user_buf,
2147 size_t count, loff_t *ppos)
2148{
2149 struct iwl_trans *trans = file->private_data;
2150 char *buf;
2151 int pos = 0;
2152 ssize_t ret = -EFAULT;
2153
2154 ret = pos = iwl_dump_fh(trans, &buf, true);
2155 if (buf) {
2156 ret = simple_read_from_buffer(user_buf,
2157 count, ppos, buf, pos);
2158 kfree(buf);
2159 }
2160
2161 return ret;
2162}
2163
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07002164DEBUGFS_READ_WRITE_FILE_OPS(log_event);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002165DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002166DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002167DEBUGFS_READ_FILE_OPS(rx_queue);
2168DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002169DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002170
2171/*
2172 * Create the debugfs files and directories
2173 *
2174 */
2175static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2176 struct dentry *dir)
2177{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002178 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2179 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07002180 DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002181 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002182 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2183 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002184 return 0;
2185}
2186#else
2187static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2188 struct dentry *dir)
2189{ return 0; }
2190
2191#endif /*CONFIG_IWLWIFI_DEBUGFS */
2192
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002193const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002194 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02002195 .stop_hw = iwl_trans_pcie_stop_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002196 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002197 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002198 .stop_device = iwl_trans_pcie_stop_device,
2199
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002200 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2201
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002202 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002203
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002204 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002205 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002206
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -07002207 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07002208 .tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07002209 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002210
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002211 .free = iwl_trans_pcie_free,
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002212
2213 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002214
2215 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07002216 .check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002217
Johannes Bergc01a4042011-09-15 11:46:45 -07002218#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07002219 .suspend = iwl_trans_pcie_suspend,
2220 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07002221#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002222 .write8 = iwl_trans_pcie_write8,
2223 .write32 = iwl_trans_pcie_write32,
2224 .read32 = iwl_trans_pcie_read32,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08002225 .configure = iwl_trans_pcie_configure,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002226};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002227
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002228struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd,
2229 struct pci_dev *pdev,
2230 const struct pci_device_id *ent)
2231{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002232 struct iwl_trans_pcie *trans_pcie;
2233 struct iwl_trans *trans;
2234 u16 pci_cmd;
2235 int err;
2236
2237 trans = kzalloc(sizeof(struct iwl_trans) +
2238 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
2239
2240 if (WARN_ON(!trans))
2241 return NULL;
2242
2243 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2244
2245 trans->ops = &trans_ops_pcie;
2246 trans->shrd = shrd;
2247 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002248 spin_lock_init(&trans_pcie->irq_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002249 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002250
2251 /* W/A - seems to solve weird behavior. We need to remove this if we
2252 * don't want to stay in L1 all the time. This wastes a lot of power */
2253 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
2254 PCIE_LINK_STATE_CLKPM);
2255
2256 if (pci_enable_device(pdev)) {
2257 err = -ENODEV;
2258 goto out_no_pci;
2259 }
2260
2261 pci_set_master(pdev);
2262
2263 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2264 if (!err)
2265 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2266 if (err) {
2267 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2268 if (!err)
2269 err = pci_set_consistent_dma_mask(pdev,
2270 DMA_BIT_MASK(32));
2271 /* both attempts failed: */
2272 if (err) {
2273 dev_printk(KERN_ERR, &pdev->dev,
2274 "No suitable DMA available.\n");
2275 goto out_pci_disable_device;
2276 }
2277 }
2278
2279 err = pci_request_regions(pdev, DRV_NAME);
2280 if (err) {
2281 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2282 goto out_pci_disable_device;
2283 }
2284
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002285 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002286 if (!trans_pcie->hw_base) {
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002287 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002288 err = -ENODEV;
2289 goto out_pci_release_regions;
2290 }
2291
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002292 dev_printk(KERN_INFO, &pdev->dev,
2293 "pci_resource_len = 0x%08llx\n",
2294 (unsigned long long) pci_resource_len(pdev, 0));
2295 dev_printk(KERN_INFO, &pdev->dev,
2296 "pci_resource_base = %p\n", trans_pcie->hw_base);
2297
2298 dev_printk(KERN_INFO, &pdev->dev,
2299 "HW Revision ID = 0x%X\n", pdev->revision);
2300
2301 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2302 * PCI Tx retries from interfering with C3 CPU state */
2303 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2304
2305 err = pci_enable_msi(pdev);
2306 if (err)
2307 dev_printk(KERN_ERR, &pdev->dev,
2308 "pci_enable_msi failed(0X%x)", err);
2309
2310 trans->dev = &pdev->dev;
Johannes Berg75595532012-03-06 13:31:01 -08002311 trans_pcie->irq = pdev->irq;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002312 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a492012-01-09 16:23:00 +02002313 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002314 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002315 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2316 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002317
2318 /* TODO: Move this away, not needed if not MSI */
2319 /* enable rfkill interrupt: hw bug w/a */
2320 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2321 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2322 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2323 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2324 }
2325
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002326 /* Initialize the wait queue for commands */
2327 init_waitqueue_head(&trans->wait_command_queue);
2328
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002329 return trans;
2330
2331out_pci_release_regions:
2332 pci_release_regions(pdev);
2333out_pci_disable_device:
2334 pci_disable_device(pdev);
2335out_no_pci:
2336 kfree(trans);
2337 return NULL;
2338}
2339