blob: 392c2501d0a1d9c75a24af5297f73780f6e10a28 [file] [log] [blame]
Kalle Valo5e3dd152013-06-12 20:52:10 +03001/*
2 * Copyright (c) 2005-2011 Atheros Communications Inc.
3 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
4 *
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18#ifndef _HW_H_
19#define _HW_H_
20
21#include "targaddrs.h"
22
Kalle Valoa58227e2014-10-13 09:40:59 +030023#define ATH10K_FW_DIR "ath10k"
24
Kalle Valoe01ae682013-09-01 11:22:14 +030025/* QCA988X 1.0 definitions (unsupported) */
26#define QCA988X_HW_1_0_CHIP_ID_REV 0x0
27
Kalle Valo5e3dd152013-06-12 20:52:10 +030028/* QCA988X 2.0 definitions */
29#define QCA988X_HW_2_0_VERSION 0x4100016c
Kalle Valoe01ae682013-09-01 11:22:14 +030030#define QCA988X_HW_2_0_CHIP_ID_REV 0x2
Kalle Valoa58227e2014-10-13 09:40:59 +030031#define QCA988X_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA988X/hw2.0"
Kalle Valo5e3dd152013-06-12 20:52:10 +030032#define QCA988X_HW_2_0_FW_FILE "firmware.bin"
33#define QCA988X_HW_2_0_OTP_FILE "otp.bin"
34#define QCA988X_HW_2_0_BOARD_DATA_FILE "board.bin"
35#define QCA988X_HW_2_0_PATCH_LOAD_ADDR 0x1234
36
Kalle Valo1a222432013-09-27 19:55:07 +030037#define ATH10K_FW_API2_FILE "firmware-2.bin"
Michal Kazior24c88f72014-07-25 13:32:17 +020038#define ATH10K_FW_API3_FILE "firmware-3.bin"
Kalle Valo1a222432013-09-27 19:55:07 +030039
Kalle Valo43d2a302014-09-10 18:23:30 +030040#define ATH10K_FW_UTF_FILE "utf.bin"
41
Kalle Valo1a222432013-09-27 19:55:07 +030042/* includes also the null byte */
43#define ATH10K_FIRMWARE_MAGIC "QCA-ATH10K"
44
Ben Greear384914b2014-08-25 08:37:32 +030045#define REG_DUMP_COUNT_QCA988X 60
46
Kalle Valo7869b4f2014-09-24 14:16:58 +030047#define QCA988X_CAL_DATA_LEN 2116
48
Kalle Valo1a222432013-09-27 19:55:07 +030049struct ath10k_fw_ie {
50 __le32 id;
51 __le32 len;
52 u8 data[0];
53};
54
55enum ath10k_fw_ie_type {
56 ATH10K_FW_IE_FW_VERSION = 0,
57 ATH10K_FW_IE_TIMESTAMP = 1,
58 ATH10K_FW_IE_FEATURES = 2,
59 ATH10K_FW_IE_FW_IMAGE = 3,
60 ATH10K_FW_IE_OTP_IMAGE = 4,
61};
62
Kalle Valo5e3dd152013-06-12 20:52:10 +030063/* Known pecularities:
64 * - current FW doesn't support raw rx mode (last tested v599)
65 * - current FW dumps upon raw tx mode (last tested v599)
66 * - raw appears in nwifi decap, raw and nwifi appear in ethernet decap
67 * - raw have FCS, nwifi doesn't
68 * - ethernet frames have 802.11 header decapped and parts (base hdr, cipher
69 * param, llc/snap) are aligned to 4byte boundaries each */
70enum ath10k_hw_txrx_mode {
71 ATH10K_HW_TXRX_RAW = 0,
72 ATH10K_HW_TXRX_NATIVE_WIFI = 1,
73 ATH10K_HW_TXRX_ETHERNET = 2,
Michal Kazior961d4c32013-08-09 10:13:34 +020074
75 /* Valid for HTT >= 3.0. Used for management frames in TX_FRM. */
76 ATH10K_HW_TXRX_MGMT = 3,
Kalle Valo5e3dd152013-06-12 20:52:10 +030077};
78
79enum ath10k_mcast2ucast_mode {
80 ATH10K_MCAST2UCAST_DISABLED = 0,
81 ATH10K_MCAST2UCAST_ENABLED = 1,
82};
83
Rajkumar Manoharanbfdd7932014-10-03 08:02:40 +030084struct ath10k_pktlog_hdr {
85 __le16 flags;
86 __le16 missed_cnt;
87 __le16 log_type;
88 __le16 size;
89 __le32 timestamp;
90 u8 payload[0];
91} __packed;
92
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +020093/* Target specific defines for MAIN firmware */
Kalle Valo5e3dd152013-06-12 20:52:10 +030094#define TARGET_NUM_VDEVS 8
95#define TARGET_NUM_PEER_AST 2
96#define TARGET_NUM_WDS_ENTRIES 32
97#define TARGET_DMA_BURST_SIZE 0
98#define TARGET_MAC_AGGR_DELIM 0
99#define TARGET_AST_SKID_LIMIT 16
100#define TARGET_NUM_PEERS 16
101#define TARGET_NUM_OFFLOAD_PEERS 0
102#define TARGET_NUM_OFFLOAD_REORDER_BUFS 0
103#define TARGET_NUM_PEER_KEYS 2
104#define TARGET_NUM_TIDS (2 * ((TARGET_NUM_PEERS) + (TARGET_NUM_VDEVS)))
105#define TARGET_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
106#define TARGET_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
107#define TARGET_RX_TIMEOUT_LO_PRI 100
108#define TARGET_RX_TIMEOUT_HI_PRI 40
Michal Kazior4d316c72013-09-26 10:12:24 +0300109
110/* Native Wifi decap mode is used to align IP frames to 4-byte boundaries and
111 * avoid a very expensive re-alignment in mac80211. */
112#define TARGET_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
113
Kalle Valo5e3dd152013-06-12 20:52:10 +0300114#define TARGET_SCAN_MAX_PENDING_REQS 4
115#define TARGET_BMISS_OFFLOAD_MAX_VDEV 3
116#define TARGET_ROAM_OFFLOAD_MAX_VDEV 3
117#define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES 8
118#define TARGET_GTK_OFFLOAD_MAX_VDEV 3
119#define TARGET_NUM_MCAST_GROUPS 0
120#define TARGET_NUM_MCAST_TABLE_ELEMS 0
121#define TARGET_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
122#define TARGET_TX_DBG_LOG_SIZE 1024
123#define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 0
124#define TARGET_VOW_CONFIG 0
125#define TARGET_NUM_MSDU_DESC (1024 + 400)
126#define TARGET_MAX_FRAG_ENTRIES 0
127
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200128/* Target specific defines for 10.X firmware */
129#define TARGET_10X_NUM_VDEVS 16
130#define TARGET_10X_NUM_PEER_AST 2
131#define TARGET_10X_NUM_WDS_ENTRIES 32
132#define TARGET_10X_DMA_BURST_SIZE 0
133#define TARGET_10X_MAC_AGGR_DELIM 0
134#define TARGET_10X_AST_SKID_LIMIT 16
135#define TARGET_10X_NUM_PEERS (128 + (TARGET_10X_NUM_VDEVS))
Bartosz Markowski0e759f32014-01-02 14:38:33 +0100136#define TARGET_10X_NUM_PEERS_MAX 128
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200137#define TARGET_10X_NUM_OFFLOAD_PEERS 0
138#define TARGET_10X_NUM_OFFLOAD_REORDER_BUFS 0
139#define TARGET_10X_NUM_PEER_KEYS 2
140#define TARGET_10X_NUM_TIDS 256
141#define TARGET_10X_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
142#define TARGET_10X_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
143#define TARGET_10X_RX_TIMEOUT_LO_PRI 100
144#define TARGET_10X_RX_TIMEOUT_HI_PRI 40
Michal Kazior0d1a28f2013-10-07 20:00:36 -0700145#define TARGET_10X_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200146#define TARGET_10X_SCAN_MAX_PENDING_REQS 4
147#define TARGET_10X_BMISS_OFFLOAD_MAX_VDEV 2
148#define TARGET_10X_ROAM_OFFLOAD_MAX_VDEV 2
149#define TARGET_10X_ROAM_OFFLOAD_MAX_AP_PROFILES 8
150#define TARGET_10X_GTK_OFFLOAD_MAX_VDEV 3
151#define TARGET_10X_NUM_MCAST_GROUPS 0
152#define TARGET_10X_NUM_MCAST_TABLE_ELEMS 0
153#define TARGET_10X_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
154#define TARGET_10X_TX_DBG_LOG_SIZE 1024
155#define TARGET_10X_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
156#define TARGET_10X_VOW_CONFIG 0
157#define TARGET_10X_NUM_MSDU_DESC (1024 + 400)
158#define TARGET_10X_MAX_FRAG_ENTRIES 0
Kalle Valo5e3dd152013-06-12 20:52:10 +0300159
160/* Number of Copy Engines supported */
161#define CE_COUNT 8
162
163/*
164 * Total number of PCIe MSI interrupts requested for all interrupt sources.
165 * PCIe standard forces this to be a power of 2.
166 * Some Host OS's limit MSI requests that can be granted to 8
167 * so for now we abide by this limit and avoid requesting more
168 * than that.
169 */
170#define MSI_NUM_REQUEST_LOG2 3
171#define MSI_NUM_REQUEST (1<<MSI_NUM_REQUEST_LOG2)
172
173/*
174 * Granted MSIs are assigned as follows:
175 * Firmware uses the first
176 * Remaining MSIs, if any, are used by Copy Engines
177 * This mapping is known to both Target firmware and Host software.
178 * It may be changed as long as Host and Target are kept in sync.
179 */
180/* MSI for firmware (errors, etc.) */
181#define MSI_ASSIGN_FW 0
182
183/* MSIs for Copy Engines */
184#define MSI_ASSIGN_CE_INITIAL 1
185#define MSI_ASSIGN_CE_MAX 7
186
187/* as of IP3.7.1 */
188#define RTC_STATE_V_ON 3
189
190#define RTC_STATE_COLD_RESET_MASK 0x00000400
191#define RTC_STATE_V_LSB 0
192#define RTC_STATE_V_MASK 0x00000007
193#define RTC_STATE_ADDRESS 0x0000
194#define PCIE_SOC_WAKE_V_MASK 0x00000001
195#define PCIE_SOC_WAKE_ADDRESS 0x0004
196#define PCIE_SOC_WAKE_RESET 0x00000000
197#define SOC_GLOBAL_RESET_ADDRESS 0x0008
198
199#define RTC_SOC_BASE_ADDRESS 0x00004000
200#define RTC_WMAC_BASE_ADDRESS 0x00005000
201#define MAC_COEX_BASE_ADDRESS 0x00006000
202#define BT_COEX_BASE_ADDRESS 0x00007000
203#define SOC_PCIE_BASE_ADDRESS 0x00008000
204#define SOC_CORE_BASE_ADDRESS 0x00009000
205#define WLAN_UART_BASE_ADDRESS 0x0000c000
206#define WLAN_SI_BASE_ADDRESS 0x00010000
207#define WLAN_GPIO_BASE_ADDRESS 0x00014000
208#define WLAN_ANALOG_INTF_BASE_ADDRESS 0x0001c000
209#define WLAN_MAC_BASE_ADDRESS 0x00020000
210#define EFUSE_BASE_ADDRESS 0x00030000
211#define FPGA_REG_BASE_ADDRESS 0x00039000
212#define WLAN_UART2_BASE_ADDRESS 0x00054c00
213#define CE_WRAPPER_BASE_ADDRESS 0x00057000
214#define CE0_BASE_ADDRESS 0x00057400
215#define CE1_BASE_ADDRESS 0x00057800
216#define CE2_BASE_ADDRESS 0x00057c00
217#define CE3_BASE_ADDRESS 0x00058000
218#define CE4_BASE_ADDRESS 0x00058400
219#define CE5_BASE_ADDRESS 0x00058800
220#define CE6_BASE_ADDRESS 0x00058c00
221#define CE7_BASE_ADDRESS 0x00059000
222#define DBI_BASE_ADDRESS 0x00060000
223#define WLAN_ANALOG_INTF_PCIE_BASE_ADDRESS 0x0006c000
224#define PCIE_LOCAL_BASE_ADDRESS 0x00080000
225
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100226#define SOC_RESET_CONTROL_ADDRESS 0x00000000
Kalle Valo5e3dd152013-06-12 20:52:10 +0300227#define SOC_RESET_CONTROL_OFFSET 0x00000000
228#define SOC_RESET_CONTROL_SI0_RST_MASK 0x00000001
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100229#define SOC_RESET_CONTROL_CE_RST_MASK 0x00040000
230#define SOC_RESET_CONTROL_CPU_WARM_RST_MASK 0x00000040
Kalle Valo5e3dd152013-06-12 20:52:10 +0300231#define SOC_CPU_CLOCK_OFFSET 0x00000020
232#define SOC_CPU_CLOCK_STANDARD_LSB 0
233#define SOC_CPU_CLOCK_STANDARD_MASK 0x00000003
234#define SOC_CLOCK_CONTROL_OFFSET 0x00000028
235#define SOC_CLOCK_CONTROL_SI0_CLK_MASK 0x00000001
236#define SOC_SYSTEM_SLEEP_OFFSET 0x000000c4
237#define SOC_LPO_CAL_OFFSET 0x000000e0
238#define SOC_LPO_CAL_ENABLE_LSB 20
239#define SOC_LPO_CAL_ENABLE_MASK 0x00100000
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100240#define SOC_LF_TIMER_CONTROL0_ADDRESS 0x00000050
241#define SOC_LF_TIMER_CONTROL0_ENABLE_MASK 0x00000004
Kalle Valo5e3dd152013-06-12 20:52:10 +0300242
Kalle Valoe01ae682013-09-01 11:22:14 +0300243#define SOC_CHIP_ID_ADDRESS 0x000000ec
244#define SOC_CHIP_ID_REV_LSB 8
245#define SOC_CHIP_ID_REV_MASK 0x00000f00
246
Kalle Valo5e3dd152013-06-12 20:52:10 +0300247#define WLAN_RESET_CONTROL_COLD_RST_MASK 0x00000008
248#define WLAN_RESET_CONTROL_WARM_RST_MASK 0x00000004
249#define WLAN_SYSTEM_SLEEP_DISABLE_LSB 0
250#define WLAN_SYSTEM_SLEEP_DISABLE_MASK 0x00000001
251
252#define WLAN_GPIO_PIN0_ADDRESS 0x00000028
253#define WLAN_GPIO_PIN0_CONFIG_MASK 0x00007800
254#define WLAN_GPIO_PIN1_ADDRESS 0x0000002c
255#define WLAN_GPIO_PIN1_CONFIG_MASK 0x00007800
256#define WLAN_GPIO_PIN10_ADDRESS 0x00000050
257#define WLAN_GPIO_PIN11_ADDRESS 0x00000054
258#define WLAN_GPIO_PIN12_ADDRESS 0x00000058
259#define WLAN_GPIO_PIN13_ADDRESS 0x0000005c
260
261#define CLOCK_GPIO_OFFSET 0xffffffff
262#define CLOCK_GPIO_BT_CLK_OUT_EN_LSB 0
263#define CLOCK_GPIO_BT_CLK_OUT_EN_MASK 0
264
265#define SI_CONFIG_OFFSET 0x00000000
266#define SI_CONFIG_BIDIR_OD_DATA_LSB 18
267#define SI_CONFIG_BIDIR_OD_DATA_MASK 0x00040000
268#define SI_CONFIG_I2C_LSB 16
269#define SI_CONFIG_I2C_MASK 0x00010000
270#define SI_CONFIG_POS_SAMPLE_LSB 7
271#define SI_CONFIG_POS_SAMPLE_MASK 0x00000080
272#define SI_CONFIG_INACTIVE_DATA_LSB 5
273#define SI_CONFIG_INACTIVE_DATA_MASK 0x00000020
274#define SI_CONFIG_INACTIVE_CLK_LSB 4
275#define SI_CONFIG_INACTIVE_CLK_MASK 0x00000010
276#define SI_CONFIG_DIVIDER_LSB 0
277#define SI_CONFIG_DIVIDER_MASK 0x0000000f
278#define SI_CS_OFFSET 0x00000004
279#define SI_CS_DONE_ERR_MASK 0x00000400
280#define SI_CS_DONE_INT_MASK 0x00000200
281#define SI_CS_START_LSB 8
282#define SI_CS_START_MASK 0x00000100
283#define SI_CS_RX_CNT_LSB 4
284#define SI_CS_RX_CNT_MASK 0x000000f0
285#define SI_CS_TX_CNT_LSB 0
286#define SI_CS_TX_CNT_MASK 0x0000000f
287
288#define SI_TX_DATA0_OFFSET 0x00000008
289#define SI_TX_DATA1_OFFSET 0x0000000c
290#define SI_RX_DATA0_OFFSET 0x00000010
291#define SI_RX_DATA1_OFFSET 0x00000014
292
293#define CORE_CTRL_CPU_INTR_MASK 0x00002000
Michal Kazior7c0f0e32014-10-20 14:14:38 +0200294#define CORE_CTRL_PCIE_REG_31_MASK 0x00000800
Kalle Valo5e3dd152013-06-12 20:52:10 +0300295#define CORE_CTRL_ADDRESS 0x0000
296#define PCIE_INTR_ENABLE_ADDRESS 0x0008
Michal Kaziore5398872013-11-25 14:06:20 +0100297#define PCIE_INTR_CAUSE_ADDRESS 0x000c
Kalle Valo5e3dd152013-06-12 20:52:10 +0300298#define PCIE_INTR_CLR_ADDRESS 0x0014
299#define SCRATCH_3_ADDRESS 0x0030
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100300#define CPU_INTR_ADDRESS 0x0010
Kalle Valo5e3dd152013-06-12 20:52:10 +0300301
302/* Firmware indications to the Host via SCRATCH_3 register. */
303#define FW_INDICATOR_ADDRESS (SOC_CORE_BASE_ADDRESS + SCRATCH_3_ADDRESS)
304#define FW_IND_EVENT_PENDING 1
305#define FW_IND_INITIALIZED 2
306
307/* HOST_REG interrupt from firmware */
308#define PCIE_INTR_FIRMWARE_MASK 0x00000400
309#define PCIE_INTR_CE_MASK_ALL 0x0007f800
310
311#define DRAM_BASE_ADDRESS 0x00400000
312
313#define MISSING 0
314
315#define SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
316#define WLAN_SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
317#define WLAN_RESET_CONTROL_OFFSET SOC_RESET_CONTROL_OFFSET
318#define CLOCK_CONTROL_OFFSET SOC_CLOCK_CONTROL_OFFSET
319#define CLOCK_CONTROL_SI0_CLK_MASK SOC_CLOCK_CONTROL_SI0_CLK_MASK
320#define RESET_CONTROL_MBOX_RST_MASK MISSING
321#define RESET_CONTROL_SI0_RST_MASK SOC_RESET_CONTROL_SI0_RST_MASK
322#define GPIO_BASE_ADDRESS WLAN_GPIO_BASE_ADDRESS
323#define GPIO_PIN0_OFFSET WLAN_GPIO_PIN0_ADDRESS
324#define GPIO_PIN1_OFFSET WLAN_GPIO_PIN1_ADDRESS
325#define GPIO_PIN0_CONFIG_MASK WLAN_GPIO_PIN0_CONFIG_MASK
326#define GPIO_PIN1_CONFIG_MASK WLAN_GPIO_PIN1_CONFIG_MASK
327#define SI_BASE_ADDRESS WLAN_SI_BASE_ADDRESS
328#define SCRATCH_BASE_ADDRESS SOC_CORE_BASE_ADDRESS
329#define LOCAL_SCRATCH_OFFSET 0x18
330#define CPU_CLOCK_OFFSET SOC_CPU_CLOCK_OFFSET
331#define LPO_CAL_OFFSET SOC_LPO_CAL_OFFSET
332#define GPIO_PIN10_OFFSET WLAN_GPIO_PIN10_ADDRESS
333#define GPIO_PIN11_OFFSET WLAN_GPIO_PIN11_ADDRESS
334#define GPIO_PIN12_OFFSET WLAN_GPIO_PIN12_ADDRESS
335#define GPIO_PIN13_OFFSET WLAN_GPIO_PIN13_ADDRESS
336#define CPU_CLOCK_STANDARD_LSB SOC_CPU_CLOCK_STANDARD_LSB
337#define CPU_CLOCK_STANDARD_MASK SOC_CPU_CLOCK_STANDARD_MASK
338#define LPO_CAL_ENABLE_LSB SOC_LPO_CAL_ENABLE_LSB
339#define LPO_CAL_ENABLE_MASK SOC_LPO_CAL_ENABLE_MASK
340#define ANALOG_INTF_BASE_ADDRESS WLAN_ANALOG_INTF_BASE_ADDRESS
341#define MBOX_BASE_ADDRESS MISSING
342#define INT_STATUS_ENABLE_ERROR_LSB MISSING
343#define INT_STATUS_ENABLE_ERROR_MASK MISSING
344#define INT_STATUS_ENABLE_CPU_LSB MISSING
345#define INT_STATUS_ENABLE_CPU_MASK MISSING
346#define INT_STATUS_ENABLE_COUNTER_LSB MISSING
347#define INT_STATUS_ENABLE_COUNTER_MASK MISSING
348#define INT_STATUS_ENABLE_MBOX_DATA_LSB MISSING
349#define INT_STATUS_ENABLE_MBOX_DATA_MASK MISSING
350#define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB MISSING
351#define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK MISSING
352#define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB MISSING
353#define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK MISSING
354#define COUNTER_INT_STATUS_ENABLE_BIT_LSB MISSING
355#define COUNTER_INT_STATUS_ENABLE_BIT_MASK MISSING
356#define INT_STATUS_ENABLE_ADDRESS MISSING
357#define CPU_INT_STATUS_ENABLE_BIT_LSB MISSING
358#define CPU_INT_STATUS_ENABLE_BIT_MASK MISSING
359#define HOST_INT_STATUS_ADDRESS MISSING
360#define CPU_INT_STATUS_ADDRESS MISSING
361#define ERROR_INT_STATUS_ADDRESS MISSING
362#define ERROR_INT_STATUS_WAKEUP_MASK MISSING
363#define ERROR_INT_STATUS_WAKEUP_LSB MISSING
364#define ERROR_INT_STATUS_RX_UNDERFLOW_MASK MISSING
365#define ERROR_INT_STATUS_RX_UNDERFLOW_LSB MISSING
366#define ERROR_INT_STATUS_TX_OVERFLOW_MASK MISSING
367#define ERROR_INT_STATUS_TX_OVERFLOW_LSB MISSING
368#define COUNT_DEC_ADDRESS MISSING
369#define HOST_INT_STATUS_CPU_MASK MISSING
370#define HOST_INT_STATUS_CPU_LSB MISSING
371#define HOST_INT_STATUS_ERROR_MASK MISSING
372#define HOST_INT_STATUS_ERROR_LSB MISSING
373#define HOST_INT_STATUS_COUNTER_MASK MISSING
374#define HOST_INT_STATUS_COUNTER_LSB MISSING
375#define RX_LOOKAHEAD_VALID_ADDRESS MISSING
376#define WINDOW_DATA_ADDRESS MISSING
377#define WINDOW_READ_ADDR_ADDRESS MISSING
378#define WINDOW_WRITE_ADDR_ADDRESS MISSING
379
380#define RTC_STATE_V_GET(x) (((x) & RTC_STATE_V_MASK) >> RTC_STATE_V_LSB)
381
382#endif /* _HW_H_ */