blob: 010085aee5d416afa19ca534e0c7e474f9905a3a [file] [log] [blame]
Tomas Winklerdf48c322008-03-06 10:40:19 -08001/******************************************************************************
2 *
Tomas Winklerdf48c322008-03-06 10:40:19 -08003 * GPL LICENSE SUMMARY
4 *
5 * Copyright(c) 2008 Intel Corporation. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
19 * USA
20 *
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
23 *
24 * Contact Information:
25 * Tomas Winkler <tomas.winkler@intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *****************************************************************************/
28
29#include <linux/kernel.h>
30#include <linux/module.h>
31#include <linux/version.h>
Assaf Krauss1d0a0822008-03-14 10:38:48 -070032#include <net/mac80211.h>
Tomas Winklerdf48c322008-03-06 10:40:19 -080033
Tomas Winkler712b6cf2008-03-12 16:58:52 -070034struct iwl_priv; /* FIXME: remove */
Tomas Winkler0a6857e2008-03-12 16:58:49 -070035#include "iwl-debug.h"
Assaf Krauss6bc913b2008-03-11 16:17:18 -070036#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070037#include "iwl-dev.h" /* FIXME: remove */
Tomas Winklerdf48c322008-03-06 10:40:19 -080038#include "iwl-core.h"
Tomas Winklerb661c812008-04-23 17:14:54 -070039#include "iwl-io.h"
Mohamed Abbasad97edd2008-03-28 16:21:06 -070040#include "iwl-rfkill.h"
Mohamed Abbas5da4b552008-04-21 15:41:51 -070041#include "iwl-power.h"
Tomas Winklerdf48c322008-03-06 10:40:19 -080042
Assaf Krauss1d0a0822008-03-14 10:38:48 -070043
Tomas Winklerdf48c322008-03-06 10:40:19 -080044MODULE_DESCRIPTION("iwl core");
45MODULE_VERSION(IWLWIFI_VERSION);
46MODULE_AUTHOR(DRV_COPYRIGHT);
Tomas Winkler712b6cf2008-03-12 16:58:52 -070047MODULE_LICENSE("GPL");
Tomas Winklerdf48c322008-03-06 10:40:19 -080048
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -070049#define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
50 [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
51 IWL_RATE_SISO_##s##M_PLCP, \
52 IWL_RATE_MIMO2_##s##M_PLCP,\
53 IWL_RATE_MIMO3_##s##M_PLCP,\
54 IWL_RATE_##r##M_IEEE, \
55 IWL_RATE_##ip##M_INDEX, \
56 IWL_RATE_##in##M_INDEX, \
57 IWL_RATE_##rp##M_INDEX, \
58 IWL_RATE_##rn##M_INDEX, \
59 IWL_RATE_##pp##M_INDEX, \
60 IWL_RATE_##np##M_INDEX }
61
62/*
63 * Parameter order:
64 * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
65 *
66 * If there isn't a valid next or previous rate then INV is used which
67 * maps to IWL_RATE_INVALID
68 *
69 */
Tomas Winkler1826dcc2008-05-15 13:54:02 +080070const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -070071 IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
72 IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
73 IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
74 IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
75 IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
76 IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
77 IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
78 IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
79 IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
80 IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
81 IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
82 IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
83 IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
84 /* FIXME:RS: ^^ should be INV (legacy) */
85};
Tomas Winkler1826dcc2008-05-15 13:54:02 +080086EXPORT_SYMBOL(iwl_rates);
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -070087
Tomas Winkler57bd1be2008-05-15 13:54:03 +080088
89const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
90EXPORT_SYMBOL(iwl_bcast_addr);
91
92
Assaf Krauss1d0a0822008-03-14 10:38:48 -070093/* This function both allocates and initializes hw and priv. */
94struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
95 struct ieee80211_ops *hw_ops)
96{
97 struct iwl_priv *priv;
98
99 /* mac80211 allocates memory for this device instance, including
100 * space for this driver's private structure */
101 struct ieee80211_hw *hw =
102 ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
103 if (hw == NULL) {
104 IWL_ERROR("Can not allocate network device\n");
105 goto out;
106 }
107
108 priv = hw->priv;
109 priv->hw = hw;
110
111out:
112 return hw;
113}
114EXPORT_SYMBOL(iwl_alloc_all);
115
Tomas Winklerb661c812008-04-23 17:14:54 -0700116void iwl_hw_detect(struct iwl_priv *priv)
117{
118 priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
119 priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
120 pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
121}
122EXPORT_SYMBOL(iwl_hw_detect);
123
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800124/* Tell nic where to find the "keep warm" buffer */
125int iwl_kw_init(struct iwl_priv *priv)
126{
127 unsigned long flags;
128 int ret;
129
130 spin_lock_irqsave(&priv->lock, flags);
131 ret = iwl_grab_nic_access(priv);
132 if (ret)
133 goto out;
134
135 iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG,
136 priv->kw.dma_addr >> 4);
137 iwl_release_nic_access(priv);
138out:
139 spin_unlock_irqrestore(&priv->lock, flags);
140 return ret;
141}
142
143int iwl_kw_alloc(struct iwl_priv *priv)
144{
145 struct pci_dev *dev = priv->pci_dev;
Ron Rindjunsky16466902008-05-05 10:22:50 +0800146 struct iwl_kw *kw = &priv->kw;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800147
Ron Rindjunsky16466902008-05-05 10:22:50 +0800148 kw->size = IWL_KW_SIZE;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800149 kw->v_addr = pci_alloc_consistent(dev, kw->size, &kw->dma_addr);
150 if (!kw->v_addr)
151 return -ENOMEM;
152
153 return 0;
154}
155
156/**
157 * iwl_kw_free - Free the "keep warm" buffer
158 */
159void iwl_kw_free(struct iwl_priv *priv)
160{
161 struct pci_dev *dev = priv->pci_dev;
Ron Rindjunsky16466902008-05-05 10:22:50 +0800162 struct iwl_kw *kw = &priv->kw;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800163
164 if (kw->v_addr) {
165 pci_free_consistent(dev, kw->size, kw->v_addr, kw->dma_addr);
166 memset(kw, 0, sizeof(*kw));
167 }
168}
169
170int iwl_hw_nic_init(struct iwl_priv *priv)
171{
172 unsigned long flags;
173 struct iwl_rx_queue *rxq = &priv->rxq;
174 int ret;
175
176 /* nic_init */
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800177 spin_lock_irqsave(&priv->lock, flags);
Ron Rindjunsky1b73af82008-05-05 10:22:51 +0800178 priv->cfg->ops->lib->apm_ops.init(priv);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800179 iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
180 spin_unlock_irqrestore(&priv->lock, flags);
181
182 ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
183
184 priv->cfg->ops->lib->apm_ops.config(priv);
185
186 /* Allocate the RX queue, or reset if it is already allocated */
187 if (!rxq->bd) {
188 ret = iwl_rx_queue_alloc(priv);
189 if (ret) {
190 IWL_ERROR("Unable to initialize Rx queue\n");
191 return -ENOMEM;
192 }
193 } else
194 iwl_rx_queue_reset(priv, rxq);
195
196 iwl_rx_replenish(priv);
197
198 iwl_rx_init(priv, rxq);
199
200 spin_lock_irqsave(&priv->lock, flags);
201
202 rxq->need_update = 1;
203 iwl_rx_queue_update_write_ptr(priv, rxq);
204
205 spin_unlock_irqrestore(&priv->lock, flags);
206
207 /* Allocate and init all Tx and Command queues */
208 ret = iwl_txq_ctx_reset(priv);
209 if (ret)
210 return ret;
211
212 set_bit(STATUS_INIT, &priv->status);
213
214 return 0;
215}
216EXPORT_SYMBOL(iwl_hw_nic_init);
217
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700218/**
219 * iwlcore_clear_stations_table - Clear the driver's station table
220 *
221 * NOTE: This does not clear or otherwise alter the device's station table.
222 */
223void iwlcore_clear_stations_table(struct iwl_priv *priv)
224{
225 unsigned long flags;
226
227 spin_lock_irqsave(&priv->sta_lock, flags);
228
229 priv->num_stations = 0;
230 memset(priv->stations, 0, sizeof(priv->stations));
231
232 spin_unlock_irqrestore(&priv->sta_lock, flags);
233}
234EXPORT_SYMBOL(iwlcore_clear_stations_table);
235
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700236void iwl_reset_qos(struct iwl_priv *priv)
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700237{
238 u16 cw_min = 15;
239 u16 cw_max = 1023;
240 u8 aifs = 2;
241 u8 is_legacy = 0;
242 unsigned long flags;
243 int i;
244
245 spin_lock_irqsave(&priv->lock, flags);
246 priv->qos_data.qos_active = 0;
247
248 if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS) {
249 if (priv->qos_data.qos_enable)
250 priv->qos_data.qos_active = 1;
251 if (!(priv->active_rate & 0xfff0)) {
252 cw_min = 31;
253 is_legacy = 1;
254 }
255 } else if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
256 if (priv->qos_data.qos_enable)
257 priv->qos_data.qos_active = 1;
258 } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
259 cw_min = 31;
260 is_legacy = 1;
261 }
262
263 if (priv->qos_data.qos_active)
264 aifs = 3;
265
266 priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
267 priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
268 priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
269 priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
270 priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
271
272 if (priv->qos_data.qos_active) {
273 i = 1;
274 priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
275 priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
276 priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
277 priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
278 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
279
280 i = 2;
281 priv->qos_data.def_qos_parm.ac[i].cw_min =
282 cpu_to_le16((cw_min + 1) / 2 - 1);
283 priv->qos_data.def_qos_parm.ac[i].cw_max =
284 cpu_to_le16(cw_max);
285 priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
286 if (is_legacy)
287 priv->qos_data.def_qos_parm.ac[i].edca_txop =
288 cpu_to_le16(6016);
289 else
290 priv->qos_data.def_qos_parm.ac[i].edca_txop =
291 cpu_to_le16(3008);
292 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
293
294 i = 3;
295 priv->qos_data.def_qos_parm.ac[i].cw_min =
296 cpu_to_le16((cw_min + 1) / 4 - 1);
297 priv->qos_data.def_qos_parm.ac[i].cw_max =
298 cpu_to_le16((cw_max + 1) / 2 - 1);
299 priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
300 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
301 if (is_legacy)
302 priv->qos_data.def_qos_parm.ac[i].edca_txop =
303 cpu_to_le16(3264);
304 else
305 priv->qos_data.def_qos_parm.ac[i].edca_txop =
306 cpu_to_le16(1504);
307 } else {
308 for (i = 1; i < 4; i++) {
309 priv->qos_data.def_qos_parm.ac[i].cw_min =
310 cpu_to_le16(cw_min);
311 priv->qos_data.def_qos_parm.ac[i].cw_max =
312 cpu_to_le16(cw_max);
313 priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
314 priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
315 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
316 }
317 }
318 IWL_DEBUG_QOS("set QoS to default \n");
319
320 spin_unlock_irqrestore(&priv->lock, flags);
321}
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700322EXPORT_SYMBOL(iwl_reset_qos);
323
324#ifdef CONFIG_IWL4965_HT
Ron Rindjunsky39130df2008-05-15 13:53:56 +0800325#define MAX_BIT_RATE_40_MHZ 0x96; /* 150 Mbps */
326#define MAX_BIT_RATE_20_MHZ 0x48; /* 72 Mbps */
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700327static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
328 struct ieee80211_ht_info *ht_info,
329 enum ieee80211_band band)
330{
Ron Rindjunsky39130df2008-05-15 13:53:56 +0800331 u16 max_bit_rate = 0;
332 u8 rx_chains_num = priv->hw_params.rx_chains_num;
333 u8 tx_chains_num = priv->hw_params.tx_chains_num;
334
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700335 ht_info->cap = 0;
336 memset(ht_info->supp_mcs_set, 0, 16);
337
338 ht_info->ht_supported = 1;
339
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700340 ht_info->cap |= (u16)IEEE80211_HT_CAP_GRN_FLD;
341 ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_20;
342 ht_info->cap |= (u16)(IEEE80211_HT_CAP_MIMO_PS &
343 (IWL_MIMO_PS_NONE << 2));
344
Ron Rindjunsky39130df2008-05-15 13:53:56 +0800345 max_bit_rate = MAX_BIT_RATE_20_MHZ;
346 if (priv->hw_params.fat_channel & BIT(band)) {
347 ht_info->cap |= (u16)IEEE80211_HT_CAP_SUP_WIDTH;
348 ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_40;
349 ht_info->supp_mcs_set[4] = 0x01;
350 max_bit_rate = MAX_BIT_RATE_40_MHZ;
351 }
352
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700353 if (priv->cfg->mod_params->amsdu_size_8K)
354 ht_info->cap |= (u16)IEEE80211_HT_CAP_MAX_AMSDU;
355
356 ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
357 ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
358
359 ht_info->supp_mcs_set[0] = 0xFF;
Ron Rindjunsky39130df2008-05-15 13:53:56 +0800360 if (rx_chains_num >= 2)
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700361 ht_info->supp_mcs_set[1] = 0xFF;
Ron Rindjunsky39130df2008-05-15 13:53:56 +0800362 if (rx_chains_num >= 3)
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700363 ht_info->supp_mcs_set[2] = 0xFF;
Ron Rindjunsky39130df2008-05-15 13:53:56 +0800364
365 /* Highest supported Rx data rate */
366 max_bit_rate *= rx_chains_num;
367 ht_info->supp_mcs_set[10] = (u8)(max_bit_rate & 0x00FF);
368 ht_info->supp_mcs_set[11] = (u8)((max_bit_rate & 0xFF00) >> 8);
369
370 /* Tx MCS capabilities */
371 ht_info->supp_mcs_set[12] = IEEE80211_HT_CAP_MCS_TX_DEFINED;
372 if (tx_chains_num != rx_chains_num) {
373 ht_info->supp_mcs_set[12] |= IEEE80211_HT_CAP_MCS_TX_RX_DIFF;
374 ht_info->supp_mcs_set[12] |= ((tx_chains_num - 1) << 2);
375 }
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700376}
Andrew Morton88787d22008-05-13 21:05:50 -0700377#else
378static inline void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
379 struct ieee80211_ht_info *ht_info,
380 enum ieee80211_band band)
381{
382}
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700383#endif /* CONFIG_IWL4965_HT */
384
385static void iwlcore_init_hw_rates(struct iwl_priv *priv,
386 struct ieee80211_rate *rates)
387{
388 int i;
389
390 for (i = 0; i < IWL_RATE_COUNT; i++) {
Tomas Winkler1826dcc2008-05-15 13:54:02 +0800391 rates[i].bitrate = iwl_rates[i].ieee * 5;
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700392 rates[i].hw_value = i; /* Rate scaling will work on indexes */
393 rates[i].hw_value_short = i;
394 rates[i].flags = 0;
395 if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
396 /*
397 * If CCK != 1M then set short preamble rate flag.
398 */
399 rates[i].flags |=
Tomas Winkler1826dcc2008-05-15 13:54:02 +0800400 (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700401 0 : IEEE80211_RATE_SHORT_PREAMBLE;
402 }
403 }
404}
405
406/**
407 * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
408 */
409static int iwlcore_init_geos(struct iwl_priv *priv)
410{
411 struct iwl_channel_info *ch;
412 struct ieee80211_supported_band *sband;
413 struct ieee80211_channel *channels;
414 struct ieee80211_channel *geo_ch;
415 struct ieee80211_rate *rates;
416 int i = 0;
417
418 if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
419 priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
420 IWL_DEBUG_INFO("Geography modes already initialized.\n");
421 set_bit(STATUS_GEO_CONFIGURED, &priv->status);
422 return 0;
423 }
424
425 channels = kzalloc(sizeof(struct ieee80211_channel) *
426 priv->channel_count, GFP_KERNEL);
427 if (!channels)
428 return -ENOMEM;
429
430 rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
431 GFP_KERNEL);
432 if (!rates) {
433 kfree(channels);
434 return -ENOMEM;
435 }
436
437 /* 5.2GHz channels start after the 2.4GHz channels */
438 sband = &priv->bands[IEEE80211_BAND_5GHZ];
439 sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
440 /* just OFDM */
441 sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
442 sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
443
444 iwlcore_init_ht_hw_capab(priv, &sband->ht_info, IEEE80211_BAND_5GHZ);
445
446 sband = &priv->bands[IEEE80211_BAND_2GHZ];
447 sband->channels = channels;
448 /* OFDM & CCK */
449 sband->bitrates = rates;
450 sband->n_bitrates = IWL_RATE_COUNT;
451
452 iwlcore_init_ht_hw_capab(priv, &sband->ht_info, IEEE80211_BAND_2GHZ);
453
454 priv->ieee_channels = channels;
455 priv->ieee_rates = rates;
456
457 iwlcore_init_hw_rates(priv, rates);
458
459 for (i = 0; i < priv->channel_count; i++) {
460 ch = &priv->channel_info[i];
461
462 /* FIXME: might be removed if scan is OK */
463 if (!is_channel_valid(ch))
464 continue;
465
466 if (is_channel_a_band(ch))
467 sband = &priv->bands[IEEE80211_BAND_5GHZ];
468 else
469 sband = &priv->bands[IEEE80211_BAND_2GHZ];
470
471 geo_ch = &sband->channels[sband->n_channels++];
472
473 geo_ch->center_freq =
474 ieee80211_channel_to_frequency(ch->channel);
475 geo_ch->max_power = ch->max_power_avg;
476 geo_ch->max_antenna_gain = 0xff;
477 geo_ch->hw_value = ch->channel;
478
479 if (is_channel_valid(ch)) {
480 if (!(ch->flags & EEPROM_CHANNEL_IBSS))
481 geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
482
483 if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
484 geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
485
486 if (ch->flags & EEPROM_CHANNEL_RADAR)
487 geo_ch->flags |= IEEE80211_CHAN_RADAR;
488
489 if (ch->max_power_avg > priv->max_channel_txpower_limit)
490 priv->max_channel_txpower_limit =
491 ch->max_power_avg;
492 } else {
493 geo_ch->flags |= IEEE80211_CHAN_DISABLED;
494 }
495
496 /* Save flags for reg domain usage */
497 geo_ch->orig_flags = geo_ch->flags;
498
499 IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0%X\n",
500 ch->channel, geo_ch->center_freq,
501 is_channel_a_band(ch) ? "5.2" : "2.4",
502 geo_ch->flags & IEEE80211_CHAN_DISABLED ?
503 "restricted" : "valid",
504 geo_ch->flags);
505 }
506
507 if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
508 priv->cfg->sku & IWL_SKU_A) {
509 printk(KERN_INFO DRV_NAME
510 ": Incorrectly detected BG card as ABG. Please send "
511 "your PCI ID 0x%04X:0x%04X to maintainer.\n",
512 priv->pci_dev->device, priv->pci_dev->subsystem_device);
513 priv->cfg->sku &= ~IWL_SKU_A;
514 }
515
516 printk(KERN_INFO DRV_NAME
517 ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
518 priv->bands[IEEE80211_BAND_2GHZ].n_channels,
519 priv->bands[IEEE80211_BAND_5GHZ].n_channels);
520
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700521
522 set_bit(STATUS_GEO_CONFIGURED, &priv->status);
523
524 return 0;
525}
526
527/*
528 * iwlcore_free_geos - undo allocations in iwlcore_init_geos
529 */
Tomas Winkler6ba87952008-05-15 13:54:17 +0800530static void iwlcore_free_geos(struct iwl_priv *priv)
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700531{
532 kfree(priv->ieee_channels);
533 kfree(priv->ieee_rates);
534 clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
535}
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700536
537#ifdef CONFIG_IWL4965_HT
538static u8 is_single_rx_stream(struct iwl_priv *priv)
539{
540 return !priv->current_ht_config.is_ht ||
541 ((priv->current_ht_config.supp_mcs_set[1] == 0) &&
542 (priv->current_ht_config.supp_mcs_set[2] == 0)) ||
543 priv->ps_mode == IWL_MIMO_PS_STATIC;
544}
Tomas Winkler47c51962008-05-05 10:22:41 +0800545static u8 iwl_is_channel_extension(struct iwl_priv *priv,
546 enum ieee80211_band band,
547 u16 channel, u8 extension_chan_offset)
548{
549 const struct iwl_channel_info *ch_info;
550
551 ch_info = iwl_get_channel_info(priv, band, channel);
552 if (!is_channel_valid(ch_info))
553 return 0;
554
555 if (extension_chan_offset == IWL_EXT_CHANNEL_OFFSET_NONE)
556 return 0;
557
558 if ((ch_info->fat_extension_channel == extension_chan_offset) ||
559 (ch_info->fat_extension_channel == HT_IE_EXT_CHANNEL_MAX))
560 return 1;
561
562 return 0;
563}
564
565u8 iwl_is_fat_tx_allowed(struct iwl_priv *priv,
566 struct ieee80211_ht_info *sta_ht_inf)
567{
568 struct iwl_ht_info *iwl_ht_conf = &priv->current_ht_config;
569
570 if ((!iwl_ht_conf->is_ht) ||
571 (iwl_ht_conf->supported_chan_width != IWL_CHANNEL_WIDTH_40MHZ) ||
572 (iwl_ht_conf->extension_chan_offset == IWL_EXT_CHANNEL_OFFSET_NONE))
573 return 0;
574
575 if (sta_ht_inf) {
576 if ((!sta_ht_inf->ht_supported) ||
577 (!(sta_ht_inf->cap & IEEE80211_HT_CAP_SUP_WIDTH)))
578 return 0;
579 }
580
581 return iwl_is_channel_extension(priv, priv->band,
582 iwl_ht_conf->control_channel,
583 iwl_ht_conf->extension_chan_offset);
584}
585EXPORT_SYMBOL(iwl_is_fat_tx_allowed);
586
587void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_info *ht_info)
588{
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +0800589 struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
Tomas Winkler47c51962008-05-05 10:22:41 +0800590 u32 val;
591
592 if (!ht_info->is_ht)
593 return;
594
595 /* Set up channel bandwidth: 20 MHz only, or 20/40 mixed if fat ok */
596 if (iwl_is_fat_tx_allowed(priv, NULL))
597 rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED_MSK;
598 else
599 rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
600 RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
601
602 if (le16_to_cpu(rxon->channel) != ht_info->control_channel) {
603 IWL_DEBUG_ASSOC("control diff than current %d %d\n",
604 le16_to_cpu(rxon->channel),
605 ht_info->control_channel);
606 rxon->channel = cpu_to_le16(ht_info->control_channel);
607 return;
608 }
609
610 /* Note: control channel is opposite of extension channel */
611 switch (ht_info->extension_chan_offset) {
612 case IWL_EXT_CHANNEL_OFFSET_ABOVE:
613 rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
614 break;
615 case IWL_EXT_CHANNEL_OFFSET_BELOW:
616 rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
617 break;
618 case IWL_EXT_CHANNEL_OFFSET_NONE:
619 default:
620 rxon->flags &= ~RXON_FLG_CHANNEL_MODE_MIXED_MSK;
621 break;
622 }
623
624 val = ht_info->ht_protection;
625
626 rxon->flags |= cpu_to_le32(val << RXON_FLG_HT_OPERATING_MODE_POS);
627
628 iwl_set_rxon_chain(priv);
629
630 IWL_DEBUG_ASSOC("supported HT rate 0x%X 0x%X 0x%X "
631 "rxon flags 0x%X operation mode :0x%X "
632 "extension channel offset 0x%x "
633 "control chan %d\n",
634 ht_info->supp_mcs_set[0],
635 ht_info->supp_mcs_set[1],
636 ht_info->supp_mcs_set[2],
637 le32_to_cpu(rxon->flags), ht_info->ht_protection,
638 ht_info->extension_chan_offset,
639 ht_info->control_channel);
640 return;
641}
642EXPORT_SYMBOL(iwl_set_rxon_ht);
643
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700644#else
645static inline u8 is_single_rx_stream(struct iwl_priv *priv)
646{
647 return 1;
648}
649#endif /*CONFIG_IWL4965_HT */
650
651/*
652 * Determine how many receiver/antenna chains to use.
653 * More provides better reception via diversity. Fewer saves power.
654 * MIMO (dual stream) requires at least 2, but works better with 3.
655 * This does not determine *which* chains to use, just how many.
656 */
657static int iwlcore_get_rx_chain_counter(struct iwl_priv *priv,
658 u8 *idle_state, u8 *rx_state)
659{
660 u8 is_single = is_single_rx_stream(priv);
661 u8 is_cam = test_bit(STATUS_POWER_PMI, &priv->status) ? 0 : 1;
662
663 /* # of Rx chains to use when expecting MIMO. */
664 if (is_single || (!is_cam && (priv->ps_mode == IWL_MIMO_PS_STATIC)))
665 *rx_state = 2;
666 else
667 *rx_state = 3;
668
669 /* # Rx chains when idling and maybe trying to save power */
670 switch (priv->ps_mode) {
671 case IWL_MIMO_PS_STATIC:
672 case IWL_MIMO_PS_DYNAMIC:
673 *idle_state = (is_cam) ? 2 : 1;
674 break;
675 case IWL_MIMO_PS_NONE:
676 *idle_state = (is_cam) ? *rx_state : 1;
677 break;
678 default:
679 *idle_state = 1;
680 break;
681 }
682
683 return 0;
684}
685
686/**
687 * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
688 *
689 * Selects how many and which Rx receivers/antennas/chains to use.
690 * This should not be used for scan command ... it puts data in wrong place.
691 */
692void iwl_set_rxon_chain(struct iwl_priv *priv)
693{
694 u8 is_single = is_single_rx_stream(priv);
695 u8 idle_state, rx_state;
696
697 priv->staging_rxon.rx_chain = 0;
698 rx_state = idle_state = 3;
699
700 /* Tell uCode which antennas are actually connected.
701 * Before first association, we assume all antennas are connected.
702 * Just after first association, iwl_chain_noise_calibration()
703 * checks which antennas actually *are* connected. */
704 priv->staging_rxon.rx_chain |=
705 cpu_to_le16(priv->hw_params.valid_rx_ant <<
706 RXON_RX_CHAIN_VALID_POS);
707
708 /* How many receivers should we use? */
709 iwlcore_get_rx_chain_counter(priv, &idle_state, &rx_state);
710 priv->staging_rxon.rx_chain |=
711 cpu_to_le16(rx_state << RXON_RX_CHAIN_MIMO_CNT_POS);
712 priv->staging_rxon.rx_chain |=
713 cpu_to_le16(idle_state << RXON_RX_CHAIN_CNT_POS);
714
715 if (!is_single && (rx_state >= 2) &&
716 !test_bit(STATUS_POWER_PMI, &priv->status))
717 priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
718 else
719 priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
720
721 IWL_DEBUG_ASSOC("rx chain %X\n", priv->staging_rxon.rx_chain);
722}
723EXPORT_SYMBOL(iwl_set_rxon_chain);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700724
725/**
726 * iwlcore_set_rxon_channel - Set the phymode and channel values in staging RXON
727 * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
728 * @channel: Any channel valid for the requested phymode
729
730 * In addition to setting the staging RXON, priv->phymode is also set.
731 *
732 * NOTE: Does not commit to the hardware; it sets appropriate bit fields
733 * in the staging RXON flag structure based on the phymode
734 */
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700735int iwl_set_rxon_channel(struct iwl_priv *priv,
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700736 enum ieee80211_band band,
737 u16 channel)
738{
Assaf Krauss8622e702008-03-21 13:53:43 -0700739 if (!iwl_get_channel_info(priv, band, channel)) {
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700740 IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
741 channel, band);
742 return -EINVAL;
743 }
744
745 if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
746 (priv->band == band))
747 return 0;
748
749 priv->staging_rxon.channel = cpu_to_le16(channel);
750 if (band == IEEE80211_BAND_5GHZ)
751 priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
752 else
753 priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
754
755 priv->band = band;
756
757 IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
758
759 return 0;
760}
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700761EXPORT_SYMBOL(iwl_set_rxon_channel);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700762
Tomas Winkler6ba87952008-05-15 13:54:17 +0800763int iwl_setup_mac(struct iwl_priv *priv)
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700764{
Tomas Winkler6ba87952008-05-15 13:54:17 +0800765 int ret;
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700766 struct ieee80211_hw *hw = priv->hw;
767 hw->rate_control_algorithm = "iwl-4965-rs";
768
Bruno Randolf566bfe52008-05-08 19:15:40 +0200769 /* Tell mac80211 our characteristics */
770 hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
771 IEEE80211_HW_SIGNAL_DBM |
772 IEEE80211_HW_NOISE_DBM;
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700773 /* Default value; 4 EDCA QOS priorities */
774 hw->queues = 4;
775#ifdef CONFIG_IWL4965_HT
776 /* Enhanced value; more queues, to support 11n aggregation */
Johannes Berge100bb62008-04-30 18:51:21 +0200777 hw->ampdu_queues = 12;
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700778#endif /* CONFIG_IWL4965_HT */
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700779
Tomas Winkler6ba87952008-05-15 13:54:17 +0800780 hw->conf.beacon_int = 100;
781
782 if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
783 priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
784 &priv->bands[IEEE80211_BAND_2GHZ];
785 if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
786 priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
787 &priv->bands[IEEE80211_BAND_5GHZ];
788
789 ret = ieee80211_register_hw(priv->hw);
790 if (ret) {
791 IWL_ERROR("Failed to register hw (error %d)\n", ret);
792 return ret;
793 }
794 priv->mac80211_registered = 1;
795
796 return 0;
797}
798EXPORT_SYMBOL(iwl_setup_mac);
799
800
801int iwl_init_drv(struct iwl_priv *priv)
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700802{
803 int ret;
804 int i;
805
806 priv->retry_rate = 1;
807 priv->ibss_beacon = NULL;
808
809 spin_lock_init(&priv->lock);
810 spin_lock_init(&priv->power_data.lock);
811 spin_lock_init(&priv->sta_lock);
812 spin_lock_init(&priv->hcmd_lock);
813 spin_lock_init(&priv->lq_mngr.lock);
814
815 for (i = 0; i < IWL_IBSS_MAC_HASH_SIZE; i++)
816 INIT_LIST_HEAD(&priv->ibss_mac_hash[i]);
817
818 INIT_LIST_HEAD(&priv->free_frames);
819
820 mutex_init(&priv->mutex);
821
822 /* Clear the driver's (not device's) station table */
823 iwlcore_clear_stations_table(priv);
824
825 priv->data_retry_limit = -1;
826 priv->ieee_channels = NULL;
827 priv->ieee_rates = NULL;
828 priv->band = IEEE80211_BAND_2GHZ;
829
830 priv->iw_mode = IEEE80211_IF_TYPE_STA;
831
832 priv->use_ant_b_for_management_frame = 1; /* start with ant B */
833 priv->ps_mode = IWL_MIMO_PS_NONE;
834
835 /* Choose which receivers/antennas to use */
836 iwl_set_rxon_chain(priv);
837
Tomas Winkler6ba87952008-05-15 13:54:17 +0800838 if (priv->cfg->mod_params->enable_qos)
839 priv->qos_data.qos_enable = 1;
840
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700841 iwl_reset_qos(priv);
842
843 priv->qos_data.qos_active = 0;
844 priv->qos_data.qos_cap.val = 0;
845
846 iwl_set_rxon_channel(priv, IEEE80211_BAND_2GHZ, 6);
847
848 priv->rates_mask = IWL_RATES_MASK;
849 /* If power management is turned on, default to AC mode */
850 priv->power_mode = IWL_POWER_AC;
851 priv->user_txpower_limit = IWL_DEFAULT_TX_POWER;
852
853 ret = iwl_init_channel_map(priv);
854 if (ret) {
855 IWL_ERROR("initializing regulatory failed: %d\n", ret);
856 goto err;
857 }
858
859 ret = iwlcore_init_geos(priv);
860 if (ret) {
861 IWL_ERROR("initializing geos failed: %d\n", ret);
862 goto err_free_channel_map;
863 }
864
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700865 return 0;
866
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700867err_free_channel_map:
868 iwl_free_channel_map(priv);
869err:
870 return ret;
871}
Tomas Winkler6ba87952008-05-15 13:54:17 +0800872EXPORT_SYMBOL(iwl_init_drv);
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700873
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800874void iwl_free_calib_results(struct iwl_priv *priv)
875{
876 kfree(priv->calib_results.lo_res);
877 priv->calib_results.lo_res = NULL;
878 priv->calib_results.lo_res_len = 0;
879
880 kfree(priv->calib_results.tx_iq_res);
881 priv->calib_results.tx_iq_res = NULL;
882 priv->calib_results.tx_iq_res_len = 0;
883
884 kfree(priv->calib_results.tx_iq_perd_res);
885 priv->calib_results.tx_iq_perd_res = NULL;
886 priv->calib_results.tx_iq_perd_res_len = 0;
887}
888EXPORT_SYMBOL(iwl_free_calib_results);
Tomas Winkler6ba87952008-05-15 13:54:17 +0800889
890void iwl_uninit_drv(struct iwl_priv *priv)
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700891{
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800892 iwl_free_calib_results(priv);
Tomas Winkler6ba87952008-05-15 13:54:17 +0800893 iwlcore_free_geos(priv);
894 iwl_free_channel_map(priv);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700895}
Tomas Winkler6ba87952008-05-15 13:54:17 +0800896EXPORT_SYMBOL(iwl_uninit_drv);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700897
Mohamed Abbasc8381fd2008-03-28 16:21:05 -0700898/* Low level driver call this function to update iwlcore with
899 * driver status.
900 */
901int iwlcore_low_level_notify(struct iwl_priv *priv,
902 enum iwlcore_card_notify notify)
903{
Mohamed Abbas03d29c62008-04-03 16:05:24 -0700904 int ret;
Mohamed Abbasc8381fd2008-03-28 16:21:05 -0700905 switch (notify) {
906 case IWLCORE_INIT_EVT:
Mohamed Abbas03d29c62008-04-03 16:05:24 -0700907 ret = iwl_rfkill_init(priv);
908 if (ret)
909 IWL_ERROR("Unable to initialize RFKILL system. "
910 "Ignoring error: %d\n", ret);
Mohamed Abbas5da4b552008-04-21 15:41:51 -0700911 iwl_power_initialize(priv);
Mohamed Abbasc8381fd2008-03-28 16:21:05 -0700912 break;
913 case IWLCORE_START_EVT:
Mohamed Abbas5da4b552008-04-21 15:41:51 -0700914 iwl_power_update_mode(priv, 1);
Mohamed Abbasc8381fd2008-03-28 16:21:05 -0700915 break;
916 case IWLCORE_STOP_EVT:
917 break;
918 case IWLCORE_REMOVE_EVT:
Mohamed Abbasad97edd2008-03-28 16:21:06 -0700919 iwl_rfkill_unregister(priv);
Mohamed Abbasc8381fd2008-03-28 16:21:05 -0700920 break;
921 }
922
923 return 0;
924}
925EXPORT_SYMBOL(iwlcore_low_level_notify);
926
Emmanuel Grumbach49ea8592008-04-15 16:01:37 -0700927int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
928{
929 u32 stat_flags = 0;
930 struct iwl_host_cmd cmd = {
931 .id = REPLY_STATISTICS_CMD,
932 .meta.flags = flags,
933 .len = sizeof(stat_flags),
934 .data = (u8 *) &stat_flags,
935 };
936 return iwl_send_cmd(priv, &cmd);
937}
938EXPORT_SYMBOL(iwl_send_statistics_request);
Tomas Winkler7e8c5192008-04-15 16:01:43 -0700939
Emmanuel Grumbachb0692f22008-04-24 11:55:18 -0700940/**
941 * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
942 * using sample data 100 bytes apart. If these sample points are good,
943 * it's a pretty good bet that everything between them is good, too.
944 */
945static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
946{
947 u32 val;
948 int ret = 0;
949 u32 errcnt = 0;
950 u32 i;
951
952 IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
953
954 ret = iwl_grab_nic_access(priv);
955 if (ret)
956 return ret;
957
958 for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
959 /* read data comes through single port, auto-incr addr */
960 /* NOTE: Use the debugless read so we don't flood kernel log
961 * if IWL_DL_IO is set */
962 iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
963 i + RTC_INST_LOWER_BOUND);
964 val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
965 if (val != le32_to_cpu(*image)) {
966 ret = -EIO;
967 errcnt++;
968 if (errcnt >= 3)
969 break;
970 }
971 }
972
973 iwl_release_nic_access(priv);
974
975 return ret;
976}
977
978/**
979 * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
980 * looking at all data.
981 */
982static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
983 u32 len)
984{
985 u32 val;
986 u32 save_len = len;
987 int ret = 0;
988 u32 errcnt;
989
990 IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
991
992 ret = iwl_grab_nic_access(priv);
993 if (ret)
994 return ret;
995
996 iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
997
998 errcnt = 0;
999 for (; len > 0; len -= sizeof(u32), image++) {
1000 /* read data comes through single port, auto-incr addr */
1001 /* NOTE: Use the debugless read so we don't flood kernel log
1002 * if IWL_DL_IO is set */
1003 val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
1004 if (val != le32_to_cpu(*image)) {
1005 IWL_ERROR("uCode INST section is invalid at "
1006 "offset 0x%x, is 0x%x, s/b 0x%x\n",
1007 save_len - len, val, le32_to_cpu(*image));
1008 ret = -EIO;
1009 errcnt++;
1010 if (errcnt >= 20)
1011 break;
1012 }
1013 }
1014
1015 iwl_release_nic_access(priv);
1016
1017 if (!errcnt)
1018 IWL_DEBUG_INFO
1019 ("ucode image in INSTRUCTION memory is good\n");
1020
1021 return ret;
1022}
1023
1024/**
1025 * iwl_verify_ucode - determine which instruction image is in SRAM,
1026 * and verify its contents
1027 */
1028int iwl_verify_ucode(struct iwl_priv *priv)
1029{
1030 __le32 *image;
1031 u32 len;
1032 int ret;
1033
1034 /* Try bootstrap */
1035 image = (__le32 *)priv->ucode_boot.v_addr;
1036 len = priv->ucode_boot.len;
1037 ret = iwlcore_verify_inst_sparse(priv, image, len);
1038 if (!ret) {
1039 IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
1040 return 0;
1041 }
1042
1043 /* Try initialize */
1044 image = (__le32 *)priv->ucode_init.v_addr;
1045 len = priv->ucode_init.len;
1046 ret = iwlcore_verify_inst_sparse(priv, image, len);
1047 if (!ret) {
1048 IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
1049 return 0;
1050 }
1051
1052 /* Try runtime/protocol */
1053 image = (__le32 *)priv->ucode_code.v_addr;
1054 len = priv->ucode_code.len;
1055 ret = iwlcore_verify_inst_sparse(priv, image, len);
1056 if (!ret) {
1057 IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
1058 return 0;
1059 }
1060
1061 IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
1062
1063 /* Since nothing seems to match, show first several data entries in
1064 * instruction SRAM, so maybe visual inspection will give a clue.
1065 * Selection of bootstrap image (vs. other images) is arbitrary. */
1066 image = (__le32 *)priv->ucode_boot.v_addr;
1067 len = priv->ucode_boot.len;
1068 ret = iwl_verify_inst_full(priv, image, len);
1069
1070 return ret;
1071}
1072EXPORT_SYMBOL(iwl_verify_ucode);
1073
Ester Kummer189a2b52008-05-15 13:54:18 +08001074
Ester Kummerede0cba2008-05-29 16:34:46 +08001075static const char *desc_lookup(int i)
1076{
1077 switch (i) {
1078 case 1:
1079 return "FAIL";
1080 case 2:
1081 return "BAD_PARAM";
1082 case 3:
1083 return "BAD_CHECKSUM";
1084 case 4:
1085 return "NMI_INTERRUPT";
1086 case 5:
1087 return "SYSASSERT";
1088 case 6:
1089 return "FATAL_ERROR";
1090 }
1091
1092 return "UNKNOWN";
1093}
1094
1095#define ERROR_START_OFFSET (1 * sizeof(u32))
1096#define ERROR_ELEM_SIZE (7 * sizeof(u32))
1097
1098void iwl_dump_nic_error_log(struct iwl_priv *priv)
1099{
1100 u32 data2, line;
1101 u32 desc, time, count, base, data1;
1102 u32 blink1, blink2, ilink1, ilink2;
Gregory Greenmane1dfc082008-05-29 16:34:48 +08001103 int ret;
Ester Kummerede0cba2008-05-29 16:34:46 +08001104
Gregory Greenmane1dfc082008-05-29 16:34:48 +08001105 if (priv->ucode_type == UCODE_INIT)
1106 base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
1107 else
1108 base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
Ester Kummerede0cba2008-05-29 16:34:46 +08001109
1110 if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
1111 IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
1112 return;
1113 }
1114
Gregory Greenmane1dfc082008-05-29 16:34:48 +08001115 ret = iwl_grab_nic_access(priv);
1116 if (ret) {
Ester Kummerede0cba2008-05-29 16:34:46 +08001117 IWL_WARNING("Can not read from adapter at this time.\n");
1118 return;
1119 }
1120
1121 count = iwl_read_targ_mem(priv, base);
1122
1123 if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
1124 IWL_ERROR("Start IWL Error Log Dump:\n");
1125 IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
1126 }
1127
1128 desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
1129 blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
1130 blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
1131 ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
1132 ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
1133 data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
1134 data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
1135 line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
1136 time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
1137
1138 IWL_ERROR("Desc Time "
1139 "data1 data2 line\n");
1140 IWL_ERROR("%-13s (#%d) %010u 0x%08X 0x%08X %u\n",
1141 desc_lookup(desc), desc, time, data1, data2, line);
1142 IWL_ERROR("blink1 blink2 ilink1 ilink2\n");
1143 IWL_ERROR("0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
1144 ilink1, ilink2);
1145
1146 iwl_release_nic_access(priv);
1147}
1148EXPORT_SYMBOL(iwl_dump_nic_error_log);
1149
Ester Kummer189a2b52008-05-15 13:54:18 +08001150#define EVENT_START_OFFSET (4 * sizeof(u32))
1151
1152/**
1153 * iwl_print_event_log - Dump error event log to syslog
1154 *
1155 * NOTE: Must be called with iwl4965_grab_nic_access() already obtained!
1156 */
1157void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
1158 u32 num_events, u32 mode)
1159{
1160 u32 i;
1161 u32 base; /* SRAM byte address of event log header */
1162 u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
1163 u32 ptr; /* SRAM byte address of log data */
1164 u32 ev, time, data; /* event log data */
1165
1166 if (num_events == 0)
1167 return;
Gregory Greenmane1dfc082008-05-29 16:34:48 +08001168 if (priv->ucode_type == UCODE_INIT)
1169 base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
1170 else
1171 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
Ester Kummer189a2b52008-05-15 13:54:18 +08001172
1173 if (mode == 0)
1174 event_size = 2 * sizeof(u32);
1175 else
1176 event_size = 3 * sizeof(u32);
1177
1178 ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
1179
1180 /* "time" is actually "data" for mode 0 (no timestamp).
1181 * place event id # at far right for easier visual parsing. */
1182 for (i = 0; i < num_events; i++) {
1183 ev = iwl_read_targ_mem(priv, ptr);
1184 ptr += sizeof(u32);
1185 time = iwl_read_targ_mem(priv, ptr);
1186 ptr += sizeof(u32);
1187 if (mode == 0)
1188 IWL_ERROR("0x%08x\t%04u\n", time, ev); /* data, ev */
1189 else {
1190 data = iwl_read_targ_mem(priv, ptr);
1191 ptr += sizeof(u32);
1192 IWL_ERROR("%010u\t0x%08x\t%04u\n", time, data, ev);
1193 }
1194 }
1195}
1196EXPORT_SYMBOL(iwl_print_event_log);
1197
1198
1199void iwl_dump_nic_event_log(struct iwl_priv *priv)
1200{
Gregory Greenmane1dfc082008-05-29 16:34:48 +08001201 int ret;
Ester Kummer189a2b52008-05-15 13:54:18 +08001202 u32 base; /* SRAM byte address of event log header */
1203 u32 capacity; /* event log capacity in # entries */
1204 u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
1205 u32 num_wraps; /* # times uCode wrapped to top of log */
1206 u32 next_entry; /* index of next entry to be written by uCode */
1207 u32 size; /* # entries that we'll print */
1208
Gregory Greenmane1dfc082008-05-29 16:34:48 +08001209 if (priv->ucode_type == UCODE_INIT)
1210 base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
1211 else
1212 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
1213
Ester Kummer189a2b52008-05-15 13:54:18 +08001214 if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
1215 IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
1216 return;
1217 }
1218
Gregory Greenmane1dfc082008-05-29 16:34:48 +08001219 ret = iwl_grab_nic_access(priv);
1220 if (ret) {
Ester Kummer189a2b52008-05-15 13:54:18 +08001221 IWL_WARNING("Can not read from adapter at this time.\n");
1222 return;
1223 }
1224
1225 /* event log header */
1226 capacity = iwl_read_targ_mem(priv, base);
1227 mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
1228 num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
1229 next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
1230
1231 size = num_wraps ? capacity : next_entry;
1232
1233 /* bail out if nothing in log */
1234 if (size == 0) {
1235 IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
1236 iwl_release_nic_access(priv);
1237 return;
1238 }
1239
1240 IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
1241 size, num_wraps);
1242
1243 /* if uCode has wrapped back to top of log, start at the oldest entry,
1244 * i.e the next one that uCode would fill. */
1245 if (num_wraps)
1246 iwl_print_event_log(priv, next_entry,
1247 capacity - next_entry, mode);
1248 /* (then/else) start at top of log */
1249 iwl_print_event_log(priv, 0, next_entry, mode);
1250
1251 iwl_release_nic_access(priv);
1252}
1253EXPORT_SYMBOL(iwl_dump_nic_event_log);
1254
1255