blob: 6432b83432201ab5e431c32e2b163b5d1c6388c7 [file] [log] [blame]
Chris Leechc13c8262006-05-23 17:18:44 -07001/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
21#ifndef DMAENGINE_H
22#define DMAENGINE_H
David Woodhouse1c0f16e2006-06-27 02:53:56 -070023
Chris Leechc13c8262006-05-23 17:18:44 -070024#include <linux/device.h>
25#include <linux/uio.h>
26#include <linux/kref.h>
27#include <linux/completion.h>
28#include <linux/rcupdate.h>
Dan Williams7405f742007-01-02 11:10:43 -070029#include <linux/dma-mapping.h>
Chris Leechc13c8262006-05-23 17:18:44 -070030
31/**
Joe Perchesfd3f8982008-02-03 17:45:46 +020032 * enum dma_state - resource PNP/power management state
Chris Leechc13c8262006-05-23 17:18:44 -070033 * @DMA_RESOURCE_SUSPEND: DMA device going into low power state
34 * @DMA_RESOURCE_RESUME: DMA device returning to full power
Dan Williamsd379b012007-07-09 11:56:42 -070035 * @DMA_RESOURCE_AVAILABLE: DMA device available to the system
Chris Leechc13c8262006-05-23 17:18:44 -070036 * @DMA_RESOURCE_REMOVED: DMA device removed from the system
37 */
Dan Williamsd379b012007-07-09 11:56:42 -070038enum dma_state {
Chris Leechc13c8262006-05-23 17:18:44 -070039 DMA_RESOURCE_SUSPEND,
40 DMA_RESOURCE_RESUME,
Dan Williamsd379b012007-07-09 11:56:42 -070041 DMA_RESOURCE_AVAILABLE,
Chris Leechc13c8262006-05-23 17:18:44 -070042 DMA_RESOURCE_REMOVED,
43};
44
45/**
Dan Williamsd379b012007-07-09 11:56:42 -070046 * enum dma_state_client - state of the channel in the client
47 * @DMA_ACK: client would like to use, or was using this channel
48 * @DMA_DUP: client has already seen this channel, or is not using this channel
49 * @DMA_NAK: client does not want to see any more channels
50 */
51enum dma_state_client {
52 DMA_ACK,
53 DMA_DUP,
54 DMA_NAK,
55};
56
57/**
Randy Dunlapfe4ada22006-07-03 19:44:51 -070058 * typedef dma_cookie_t - an opaque DMA cookie
Chris Leechc13c8262006-05-23 17:18:44 -070059 *
60 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
61 */
62typedef s32 dma_cookie_t;
63
64#define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
65
66/**
67 * enum dma_status - DMA transaction status
68 * @DMA_SUCCESS: transaction completed successfully
69 * @DMA_IN_PROGRESS: transaction not yet processed
70 * @DMA_ERROR: transaction failed
71 */
72enum dma_status {
73 DMA_SUCCESS,
74 DMA_IN_PROGRESS,
75 DMA_ERROR,
76};
77
78/**
Dan Williams7405f742007-01-02 11:10:43 -070079 * enum dma_transaction_type - DMA transaction types/indexes
80 */
81enum dma_transaction_type {
82 DMA_MEMCPY,
83 DMA_XOR,
84 DMA_PQ_XOR,
85 DMA_DUAL_XOR,
86 DMA_PQ_UPDATE,
87 DMA_ZERO_SUM,
88 DMA_PQ_ZERO_SUM,
89 DMA_MEMSET,
90 DMA_MEMCPY_CRC32C,
91 DMA_INTERRUPT,
92};
93
94/* last transaction type for creation of the capabilities mask */
95#define DMA_TX_TYPE_END (DMA_INTERRUPT + 1)
96
97/**
Dan Williams636bdea2008-04-17 20:17:26 -070098 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
99 * control completion, and communicate status.
Dan Williamsd4c56f92008-02-02 19:49:58 -0700100 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
101 * this transaction
Dan Williams636bdea2008-04-17 20:17:26 -0700102 * @DMA_CTRL_ACK - the descriptor cannot be reused until the client
103 * acknowledges receipt, i.e. has has a chance to establish any
104 * dependency chains
Dan Williamsd4c56f92008-02-02 19:49:58 -0700105 */
Dan Williams636bdea2008-04-17 20:17:26 -0700106enum dma_ctrl_flags {
Dan Williamsd4c56f92008-02-02 19:49:58 -0700107 DMA_PREP_INTERRUPT = (1 << 0),
Dan Williams636bdea2008-04-17 20:17:26 -0700108 DMA_CTRL_ACK = (1 << 1),
Dan Williamsd4c56f92008-02-02 19:49:58 -0700109};
110
111/**
Dan Williams7405f742007-01-02 11:10:43 -0700112 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
113 * See linux/cpumask.h
114 */
115typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
116
117/**
Chris Leechc13c8262006-05-23 17:18:44 -0700118 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
119 * @refcount: local_t used for open-coded "bigref" counting
120 * @memcpy_count: transaction counter
121 * @bytes_transferred: byte counter
122 */
123
124struct dma_chan_percpu {
125 local_t refcount;
126 /* stats */
127 unsigned long memcpy_count;
128 unsigned long bytes_transferred;
129};
130
131/**
132 * struct dma_chan - devices supply DMA channels, clients use them
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700133 * @device: ptr to the dma device who supplies this channel, always !%NULL
Chris Leechc13c8262006-05-23 17:18:44 -0700134 * @cookie: last cookie value returned to client
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700135 * @chan_id: channel ID for sysfs
136 * @class_dev: class device for sysfs
Chris Leechc13c8262006-05-23 17:18:44 -0700137 * @refcount: kref, used in "bigref" slow-mode
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700138 * @slow_ref: indicates that the DMA channel is free
139 * @rcu: the DMA channel's RCU head
Chris Leechc13c8262006-05-23 17:18:44 -0700140 * @device_node: used to add this to the device chan list
141 * @local: per-cpu pointer to a struct dma_chan_percpu
Dan Williams7cc5bf92008-07-08 11:58:21 -0700142 * @client-count: how many clients are using this channel
Chris Leechc13c8262006-05-23 17:18:44 -0700143 */
144struct dma_chan {
Chris Leechc13c8262006-05-23 17:18:44 -0700145 struct dma_device *device;
146 dma_cookie_t cookie;
147
148 /* sysfs */
149 int chan_id;
Tony Jones891f78e2007-09-25 02:03:03 +0200150 struct device dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700151
152 struct kref refcount;
153 int slow_ref;
154 struct rcu_head rcu;
155
Chris Leechc13c8262006-05-23 17:18:44 -0700156 struct list_head device_node;
157 struct dma_chan_percpu *local;
Dan Williams7cc5bf92008-07-08 11:58:21 -0700158 int client_count;
Chris Leechc13c8262006-05-23 17:18:44 -0700159};
160
Tony Jones891f78e2007-09-25 02:03:03 +0200161#define to_dma_chan(p) container_of(p, struct dma_chan, dev)
Dan Williamsd379b012007-07-09 11:56:42 -0700162
Chris Leechc13c8262006-05-23 17:18:44 -0700163void dma_chan_cleanup(struct kref *kref);
164
165static inline void dma_chan_get(struct dma_chan *chan)
166{
167 if (unlikely(chan->slow_ref))
168 kref_get(&chan->refcount);
169 else {
170 local_inc(&(per_cpu_ptr(chan->local, get_cpu())->refcount));
171 put_cpu();
172 }
173}
174
175static inline void dma_chan_put(struct dma_chan *chan)
176{
177 if (unlikely(chan->slow_ref))
178 kref_put(&chan->refcount, dma_chan_cleanup);
179 else {
180 local_dec(&(per_cpu_ptr(chan->local, get_cpu())->refcount));
181 put_cpu();
182 }
183}
184
185/*
186 * typedef dma_event_callback - function pointer to a DMA event callback
Dan Williamsd379b012007-07-09 11:56:42 -0700187 * For each channel added to the system this routine is called for each client.
188 * If the client would like to use the channel it returns '1' to signal (ack)
189 * the dmaengine core to take out a reference on the channel and its
190 * corresponding device. A client must not 'ack' an available channel more
191 * than once. When a channel is removed all clients are notified. If a client
192 * is using the channel it must 'ack' the removal. A client must not 'ack' a
193 * removed channel more than once.
194 * @client - 'this' pointer for the client context
195 * @chan - channel to be acted upon
196 * @state - available or removed
Chris Leechc13c8262006-05-23 17:18:44 -0700197 */
Dan Williamsd379b012007-07-09 11:56:42 -0700198struct dma_client;
199typedef enum dma_state_client (*dma_event_callback) (struct dma_client *client,
200 struct dma_chan *chan, enum dma_state state);
Chris Leechc13c8262006-05-23 17:18:44 -0700201
202/**
203 * struct dma_client - info on the entity making use of DMA services
204 * @event_callback: func ptr to call when something happens
Dan Williamsd379b012007-07-09 11:56:42 -0700205 * @cap_mask: only return channels that satisfy the requested capabilities
206 * a value of zero corresponds to any capability
Chris Leechc13c8262006-05-23 17:18:44 -0700207 * @global_node: list_head for global dma_client_list
208 */
209struct dma_client {
210 dma_event_callback event_callback;
Dan Williamsd379b012007-07-09 11:56:42 -0700211 dma_cap_mask_t cap_mask;
Chris Leechc13c8262006-05-23 17:18:44 -0700212 struct list_head global_node;
213};
214
Dan Williams7405f742007-01-02 11:10:43 -0700215typedef void (*dma_async_tx_callback)(void *dma_async_param);
216/**
217 * struct dma_async_tx_descriptor - async transaction descriptor
218 * ---dma generic offload fields---
219 * @cookie: tracking cookie for this transaction, set to -EBUSY if
220 * this tx is sitting on a dependency list
Dan Williams636bdea2008-04-17 20:17:26 -0700221 * @flags: flags to augment operation preparation, control completion, and
222 * communicate status
Dan Williams7405f742007-01-02 11:10:43 -0700223 * @phys: physical address of the descriptor
224 * @tx_list: driver common field for operations that require multiple
225 * descriptors
226 * @chan: target channel for this operation
227 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
Dan Williams7405f742007-01-02 11:10:43 -0700228 * @callback: routine to call after this operation is complete
229 * @callback_param: general parameter to pass to the callback routine
230 * ---async_tx api specific fields---
Dan Williams19242d72008-04-17 20:17:25 -0700231 * @next: at completion submit this descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700232 * @parent: pointer to the next level up in the dependency chain
Dan Williams19242d72008-04-17 20:17:25 -0700233 * @lock: protect the parent and next pointers
Dan Williams7405f742007-01-02 11:10:43 -0700234 */
235struct dma_async_tx_descriptor {
236 dma_cookie_t cookie;
Dan Williams636bdea2008-04-17 20:17:26 -0700237 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
Dan Williams7405f742007-01-02 11:10:43 -0700238 dma_addr_t phys;
239 struct list_head tx_list;
240 struct dma_chan *chan;
241 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
Dan Williams7405f742007-01-02 11:10:43 -0700242 dma_async_tx_callback callback;
243 void *callback_param;
Dan Williams19242d72008-04-17 20:17:25 -0700244 struct dma_async_tx_descriptor *next;
Dan Williams7405f742007-01-02 11:10:43 -0700245 struct dma_async_tx_descriptor *parent;
246 spinlock_t lock;
247};
248
Chris Leechc13c8262006-05-23 17:18:44 -0700249/**
250 * struct dma_device - info on the entity supplying DMA services
251 * @chancnt: how many DMA channels are supported
252 * @channels: the list of struct dma_chan
253 * @global_node: list_head for global dma_device_list
Dan Williams7405f742007-01-02 11:10:43 -0700254 * @cap_mask: one or more dma_capability flags
255 * @max_xor: maximum number of xor sources, 0 if no capability
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700256 * @refcount: reference count
257 * @done: IO completion struct
258 * @dev_id: unique device ID
Dan Williams7405f742007-01-02 11:10:43 -0700259 * @dev: struct device reference for dma mapping api
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700260 * @device_alloc_chan_resources: allocate resources and return the
261 * number of allocated descriptors
262 * @device_free_chan_resources: release DMA channel's resources
Dan Williams7405f742007-01-02 11:10:43 -0700263 * @device_prep_dma_memcpy: prepares a memcpy operation
264 * @device_prep_dma_xor: prepares a xor operation
265 * @device_prep_dma_zero_sum: prepares a zero_sum operation
266 * @device_prep_dma_memset: prepares a memset operation
267 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
Dan Williams7405f742007-01-02 11:10:43 -0700268 * @device_issue_pending: push pending transactions to hardware
Chris Leechc13c8262006-05-23 17:18:44 -0700269 */
270struct dma_device {
271
272 unsigned int chancnt;
273 struct list_head channels;
274 struct list_head global_node;
Dan Williams7405f742007-01-02 11:10:43 -0700275 dma_cap_mask_t cap_mask;
276 int max_xor;
Chris Leechc13c8262006-05-23 17:18:44 -0700277
278 struct kref refcount;
279 struct completion done;
280
281 int dev_id;
Dan Williams7405f742007-01-02 11:10:43 -0700282 struct device *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700283
284 int (*device_alloc_chan_resources)(struct dma_chan *chan);
285 void (*device_free_chan_resources)(struct dma_chan *chan);
Dan Williams7405f742007-01-02 11:10:43 -0700286
287 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
Dan Williams00367312008-02-02 19:49:57 -0700288 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700289 size_t len, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700290 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
Dan Williams00367312008-02-02 19:49:57 -0700291 struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700292 unsigned int src_cnt, size_t len, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700293 struct dma_async_tx_descriptor *(*device_prep_dma_zero_sum)(
Dan Williams00367312008-02-02 19:49:57 -0700294 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700295 size_t len, u32 *result, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700296 struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
Dan Williams00367312008-02-02 19:49:57 -0700297 struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700298 unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700299 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
Dan Williams636bdea2008-04-17 20:17:26 -0700300 struct dma_chan *chan, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700301
Dan Williams7405f742007-01-02 11:10:43 -0700302 enum dma_status (*device_is_tx_complete)(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700303 dma_cookie_t cookie, dma_cookie_t *last,
304 dma_cookie_t *used);
Dan Williams7405f742007-01-02 11:10:43 -0700305 void (*device_issue_pending)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700306};
307
308/* --- public DMA engine API --- */
309
Dan Williamsd379b012007-07-09 11:56:42 -0700310void dma_async_client_register(struct dma_client *client);
Chris Leechc13c8262006-05-23 17:18:44 -0700311void dma_async_client_unregister(struct dma_client *client);
Dan Williamsd379b012007-07-09 11:56:42 -0700312void dma_async_client_chan_request(struct dma_client *client);
Dan Williams7405f742007-01-02 11:10:43 -0700313dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
314 void *dest, void *src, size_t len);
315dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
316 struct page *page, unsigned int offset, void *kdata, size_t len);
317dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700318 struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
Dan Williams7405f742007-01-02 11:10:43 -0700319 unsigned int src_off, size_t len);
320void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
321 struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700322
Dan Williams7405f742007-01-02 11:10:43 -0700323static inline void
324async_tx_ack(struct dma_async_tx_descriptor *tx)
325{
Dan Williams636bdea2008-04-17 20:17:26 -0700326 tx->flags |= DMA_CTRL_ACK;
327}
328
329static inline int
330async_tx_test_ack(struct dma_async_tx_descriptor *tx)
331{
332 return tx->flags & DMA_CTRL_ACK;
Chris Leechc13c8262006-05-23 17:18:44 -0700333}
334
Dan Williams7405f742007-01-02 11:10:43 -0700335#define first_dma_cap(mask) __first_dma_cap(&(mask))
336static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
337{
338 return min_t(int, DMA_TX_TYPE_END,
339 find_first_bit(srcp->bits, DMA_TX_TYPE_END));
340}
341
342#define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
343static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
344{
345 return min_t(int, DMA_TX_TYPE_END,
346 find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
347}
348
349#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
350static inline void
351__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
352{
353 set_bit(tx_type, dstp->bits);
354}
355
356#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
357static inline int
358__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
359{
360 return test_bit(tx_type, srcp->bits);
361}
362
363#define for_each_dma_cap_mask(cap, mask) \
364 for ((cap) = first_dma_cap(mask); \
365 (cap) < DMA_TX_TYPE_END; \
366 (cap) = next_dma_cap((cap), (mask)))
367
Chris Leechc13c8262006-05-23 17:18:44 -0700368/**
Dan Williams7405f742007-01-02 11:10:43 -0700369 * dma_async_issue_pending - flush pending transactions to HW
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700370 * @chan: target DMA channel
Chris Leechc13c8262006-05-23 17:18:44 -0700371 *
372 * This allows drivers to push copies to HW in batches,
373 * reducing MMIO writes where possible.
374 */
Dan Williams7405f742007-01-02 11:10:43 -0700375static inline void dma_async_issue_pending(struct dma_chan *chan)
Chris Leechc13c8262006-05-23 17:18:44 -0700376{
Dan Williamsec8670f2008-03-01 07:51:29 -0700377 chan->device->device_issue_pending(chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700378}
379
Dan Williams7405f742007-01-02 11:10:43 -0700380#define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
381
Chris Leechc13c8262006-05-23 17:18:44 -0700382/**
Dan Williams7405f742007-01-02 11:10:43 -0700383 * dma_async_is_tx_complete - poll for transaction completion
Chris Leechc13c8262006-05-23 17:18:44 -0700384 * @chan: DMA channel
385 * @cookie: transaction identifier to check status of
386 * @last: returns last completed cookie, can be NULL
387 * @used: returns last issued cookie, can be NULL
388 *
389 * If @last and @used are passed in, upon return they reflect the driver
390 * internal state and can be used with dma_async_is_complete() to check
391 * the status of multiple cookies without re-checking hardware state.
392 */
Dan Williams7405f742007-01-02 11:10:43 -0700393static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700394 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
395{
Dan Williams7405f742007-01-02 11:10:43 -0700396 return chan->device->device_is_tx_complete(chan, cookie, last, used);
Chris Leechc13c8262006-05-23 17:18:44 -0700397}
398
Dan Williams7405f742007-01-02 11:10:43 -0700399#define dma_async_memcpy_complete(chan, cookie, last, used)\
400 dma_async_is_tx_complete(chan, cookie, last, used)
401
Chris Leechc13c8262006-05-23 17:18:44 -0700402/**
403 * dma_async_is_complete - test a cookie against chan state
404 * @cookie: transaction identifier to test status of
405 * @last_complete: last know completed transaction
406 * @last_used: last cookie value handed out
407 *
408 * dma_async_is_complete() is used in dma_async_memcpy_complete()
Sebastian Siewior8a5703f2008-04-21 22:38:45 +0000409 * the test logic is separated for lightweight testing of multiple cookies
Chris Leechc13c8262006-05-23 17:18:44 -0700410 */
411static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
412 dma_cookie_t last_complete, dma_cookie_t last_used)
413{
414 if (last_complete <= last_used) {
415 if ((cookie <= last_complete) || (cookie > last_used))
416 return DMA_SUCCESS;
417 } else {
418 if ((cookie <= last_complete) && (cookie > last_used))
419 return DMA_SUCCESS;
420 }
421 return DMA_IN_PROGRESS;
422}
423
Dan Williams7405f742007-01-02 11:10:43 -0700424enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
Chris Leechc13c8262006-05-23 17:18:44 -0700425
426/* --- DMA device --- */
427
428int dma_async_device_register(struct dma_device *device);
429void dma_async_device_unregister(struct dma_device *device);
430
Chris Leechde5506e2006-05-23 17:50:37 -0700431/* --- Helper iov-locking functions --- */
432
433struct dma_page_list {
Al Virob2ddb902008-03-29 03:09:38 +0000434 char __user *base_address;
Chris Leechde5506e2006-05-23 17:50:37 -0700435 int nr_pages;
436 struct page **pages;
437};
438
439struct dma_pinned_list {
440 int nr_iovecs;
441 struct dma_page_list page_list[0];
442};
443
444struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
445void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
446
447dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
448 struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
449dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
450 struct dma_pinned_list *pinned_list, struct page *page,
451 unsigned int offset, size_t len);
452
Chris Leechc13c8262006-05-23 17:18:44 -0700453#endif /* DMAENGINE_H */