blob: 39f3902ed341acc496cf6b81412821b5a52a2372 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Carsten Langgaard, carstenl@mips.com
3 * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
4 *
5 * This program is free software; you can distribute it and/or modify it
6 * under the terms of the GNU General Public License (Version 2) as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License along
15 * with this program; if not, write to the Free Software Foundation, Inc.,
16 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
17 *
18 * Setting up the clock on the MIPS boards.
19 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/types.h>
Ralf Baechle334955e2011-06-01 19:04:57 +010021#include <linux/i8253.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/init.h>
23#include <linux/kernel_stat.h>
24#include <linux/sched.h>
25#include <linux/spinlock.h>
26#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/timex.h>
28#include <linux/mc146818rtc.h>
29
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +010030#include <asm/cpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <asm/mipsregs.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010032#include <asm/mipsmtregs.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000033#include <asm/hardirq.h>
34#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <asm/div64.h>
David Howellsb81947c2012-03-28 18:30:02 +010036#include <asm/setup.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/time.h>
38#include <asm/mc146818-time.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000039#include <asm/msc01_ic.h>
Steven J. Hill778eeb12012-12-07 03:51:04 +000040#include <asm/gic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
42#include <asm/mips-boards/generic.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000043#include <asm/mips-boards/maltaint.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
Ralf Baechlee01402b2005-07-14 15:57:16 +000045static int mips_cpu_timer_irq;
Ralf Baechle39b8d522008-04-28 17:14:26 +010046static int mips_cpu_perf_irq;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +010047extern int cp0_perfcount_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Ralf Baechle937a8012006-10-07 19:44:33 +010049static void mips_timer_dispatch(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070050{
Ralf Baechle937a8012006-10-07 19:44:33 +010051 do_IRQ(mips_cpu_timer_irq);
Ralf Baechlee01402b2005-07-14 15:57:16 +000052}
53
Chris Dearmanffe9ee42007-05-24 22:24:20 +010054static void mips_perf_dispatch(void)
55{
Ralf Baechle39b8d522008-04-28 17:14:26 +010056 do_IRQ(mips_cpu_perf_irq);
Chris Dearmanffe9ee42007-05-24 22:24:20 +010057}
58
Steven J. Hill778eeb12012-12-07 03:51:04 +000059static unsigned int freqround(unsigned int freq, unsigned int amount)
Linus Torvalds1da177e2005-04-16 15:20:36 -070060{
Steven J. Hill778eeb12012-12-07 03:51:04 +000061 freq += amount;
62 freq -= freq % (amount*2);
63 return freq;
64}
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Steven J. Hill778eeb12012-12-07 03:51:04 +000066/*
67 * Estimate CPU and GIC frequencies.
68 */
69static void __init estimate_frequencies(void)
70{
Ralf Baechlee79f55a2006-10-31 19:53:15 +000071 unsigned long flags;
Steven J. Hill778eeb12012-12-07 03:51:04 +000072 unsigned int count, start;
Andrew Bresticker7d9ad5d2014-10-20 12:03:48 -070073 cycle_t giccount = 0, gicstart = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
James Hoganeda3d332014-05-29 10:16:36 +010075#if defined(CONFIG_KVM_GUEST) && CONFIG_KVM_GUEST_TIMER_FREQ
76 mips_hpt_frequency = CONFIG_KVM_GUEST_TIMER_FREQ * 1000000;
Sanjay Lal9843b032012-11-21 18:34:03 -080077 return;
78#endif
79
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 local_irq_save(flags);
81
Steven J. Hill778eeb12012-12-07 03:51:04 +000082 /* Start counter exactly on falling edge of update flag. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 while (CMOS_READ(RTC_REG_A) & RTC_UIP);
84 while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
85
Steven J. Hill778eeb12012-12-07 03:51:04 +000086 /* Initialize counters. */
Ralf Baechle70e46f42006-10-31 18:33:09 +000087 start = read_c0_count();
Steven J. Hill778eeb12012-12-07 03:51:04 +000088 if (gic_present)
Andrew Bresticker7d9ad5d2014-10-20 12:03:48 -070089 gicstart = gic_read_count();
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
Steven J. Hill778eeb12012-12-07 03:51:04 +000091 /* Read counter exactly on falling edge of update flag. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 while (CMOS_READ(RTC_REG_A) & RTC_UIP);
93 while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
94
Steven J. Hill778eeb12012-12-07 03:51:04 +000095 count = read_c0_count();
96 if (gic_present)
Andrew Bresticker7d9ad5d2014-10-20 12:03:48 -070097 giccount = gic_read_count();
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Steven J. Hill778eeb12012-12-07 03:51:04 +0000101 count -= start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 mips_hpt_frequency = count;
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500103
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500104 if (gic_present) {
105 giccount -= gicstart;
Steven J. Hill778eeb12012-12-07 03:51:04 +0000106 gic_frequency = giccount;
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500107 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108}
109
Martin Schwidefskyd4f587c2009-08-14 15:47:31 +0200110void read_persistent_clock(struct timespec *ts)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111{
Martin Schwidefskyd4f587c2009-08-14 15:47:31 +0200112 ts->tv_sec = mc146818_get_cmos_time();
113 ts->tv_nsec = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114}
115
Andrew Brestickera669efc2014-09-18 14:47:12 -0700116int get_c0_perfcount_int(void)
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100117{
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100118 if (cpu_has_veic) {
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100119 set_vi_handler(MSC01E_INT_PERFCTR, mips_perf_dispatch);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100120 mips_cpu_perf_irq = MSC01E_INT_BASE + MSC01E_INT_PERFCTR;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700121 } else if (gic_present) {
122 mips_cpu_perf_irq = gic_get_c0_perfcount_int();
Andrew Brestickera669efc2014-09-18 14:47:12 -0700123 } else if (cp0_perfcount_irq >= 0) {
Ralf Baechle39b8d522008-04-28 17:14:26 +0100124 mips_cpu_perf_irq = MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
Andrew Brestickera669efc2014-09-18 14:47:12 -0700125 } else {
126 mips_cpu_perf_irq = -1;
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100127 }
Andrew Brestickera669efc2014-09-18 14:47:12 -0700128
129 return mips_cpu_perf_irq;
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100130}
131
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000132unsigned int get_c0_compare_int(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133{
Ralf Baechlee01402b2005-07-14 15:57:16 +0000134 if (cpu_has_veic) {
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100135 set_vi_handler(MSC01E_INT_CPUCTR, mips_timer_dispatch);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000136 mips_cpu_timer_irq = MSC01E_INT_BASE + MSC01E_INT_CPUCTR;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700137 } else if (gic_present) {
138 mips_cpu_timer_irq = gic_get_c0_compare_int();
139 } else {
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100140 mips_cpu_timer_irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq;
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100141 }
Ralf Baechlee01402b2005-07-14 15:57:16 +0000142
Ralf Baechle38760d42007-10-29 14:23:43 +0000143 return mips_cpu_timer_irq;
144}
145
Paul Burtona87ea882013-12-02 16:48:36 +0000146static void __init init_rtc(void)
147{
148 /* stop the clock whilst setting it up */
149 CMOS_WRITE(RTC_SET | RTC_24H, RTC_CONTROL);
150
151 /* 32KHz time base */
152 CMOS_WRITE(RTC_REF_CLCK_32KHZ, RTC_FREQ_SELECT);
153
154 /* start the clock */
155 CMOS_WRITE(RTC_24H, RTC_CONTROL);
156}
157
Ralf Baechle38760d42007-10-29 14:23:43 +0000158void __init plat_time_init(void)
159{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100160 unsigned int prid = read_c0_prid() & (PRID_COMP_MASK | PRID_IMP_MASK);
Steven J. Hill778eeb12012-12-07 03:51:04 +0000161 unsigned int freq;
Ralf Baechle38760d42007-10-29 14:23:43 +0000162
Paul Burtona87ea882013-12-02 16:48:36 +0000163 init_rtc();
Steven J. Hill778eeb12012-12-07 03:51:04 +0000164 estimate_frequencies();
Ralf Baechle38760d42007-10-29 14:23:43 +0000165
Steven J. Hill778eeb12012-12-07 03:51:04 +0000166 freq = mips_hpt_frequency;
167 if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) &&
168 (prid != (PRID_COMP_MIPS | PRID_IMP_25KF)))
169 freq *= 2;
170 freq = freqround(freq, 5000);
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500171 printk("CPU frequency %d.%02d MHz\n", freq/1000000,
Steven J. Hill778eeb12012-12-07 03:51:04 +0000172 (freq%1000000)*100/1000000);
Ralf Baechle38760d42007-10-29 14:23:43 +0000173
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500174 mips_scroll_message();
Ralf Baechle38760d42007-10-29 14:23:43 +0000175
Steven J. Hill778eeb12012-12-07 03:51:04 +0000176#ifdef CONFIG_I8253
177 /* Only Malta has a PIT. */
Ralf Baechle38760d42007-10-29 14:23:43 +0000178 setup_pit_timer();
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000179#endif
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100180
Andrew Bresticker8a19b8f2014-09-18 14:47:19 -0700181#ifdef CONFIG_MIPS_GIC
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500182 if (gic_present) {
183 freq = freqround(gic_frequency, 5000);
184 printk("GIC frequency %d.%02d MHz\n", freq/1000000,
185 (freq%1000000)*100/1000000);
186#ifdef CONFIG_CSRC_GIC
187 gic_clocksource_init(gic_frequency);
188#endif
189 }
190#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191}