blob: 4fe62fca994e6b61f065b3075982476ab1fb09a4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Carsten Langgaard, carstenl@mips.com
3 * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
4 *
5 * This program is free software; you can distribute it and/or modify it
6 * under the terms of the GNU General Public License (Version 2) as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License along
15 * with this program; if not, write to the Free Software Foundation, Inc.,
16 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
17 *
18 * Setting up the clock on the MIPS boards.
19 */
20
21#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/init.h>
23#include <linux/kernel_stat.h>
24#include <linux/sched.h>
25#include <linux/spinlock.h>
26#include <linux/interrupt.h>
27#include <linux/time.h>
28#include <linux/timex.h>
29#include <linux/mc146818rtc.h>
30
31#include <asm/mipsregs.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010032#include <asm/mipsmtregs.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000033#include <asm/hardirq.h>
Ralf Baechled865bea2007-10-11 23:46:10 +010034#include <asm/i8253.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000035#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/div64.h>
37#include <asm/cpu.h>
38#include <asm/time.h>
39#include <asm/mc146818-time.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000040#include <asm/msc01_ic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
42#include <asm/mips-boards/generic.h>
43#include <asm/mips-boards/prom.h>
Maciej W. Rozyckifc095a92006-09-12 19:12:18 +010044
45#ifdef CONFIG_MIPS_ATLAS
46#include <asm/mips-boards/atlasint.h>
47#endif
48#ifdef CONFIG_MIPS_MALTA
Ralf Baechlee01402b2005-07-14 15:57:16 +000049#include <asm/mips-boards/maltaint.h>
Maciej W. Rozyckifc095a92006-09-12 19:12:18 +010050#endif
Atsushi Nemotof75f3692007-01-08 01:27:40 +090051#ifdef CONFIG_MIPS_SEAD
52#include <asm/mips-boards/seadint.h>
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
55unsigned long cpu_khz;
56
Ralf Baechlee01402b2005-07-14 15:57:16 +000057static int mips_cpu_timer_irq;
Ralf Baechle39b8d522008-04-28 17:14:26 +010058static int mips_cpu_perf_irq;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +010059extern int cp0_perfcount_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Ralf Baechle39b8d522008-04-28 17:14:26 +010061DEFINE_PER_CPU(unsigned int, tickcount);
62#define tickcount_this_cpu __get_cpu_var(tickcount)
63static unsigned long ledbitmask;
64
Ralf Baechle937a8012006-10-07 19:44:33 +010065static void mips_timer_dispatch(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070066{
Ralf Baechle39b8d522008-04-28 17:14:26 +010067#if defined(CONFIG_MIPS_MALTA) || defined(CONFIG_MIPS_ATLAS)
68 /*
69 * Yes, this is very tacky, won't work as expected with SMTC and
70 * dyntick will break it,
71 * but it gives me a nice warm feeling during debug
72 */
73#define LEDBAR 0xbf000408
74 if (tickcount_this_cpu++ >= HZ) {
75 tickcount_this_cpu = 0;
76 change_bit(smp_processor_id(), &ledbitmask);
77 smp_wmb(); /* Make sure every one else sees the change */
78 /* This will pick up any recent changes made by other CPU's */
79 *(unsigned int *)LEDBAR = ledbitmask;
80 }
81#endif
Ralf Baechle937a8012006-10-07 19:44:33 +010082 do_IRQ(mips_cpu_timer_irq);
Ralf Baechlee01402b2005-07-14 15:57:16 +000083}
84
Chris Dearmanffe9ee42007-05-24 22:24:20 +010085static void mips_perf_dispatch(void)
86{
Ralf Baechle39b8d522008-04-28 17:14:26 +010087 do_IRQ(mips_cpu_perf_irq);
Chris Dearmanffe9ee42007-05-24 22:24:20 +010088}
89
Ralf Baechle41c594a2006-04-05 09:45:45 +010090/*
Ralf Baechle224dc502006-10-21 02:05:20 +010091 * Estimate CPU frequency. Sets mips_hpt_frequency as a side-effect
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 */
93static unsigned int __init estimate_cpu_frequency(void)
94{
95 unsigned int prid = read_c0_prid() & 0xffff00;
96 unsigned int count;
97
Ralf Baechle41c594a2006-04-05 09:45:45 +010098#if defined(CONFIG_MIPS_SEAD) || defined(CONFIG_MIPS_SIM)
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 /*
100 * The SEAD board doesn't have a real time clock, so we can't
101 * really calculate the timer frequency
102 * For now we hardwire the SEAD board frequency to 12MHz.
103 */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700104
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 if ((prid == (PRID_COMP_MIPS | PRID_IMP_20KC)) ||
106 (prid == (PRID_COMP_MIPS | PRID_IMP_25KF)))
107 count = 12000000;
108 else
109 count = 6000000;
110#endif
111#if defined(CONFIG_MIPS_ATLAS) || defined(CONFIG_MIPS_MALTA)
Ralf Baechlee79f55a2006-10-31 19:53:15 +0000112 unsigned long flags;
Ralf Baechle70e46f42006-10-31 18:33:09 +0000113 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115 local_irq_save(flags);
116
117 /* Start counter exactly on falling edge of update flag */
118 while (CMOS_READ(RTC_REG_A) & RTC_UIP);
119 while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
120
121 /* Start r4k counter. */
Ralf Baechle70e46f42006-10-31 18:33:09 +0000122 start = read_c0_count();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
124 /* Read counter exactly on falling edge of update flag */
125 while (CMOS_READ(RTC_REG_A) & RTC_UIP);
126 while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
127
Ralf Baechle70e46f42006-10-31 18:33:09 +0000128 count = read_c0_count() - start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
130 /* restore interrupts */
131 local_irq_restore(flags);
132#endif
133
134 mips_hpt_frequency = count;
135 if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) &&
136 (prid != (PRID_COMP_MIPS | PRID_IMP_25KF)))
137 count *= 2;
138
139 count += 5000; /* round */
140 count -= count%10000;
141
142 return count;
143}
144
Ralf Baechle4b550482007-10-11 23:46:08 +0100145unsigned long read_persistent_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146{
147 return mc146818_get_cmos_time();
148}
149
Ralf Baechle91a2fcc2007-10-11 23:46:09 +0100150void __init plat_perf_setup(void)
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100151{
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100152#ifdef MSC01E_INT_BASE
153 if (cpu_has_veic) {
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100154 set_vi_handler(MSC01E_INT_PERFCTR, mips_perf_dispatch);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100155 mips_cpu_perf_irq = MSC01E_INT_BASE + MSC01E_INT_PERFCTR;
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100156 } else
157#endif
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100158 if (cp0_perfcount_irq >= 0) {
159 if (cpu_has_vint)
160 set_vi_handler(cp0_perfcount_irq, mips_perf_dispatch);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100161 mips_cpu_perf_irq = MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100162#ifdef CONFIG_SMP
Ralf Baechle39b8d522008-04-28 17:14:26 +0100163 set_irq_handler(mips_cpu_perf_irq, handle_percpu_irq);
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100164#endif
165 }
166}
167
Ralf Baechle234fcd12008-03-08 09:56:28 +0000168unsigned int __cpuinit get_c0_compare_int(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169{
Chris Dearman7b4f4ec2007-05-24 22:46:25 +0100170#ifdef MSC01E_INT_BASE
Ralf Baechlee01402b2005-07-14 15:57:16 +0000171 if (cpu_has_veic) {
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100172 set_vi_handler(MSC01E_INT_CPUCTR, mips_timer_dispatch);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000173 mips_cpu_timer_irq = MSC01E_INT_BASE + MSC01E_INT_CPUCTR;
Ralf Baechle38760d42007-10-29 14:23:43 +0000174 } else
Chris Dearman7b4f4ec2007-05-24 22:46:25 +0100175#endif
176 {
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100177 if (cpu_has_vint)
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100178 set_vi_handler(cp0_compare_irq, mips_timer_dispatch);
179 mips_cpu_timer_irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq;
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100180 }
Ralf Baechlee01402b2005-07-14 15:57:16 +0000181
Ralf Baechle38760d42007-10-29 14:23:43 +0000182 return mips_cpu_timer_irq;
183}
184
185void __init plat_time_init(void)
186{
187 unsigned int est_freq;
188
189 /* Set Data mode - binary. */
190 CMOS_WRITE(CMOS_READ(RTC_CONTROL) | RTC_DM_BINARY, RTC_CONTROL);
191
192 est_freq = estimate_cpu_frequency();
193
194 printk("CPU frequency %d.%02d MHz\n", est_freq/1000000,
195 (est_freq%1000000)*100/1000000);
196
197 cpu_khz = est_freq / 1000;
198
199 mips_scroll_message();
200#ifdef CONFIG_I8253 /* Only Malta has a PIT */
201 setup_pit_timer();
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000202#endif
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100203
Ralf Baechle91a2fcc2007-10-11 23:46:09 +0100204 plat_perf_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205}