blob: 3df0318e71df29cc67424d2e627c2e8d8a955fcf [file] [log] [blame]
Timur Tabi17467f22008-01-11 18:15:26 +01001/*
2 * Freescale SSI ALSA SoC Digital Audio Interface (DAI) driver
3 *
4 * Author: Timur Tabi <timur@freescale.com>
5 *
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00006 * Copyright 2007-2010 Freescale Semiconductor, Inc.
7 *
8 * This file is licensed under the terms of the GNU General Public License
9 * version 2. This program is licensed "as is" without any warranty of any
10 * kind, whether express or implied.
Markus Pargmannde623ec2013-07-27 13:31:53 +020011 *
12 *
13 * Some notes why imx-pcm-fiq is used instead of DMA on some boards:
14 *
15 * The i.MX SSI core has some nasty limitations in AC97 mode. While most
16 * sane processor vendors have a FIFO per AC97 slot, the i.MX has only
17 * one FIFO which combines all valid receive slots. We cannot even select
18 * which slots we want to receive. The WM9712 with which this driver
19 * was developed with always sends GPIO status data in slot 12 which
20 * we receive in our (PCM-) data stream. The only chance we have is to
21 * manually skip this data in the FIQ handler. With sampling rates different
22 * from 48000Hz not every frame has valid receive data, so the ratio
23 * between pcm data and GPIO status data changes. Our FIQ handler is not
24 * able to handle this, hence this driver only works with 48000Hz sampling
25 * rate.
26 * Reading and writing AC97 registers is another challenge. The core
27 * provides us status bits when the read register is updated with *another*
28 * value. When we read the same register two times (and the register still
29 * contains the same value) these status bits are not set. We work
30 * around this by not polling these bits but only wait a fixed delay.
Timur Tabi17467f22008-01-11 18:15:26 +010031 */
32
33#include <linux/init.h>
Shawn Guodfa1a102012-03-16 16:56:42 +080034#include <linux/io.h>
Timur Tabi17467f22008-01-11 18:15:26 +010035#include <linux/module.h>
36#include <linux/interrupt.h>
Shawn Guo95cd98f2012-03-29 10:53:41 +080037#include <linux/clk.h>
Timur Tabi17467f22008-01-11 18:15:26 +010038#include <linux/device.h>
39#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Shawn Guodfa1a102012-03-16 16:56:42 +080041#include <linux/of_address.h>
42#include <linux/of_irq.h>
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000043#include <linux/of_platform.h>
Timur Tabi17467f22008-01-11 18:15:26 +010044
Timur Tabi17467f22008-01-11 18:15:26 +010045#include <sound/core.h>
46#include <sound/pcm.h>
47#include <sound/pcm_params.h>
48#include <sound/initval.h>
49#include <sound/soc.h>
Lars-Peter Clausena8909c92013-04-03 11:06:04 +020050#include <sound/dmaengine_pcm.h>
Timur Tabi17467f22008-01-11 18:15:26 +010051
Timur Tabi17467f22008-01-11 18:15:26 +010052#include "fsl_ssi.h"
Shawn Guo09ce1112012-03-16 16:56:43 +080053#include "imx-pcm.h"
Timur Tabi17467f22008-01-11 18:15:26 +010054
Shawn Guodfa1a102012-03-16 16:56:42 +080055#ifdef PPC
56#define read_ssi(addr) in_be32(addr)
57#define write_ssi(val, addr) out_be32(addr, val)
58#define write_ssi_mask(addr, clear, set) clrsetbits_be32(addr, clear, set)
Mark Brown0a9eaa32013-07-19 11:40:13 +010059#else
Shawn Guodfa1a102012-03-16 16:56:42 +080060#define read_ssi(addr) readl(addr)
61#define write_ssi(val, addr) writel(val, addr)
62/*
63 * FIXME: Proper locking should be added at write_ssi_mask caller level
64 * to ensure this register read/modify/write sequence is race free.
65 */
66static inline void write_ssi_mask(u32 __iomem *addr, u32 clear, u32 set)
67{
68 u32 val = readl(addr);
69 val = (val & ~clear) | set;
70 writel(val, addr);
71}
72#endif
73
Timur Tabi17467f22008-01-11 18:15:26 +010074/**
75 * FSLSSI_I2S_RATES: sample rates supported by the I2S
76 *
77 * This driver currently only supports the SSI running in I2S slave mode,
78 * which means the codec determines the sample rate. Therefore, we tell
79 * ALSA that we support all rates and let the codec driver decide what rates
80 * are really supported.
81 */
82#define FSLSSI_I2S_RATES (SNDRV_PCM_RATE_5512 | SNDRV_PCM_RATE_8000_192000 | \
83 SNDRV_PCM_RATE_CONTINUOUS)
84
85/**
86 * FSLSSI_I2S_FORMATS: audio formats supported by the SSI
87 *
88 * This driver currently only supports the SSI running in I2S slave mode.
89 *
90 * The SSI has a limitation in that the samples must be in the same byte
91 * order as the host CPU. This is because when multiple bytes are written
92 * to the STX register, the bytes and bits must be written in the same
93 * order. The STX is a shift register, so all the bits need to be aligned
94 * (bit-endianness must match byte-endianness). Processors typically write
95 * the bits within a byte in the same order that the bytes of a word are
96 * written in. So if the host CPU is big-endian, then only big-endian
97 * samples will be written to STX properly.
98 */
99#ifdef __BIG_ENDIAN
100#define FSLSSI_I2S_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_BE | \
101 SNDRV_PCM_FMTBIT_S18_3BE | SNDRV_PCM_FMTBIT_S20_3BE | \
102 SNDRV_PCM_FMTBIT_S24_3BE | SNDRV_PCM_FMTBIT_S24_BE)
103#else
104#define FSLSSI_I2S_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE | \
105 SNDRV_PCM_FMTBIT_S18_3LE | SNDRV_PCM_FMTBIT_S20_3LE | \
106 SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S24_LE)
107#endif
108
Timur Tabid5a908b2009-03-26 11:42:38 -0500109/* SIER bitflag of interrupts to enable */
110#define SIER_FLAGS (CCSR_SSI_SIER_TFRC_EN | CCSR_SSI_SIER_TDMAE | \
111 CCSR_SSI_SIER_TIE | CCSR_SSI_SIER_TUE0_EN | \
112 CCSR_SSI_SIER_TUE1_EN | CCSR_SSI_SIER_RFRC_EN | \
113 CCSR_SSI_SIER_RDMAE | CCSR_SSI_SIER_RIE | \
114 CCSR_SSI_SIER_ROE0_EN | CCSR_SSI_SIER_ROE1_EN)
115
Timur Tabi17467f22008-01-11 18:15:26 +0100116/**
117 * fsl_ssi_private: per-SSI private data
118 *
Timur Tabi17467f22008-01-11 18:15:26 +0100119 * @ssi: pointer to the SSI's registers
120 * @ssi_phys: physical address of the SSI registers
121 * @irq: IRQ of this SSI
Timur Tabibe41e942008-07-28 17:04:39 -0500122 * @first_stream: pointer to the stream that was opened first
123 * @second_stream: pointer to second stream
Timur Tabi17467f22008-01-11 18:15:26 +0100124 * @playback: the number of playback streams opened
125 * @capture: the number of capture streams opened
126 * @cpu_dai: the CPU DAI for this device
127 * @dev_attr: the sysfs device attribute structure
128 * @stats: SSI statistics
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000129 * @name: name for this device
Timur Tabi17467f22008-01-11 18:15:26 +0100130 */
131struct fsl_ssi_private {
Timur Tabi17467f22008-01-11 18:15:26 +0100132 struct ccsr_ssi __iomem *ssi;
133 dma_addr_t ssi_phys;
134 unsigned int irq;
Timur Tabibe41e942008-07-28 17:04:39 -0500135 struct snd_pcm_substream *first_stream;
136 struct snd_pcm_substream *second_stream;
Timur Tabi8e9d8692010-08-06 12:16:12 -0500137 unsigned int fifo_depth;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000138 struct snd_soc_dai_driver cpu_dai_drv;
Timur Tabi17467f22008-01-11 18:15:26 +0100139 struct device_attribute dev_attr;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000140 struct platform_device *pdev;
Timur Tabi17467f22008-01-11 18:15:26 +0100141
Shawn Guo09ce1112012-03-16 16:56:43 +0800142 bool new_binding;
143 bool ssi_on_imx;
Markus Pargmanncd7f0292013-08-19 17:05:58 +0200144 bool imx_ac97;
Markus Pargmannde623ec2013-07-27 13:31:53 +0200145 bool use_dma;
Shawn Guo95cd98f2012-03-29 10:53:41 +0800146 struct clk *clk;
Lars-Peter Clausena8909c92013-04-03 11:06:04 +0200147 struct snd_dmaengine_dai_dma_data dma_params_tx;
148 struct snd_dmaengine_dai_dma_data dma_params_rx;
149 struct imx_dma_data filter_data_tx;
150 struct imx_dma_data filter_data_rx;
Markus Pargmannde623ec2013-07-27 13:31:53 +0200151 struct imx_pcm_fiq_params fiq_params;
Shawn Guo09ce1112012-03-16 16:56:43 +0800152
Timur Tabi17467f22008-01-11 18:15:26 +0100153 struct {
154 unsigned int rfrc;
155 unsigned int tfrc;
156 unsigned int cmdau;
157 unsigned int cmddu;
158 unsigned int rxt;
159 unsigned int rdr1;
160 unsigned int rdr0;
161 unsigned int tde1;
162 unsigned int tde0;
163 unsigned int roe1;
164 unsigned int roe0;
165 unsigned int tue1;
166 unsigned int tue0;
167 unsigned int tfs;
168 unsigned int rfs;
169 unsigned int tls;
170 unsigned int rls;
171 unsigned int rff1;
172 unsigned int rff0;
173 unsigned int tfe1;
174 unsigned int tfe0;
175 } stats;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000176
177 char name[1];
Timur Tabi17467f22008-01-11 18:15:26 +0100178};
179
180/**
181 * fsl_ssi_isr: SSI interrupt handler
182 *
183 * Although it's possible to use the interrupt handler to send and receive
184 * data to/from the SSI, we use the DMA instead. Programming is more
185 * complicated, but the performance is much better.
186 *
187 * This interrupt handler is used only to gather statistics.
188 *
189 * @irq: IRQ of the SSI device
190 * @dev_id: pointer to the ssi_private structure for this SSI device
191 */
192static irqreturn_t fsl_ssi_isr(int irq, void *dev_id)
193{
194 struct fsl_ssi_private *ssi_private = dev_id;
195 struct ccsr_ssi __iomem *ssi = ssi_private->ssi;
196 irqreturn_t ret = IRQ_NONE;
197 __be32 sisr;
198 __be32 sisr2 = 0;
199
200 /* We got an interrupt, so read the status register to see what we
201 were interrupted for. We mask it with the Interrupt Enable register
202 so that we only check for events that we're interested in.
203 */
Shawn Guodfa1a102012-03-16 16:56:42 +0800204 sisr = read_ssi(&ssi->sisr) & SIER_FLAGS;
Timur Tabi17467f22008-01-11 18:15:26 +0100205
206 if (sisr & CCSR_SSI_SISR_RFRC) {
207 ssi_private->stats.rfrc++;
208 sisr2 |= CCSR_SSI_SISR_RFRC;
209 ret = IRQ_HANDLED;
210 }
211
212 if (sisr & CCSR_SSI_SISR_TFRC) {
213 ssi_private->stats.tfrc++;
214 sisr2 |= CCSR_SSI_SISR_TFRC;
215 ret = IRQ_HANDLED;
216 }
217
218 if (sisr & CCSR_SSI_SISR_CMDAU) {
219 ssi_private->stats.cmdau++;
220 ret = IRQ_HANDLED;
221 }
222
223 if (sisr & CCSR_SSI_SISR_CMDDU) {
224 ssi_private->stats.cmddu++;
225 ret = IRQ_HANDLED;
226 }
227
228 if (sisr & CCSR_SSI_SISR_RXT) {
229 ssi_private->stats.rxt++;
230 ret = IRQ_HANDLED;
231 }
232
233 if (sisr & CCSR_SSI_SISR_RDR1) {
234 ssi_private->stats.rdr1++;
235 ret = IRQ_HANDLED;
236 }
237
238 if (sisr & CCSR_SSI_SISR_RDR0) {
239 ssi_private->stats.rdr0++;
240 ret = IRQ_HANDLED;
241 }
242
243 if (sisr & CCSR_SSI_SISR_TDE1) {
244 ssi_private->stats.tde1++;
245 ret = IRQ_HANDLED;
246 }
247
248 if (sisr & CCSR_SSI_SISR_TDE0) {
249 ssi_private->stats.tde0++;
250 ret = IRQ_HANDLED;
251 }
252
253 if (sisr & CCSR_SSI_SISR_ROE1) {
254 ssi_private->stats.roe1++;
255 sisr2 |= CCSR_SSI_SISR_ROE1;
256 ret = IRQ_HANDLED;
257 }
258
259 if (sisr & CCSR_SSI_SISR_ROE0) {
260 ssi_private->stats.roe0++;
261 sisr2 |= CCSR_SSI_SISR_ROE0;
262 ret = IRQ_HANDLED;
263 }
264
265 if (sisr & CCSR_SSI_SISR_TUE1) {
266 ssi_private->stats.tue1++;
267 sisr2 |= CCSR_SSI_SISR_TUE1;
268 ret = IRQ_HANDLED;
269 }
270
271 if (sisr & CCSR_SSI_SISR_TUE0) {
272 ssi_private->stats.tue0++;
273 sisr2 |= CCSR_SSI_SISR_TUE0;
274 ret = IRQ_HANDLED;
275 }
276
277 if (sisr & CCSR_SSI_SISR_TFS) {
278 ssi_private->stats.tfs++;
279 ret = IRQ_HANDLED;
280 }
281
282 if (sisr & CCSR_SSI_SISR_RFS) {
283 ssi_private->stats.rfs++;
284 ret = IRQ_HANDLED;
285 }
286
287 if (sisr & CCSR_SSI_SISR_TLS) {
288 ssi_private->stats.tls++;
289 ret = IRQ_HANDLED;
290 }
291
292 if (sisr & CCSR_SSI_SISR_RLS) {
293 ssi_private->stats.rls++;
294 ret = IRQ_HANDLED;
295 }
296
297 if (sisr & CCSR_SSI_SISR_RFF1) {
298 ssi_private->stats.rff1++;
299 ret = IRQ_HANDLED;
300 }
301
302 if (sisr & CCSR_SSI_SISR_RFF0) {
303 ssi_private->stats.rff0++;
304 ret = IRQ_HANDLED;
305 }
306
307 if (sisr & CCSR_SSI_SISR_TFE1) {
308 ssi_private->stats.tfe1++;
309 ret = IRQ_HANDLED;
310 }
311
312 if (sisr & CCSR_SSI_SISR_TFE0) {
313 ssi_private->stats.tfe0++;
314 ret = IRQ_HANDLED;
315 }
316
317 /* Clear the bits that we set */
318 if (sisr2)
Shawn Guodfa1a102012-03-16 16:56:42 +0800319 write_ssi(sisr2, &ssi->sisr);
Timur Tabi17467f22008-01-11 18:15:26 +0100320
321 return ret;
322}
323
Markus Pargmannd8764642013-11-20 10:04:15 +0100324static void fsl_ssi_setup_ac97(struct fsl_ssi_private *ssi_private)
325{
326 struct ccsr_ssi __iomem *ssi = ssi_private->ssi;
327
328 /*
329 * Setup the clock control register
330 */
331 write_ssi(CCSR_SSI_SxCCR_WL(17) | CCSR_SSI_SxCCR_DC(13),
332 &ssi->stccr);
333 write_ssi(CCSR_SSI_SxCCR_WL(17) | CCSR_SSI_SxCCR_DC(13),
334 &ssi->srccr);
335
336 /*
337 * Enable AC97 mode and startup the SSI
338 */
339 write_ssi(CCSR_SSI_SACNT_AC97EN | CCSR_SSI_SACNT_FV,
340 &ssi->sacnt);
341 write_ssi(0xff, &ssi->saccdis);
342 write_ssi(0x300, &ssi->saccen);
343
344 /*
345 * Enable SSI, Transmit and Receive. AC97 has to communicate with the
346 * codec before a stream is started.
347 */
348 write_ssi_mask(&ssi->scr, 0, CCSR_SSI_SCR_SSIEN |
349 CCSR_SSI_SCR_TE | CCSR_SSI_SCR_RE);
350
351 write_ssi(CCSR_SSI_SOR_WAIT(3), &ssi->sor);
352}
353
Markus Pargmanncd7f0292013-08-19 17:05:58 +0200354static int fsl_ssi_setup(struct fsl_ssi_private *ssi_private)
355{
356 struct ccsr_ssi __iomem *ssi = ssi_private->ssi;
357 u8 i2s_mode;
358 u8 wm;
359 int synchronous = ssi_private->cpu_dai_drv.symmetric_rates;
360
361 if (ssi_private->imx_ac97)
362 i2s_mode = CCSR_SSI_SCR_I2S_MODE_NORMAL | CCSR_SSI_SCR_NET;
363 else
364 i2s_mode = CCSR_SSI_SCR_I2S_MODE_SLAVE;
365
366 /*
367 * Section 16.5 of the MPC8610 reference manual says that the SSI needs
368 * to be disabled before updating the registers we set here.
369 */
370 write_ssi_mask(&ssi->scr, CCSR_SSI_SCR_SSIEN, 0);
371
372 /*
373 * Program the SSI into I2S Slave Non-Network Synchronous mode. Also
374 * enable the transmit and receive FIFO.
375 *
376 * FIXME: Little-endian samples require a different shift dir
377 */
378 write_ssi_mask(&ssi->scr,
379 CCSR_SSI_SCR_I2S_MODE_MASK | CCSR_SSI_SCR_SYN,
380 CCSR_SSI_SCR_TFR_CLK_DIS |
381 i2s_mode |
382 (synchronous ? CCSR_SSI_SCR_SYN : 0));
383
384 write_ssi(CCSR_SSI_STCR_TXBIT0 | CCSR_SSI_STCR_TFEN0 |
385 CCSR_SSI_STCR_TFSI | CCSR_SSI_STCR_TEFS |
386 CCSR_SSI_STCR_TSCKP, &ssi->stcr);
387
388 write_ssi(CCSR_SSI_SRCR_RXBIT0 | CCSR_SSI_SRCR_RFEN0 |
389 CCSR_SSI_SRCR_RFSI | CCSR_SSI_SRCR_REFS |
390 CCSR_SSI_SRCR_RSCKP, &ssi->srcr);
391 /*
392 * The DC and PM bits are only used if the SSI is the clock master.
393 */
394
395 /*
396 * Set the watermark for transmit FIFI 0 and receive FIFO 0. We don't
397 * use FIFO 1. We program the transmit water to signal a DMA transfer
398 * if there are only two (or fewer) elements left in the FIFO. Two
399 * elements equals one frame (left channel, right channel). This value,
400 * however, depends on the depth of the transmit buffer.
401 *
402 * We set the watermark on the same level as the DMA burstsize. For
403 * fiq it is probably better to use the biggest possible watermark
404 * size.
405 */
406 if (ssi_private->use_dma)
407 wm = ssi_private->fifo_depth - 2;
408 else
409 wm = ssi_private->fifo_depth;
410
411 write_ssi(CCSR_SSI_SFCSR_TFWM0(wm) | CCSR_SSI_SFCSR_RFWM0(wm) |
412 CCSR_SSI_SFCSR_TFWM1(wm) | CCSR_SSI_SFCSR_RFWM1(wm),
413 &ssi->sfcsr);
414
415 /*
Markus Pargmanncd7f0292013-08-19 17:05:58 +0200416 * For ac97 interrupts are enabled with the startup of the substream
417 * because it is also running without an active substream. Normally SSI
418 * is only enabled when there is a substream.
419 */
Markus Pargmannd8764642013-11-20 10:04:15 +0100420 if (ssi_private->imx_ac97)
421 fsl_ssi_setup_ac97(ssi_private);
Markus Pargmanncd7f0292013-08-19 17:05:58 +0200422
423 return 0;
424}
425
426
Timur Tabi17467f22008-01-11 18:15:26 +0100427/**
428 * fsl_ssi_startup: create a new substream
429 *
430 * This is the first function called when a stream is opened.
431 *
432 * If this is the first stream open, then grab the IRQ and program most of
433 * the SSI registers.
434 */
Mark Browndee89c42008-11-18 22:11:38 +0000435static int fsl_ssi_startup(struct snd_pcm_substream *substream,
436 struct snd_soc_dai *dai)
Timur Tabi17467f22008-01-11 18:15:26 +0100437{
438 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Timur Tabi5e538ec2011-09-13 12:59:37 -0500439 struct fsl_ssi_private *ssi_private =
440 snd_soc_dai_get_drvdata(rtd->cpu_dai);
441 int synchronous = ssi_private->cpu_dai_drv.symmetric_rates;
Timur Tabi17467f22008-01-11 18:15:26 +0100442
443 /*
444 * If this is the first stream opened, then request the IRQ
445 * and initialize the SSI registers.
446 */
Timur Tabi5e538ec2011-09-13 12:59:37 -0500447 if (!ssi_private->first_stream) {
Timur Tabi5e538ec2011-09-13 12:59:37 -0500448 ssi_private->first_stream = substream;
449
Timur Tabi17467f22008-01-11 18:15:26 +0100450 /*
Markus Pargmanncd7f0292013-08-19 17:05:58 +0200451 * fsl_ssi_setup was already called by ac97_init earlier if
452 * the driver is in ac97 mode.
Timur Tabi17467f22008-01-11 18:15:26 +0100453 */
Markus Pargmanncd7f0292013-08-19 17:05:58 +0200454 if (!ssi_private->imx_ac97)
455 fsl_ssi_setup(ssi_private);
Timur Tabi5e538ec2011-09-13 12:59:37 -0500456 } else {
457 if (synchronous) {
458 struct snd_pcm_runtime *first_runtime =
459 ssi_private->first_stream->runtime;
460 /*
461 * This is the second stream open, and we're in
462 * synchronous mode, so we need to impose sample
463 * sample size constraints. This is because STCCR is
464 * used for playback and capture in synchronous mode,
465 * so there's no way to specify different word
466 * lengths.
467 *
468 * Note that this can cause a race condition if the
469 * second stream is opened before the first stream is
470 * fully initialized. We provide some protection by
471 * checking to make sure the first stream is
472 * initialized, but it's not perfect. ALSA sometimes
473 * re-initializes the driver with a different sample
474 * rate or size. If the second stream is opened
475 * before the first stream has received its final
476 * parameters, then the second stream may be
477 * constrained to the wrong sample rate or size.
478 */
Fabio Estevam64d23072013-09-23 01:08:25 -0300479 if (first_runtime->sample_bits) {
480 snd_pcm_hw_constraint_minmax(substream->runtime,
481 SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
Timur Tabia454dad2009-03-05 17:23:37 -0600482 first_runtime->sample_bits,
483 first_runtime->sample_bits);
Fabio Estevam64d23072013-09-23 01:08:25 -0300484 }
Timur Tabi5e538ec2011-09-13 12:59:37 -0500485 }
Timur Tabibe41e942008-07-28 17:04:39 -0500486
487 ssi_private->second_stream = substream;
488 }
489
Timur Tabi17467f22008-01-11 18:15:26 +0100490 return 0;
491}
492
493/**
Timur Tabi85ef2372009-02-05 17:56:02 -0600494 * fsl_ssi_hw_params - program the sample size
Timur Tabi17467f22008-01-11 18:15:26 +0100495 *
496 * Most of the SSI registers have been programmed in the startup function,
497 * but the word length must be programmed here. Unfortunately, programming
498 * the SxCCR.WL bits requires the SSI to be temporarily disabled. This can
499 * cause a problem with supporting simultaneous playback and capture. If
500 * the SSI is already playing a stream, then that stream may be temporarily
501 * stopped when you start capture.
502 *
503 * Note: The SxCCR.DC and SxCCR.PM bits are only used if the SSI is the
504 * clock master.
505 */
Timur Tabi85ef2372009-02-05 17:56:02 -0600506static int fsl_ssi_hw_params(struct snd_pcm_substream *substream,
507 struct snd_pcm_hw_params *hw_params, struct snd_soc_dai *cpu_dai)
Timur Tabi17467f22008-01-11 18:15:26 +0100508{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000509 struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(cpu_dai);
Timur Tabi5e538ec2011-09-13 12:59:37 -0500510 struct ccsr_ssi __iomem *ssi = ssi_private->ssi;
511 unsigned int sample_size =
512 snd_pcm_format_width(params_format(hw_params));
513 u32 wl = CCSR_SSI_SxCCR_WL(sample_size);
Shawn Guodfa1a102012-03-16 16:56:42 +0800514 int enabled = read_ssi(&ssi->scr) & CCSR_SSI_SCR_SSIEN;
Timur Tabi17467f22008-01-11 18:15:26 +0100515
Timur Tabi5e538ec2011-09-13 12:59:37 -0500516 /*
517 * If we're in synchronous mode, and the SSI is already enabled,
518 * then STCCR is already set properly.
519 */
520 if (enabled && ssi_private->cpu_dai_drv.symmetric_rates)
521 return 0;
Timur Tabi17467f22008-01-11 18:15:26 +0100522
Timur Tabi5e538ec2011-09-13 12:59:37 -0500523 /*
524 * FIXME: The documentation says that SxCCR[WL] should not be
525 * modified while the SSI is enabled. The only time this can
526 * happen is if we're trying to do simultaneous playback and
527 * capture in asynchronous mode. Unfortunately, I have been enable
528 * to get that to work at all on the P1022DS. Therefore, we don't
529 * bother to disable/enable the SSI when setting SxCCR[WL], because
530 * the SSI will stop anyway. Maybe one day, this will get fixed.
531 */
Timur Tabi17467f22008-01-11 18:15:26 +0100532
Timur Tabi5e538ec2011-09-13 12:59:37 -0500533 /* In synchronous mode, the SSI uses STCCR for capture */
534 if ((substream->stream == SNDRV_PCM_STREAM_PLAYBACK) ||
535 ssi_private->cpu_dai_drv.symmetric_rates)
Shawn Guodfa1a102012-03-16 16:56:42 +0800536 write_ssi_mask(&ssi->stccr, CCSR_SSI_SxCCR_WL_MASK, wl);
Timur Tabi5e538ec2011-09-13 12:59:37 -0500537 else
Shawn Guodfa1a102012-03-16 16:56:42 +0800538 write_ssi_mask(&ssi->srccr, CCSR_SSI_SxCCR_WL_MASK, wl);
Timur Tabi17467f22008-01-11 18:15:26 +0100539
540 return 0;
541}
542
543/**
544 * fsl_ssi_trigger: start and stop the DMA transfer.
545 *
546 * This function is called by ALSA to start, stop, pause, and resume the DMA
547 * transfer of data.
548 *
549 * The DMA channel is in external master start and pause mode, which
550 * means the SSI completely controls the flow of data.
551 */
Mark Browndee89c42008-11-18 22:11:38 +0000552static int fsl_ssi_trigger(struct snd_pcm_substream *substream, int cmd,
553 struct snd_soc_dai *dai)
Timur Tabi17467f22008-01-11 18:15:26 +0100554{
555 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000556 struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(rtd->cpu_dai);
Timur Tabi17467f22008-01-11 18:15:26 +0100557 struct ccsr_ssi __iomem *ssi = ssi_private->ssi;
Michael Grzeschik9b443e32013-08-19 17:06:00 +0200558 unsigned int sier_bits;
559
560 /*
561 * Enable only the interrupts and DMA requests
562 * that are needed for the channel. As the fiq
563 * is polling for this bits, we have to ensure
564 * that this are aligned with the preallocated
565 * buffers
566 */
567
568 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
569 if (ssi_private->use_dma)
570 sier_bits = SIER_FLAGS;
571 else
572 sier_bits = CCSR_SSI_SIER_TIE | CCSR_SSI_SIER_TFE0_EN;
573 } else {
574 if (ssi_private->use_dma)
575 sier_bits = SIER_FLAGS;
576 else
577 sier_bits = CCSR_SSI_SIER_RIE | CCSR_SSI_SIER_RFF0_EN;
578 }
Timur Tabi17467f22008-01-11 18:15:26 +0100579
580 switch (cmd) {
581 case SNDRV_PCM_TRIGGER_START:
Timur Tabi17467f22008-01-11 18:15:26 +0100582 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Timur Tabia4d11fe2009-03-25 18:20:37 -0500583 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Shawn Guodfa1a102012-03-16 16:56:42 +0800584 write_ssi_mask(&ssi->scr, 0,
Timur Tabibe41e942008-07-28 17:04:39 -0500585 CCSR_SSI_SCR_SSIEN | CCSR_SSI_SCR_TE);
Timur Tabia4d11fe2009-03-25 18:20:37 -0500586 else
Shawn Guodfa1a102012-03-16 16:56:42 +0800587 write_ssi_mask(&ssi->scr, 0,
Timur Tabibe41e942008-07-28 17:04:39 -0500588 CCSR_SSI_SCR_SSIEN | CCSR_SSI_SCR_RE);
Timur Tabi17467f22008-01-11 18:15:26 +0100589 break;
590
591 case SNDRV_PCM_TRIGGER_STOP:
Timur Tabi17467f22008-01-11 18:15:26 +0100592 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
593 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Shawn Guodfa1a102012-03-16 16:56:42 +0800594 write_ssi_mask(&ssi->scr, CCSR_SSI_SCR_TE, 0);
Timur Tabi17467f22008-01-11 18:15:26 +0100595 else
Shawn Guodfa1a102012-03-16 16:56:42 +0800596 write_ssi_mask(&ssi->scr, CCSR_SSI_SCR_RE, 0);
Nicolin Chenb2c119b2013-07-10 18:43:54 +0800597
Markus Pargmanncd7f0292013-08-19 17:05:58 +0200598 if (!ssi_private->imx_ac97 && (read_ssi(&ssi->scr) &
599 (CCSR_SSI_SCR_TE | CCSR_SSI_SCR_RE)) == 0)
Nicolin Chenb2c119b2013-07-10 18:43:54 +0800600 write_ssi_mask(&ssi->scr, CCSR_SSI_SCR_SSIEN, 0);
Timur Tabi17467f22008-01-11 18:15:26 +0100601 break;
602
603 default:
604 return -EINVAL;
605 }
606
Michael Grzeschik9b443e32013-08-19 17:06:00 +0200607 write_ssi(sier_bits, &ssi->sier);
608
Timur Tabi17467f22008-01-11 18:15:26 +0100609 return 0;
610}
611
612/**
613 * fsl_ssi_shutdown: shutdown the SSI
614 *
615 * Shutdown the SSI if there are no other substreams open.
616 */
Mark Browndee89c42008-11-18 22:11:38 +0000617static void fsl_ssi_shutdown(struct snd_pcm_substream *substream,
618 struct snd_soc_dai *dai)
Timur Tabi17467f22008-01-11 18:15:26 +0100619{
620 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000621 struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(rtd->cpu_dai);
Timur Tabi17467f22008-01-11 18:15:26 +0100622
Timur Tabibe41e942008-07-28 17:04:39 -0500623 if (ssi_private->first_stream == substream)
624 ssi_private->first_stream = ssi_private->second_stream;
625
626 ssi_private->second_stream = NULL;
Timur Tabi17467f22008-01-11 18:15:26 +0100627}
628
Lars-Peter Clausenfc8ba7f2013-04-15 19:19:58 +0200629static int fsl_ssi_dai_probe(struct snd_soc_dai *dai)
630{
631 struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(dai);
632
Markus Pargmannde623ec2013-07-27 13:31:53 +0200633 if (ssi_private->ssi_on_imx && ssi_private->use_dma) {
Lars-Peter Clausenfc8ba7f2013-04-15 19:19:58 +0200634 dai->playback_dma_data = &ssi_private->dma_params_tx;
635 dai->capture_dma_data = &ssi_private->dma_params_rx;
636 }
637
638 return 0;
639}
640
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100641static const struct snd_soc_dai_ops fsl_ssi_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800642 .startup = fsl_ssi_startup,
643 .hw_params = fsl_ssi_hw_params,
644 .shutdown = fsl_ssi_shutdown,
645 .trigger = fsl_ssi_trigger,
Eric Miao6335d052009-03-03 09:41:00 +0800646};
647
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000648/* Template for the CPU dai driver structure */
649static struct snd_soc_dai_driver fsl_ssi_dai_template = {
Lars-Peter Clausenfc8ba7f2013-04-15 19:19:58 +0200650 .probe = fsl_ssi_dai_probe,
Timur Tabi17467f22008-01-11 18:15:26 +0100651 .playback = {
652 /* The SSI does not support monaural audio. */
653 .channels_min = 2,
654 .channels_max = 2,
655 .rates = FSLSSI_I2S_RATES,
656 .formats = FSLSSI_I2S_FORMATS,
657 },
658 .capture = {
659 .channels_min = 2,
660 .channels_max = 2,
661 .rates = FSLSSI_I2S_RATES,
662 .formats = FSLSSI_I2S_FORMATS,
663 },
Eric Miao6335d052009-03-03 09:41:00 +0800664 .ops = &fsl_ssi_dai_ops,
Timur Tabi17467f22008-01-11 18:15:26 +0100665};
666
Kuninori Morimoto3580aa12013-03-21 03:32:04 -0700667static const struct snd_soc_component_driver fsl_ssi_component = {
668 .name = "fsl-ssi",
669};
670
Markus Pargmanncd7f0292013-08-19 17:05:58 +0200671/**
672 * fsl_ssi_ac97_trigger: start and stop the AC97 receive/transmit.
673 *
674 * This function is called by ALSA to start, stop, pause, and resume the
675 * transfer of data.
676 */
677static int fsl_ssi_ac97_trigger(struct snd_pcm_substream *substream, int cmd,
678 struct snd_soc_dai *dai)
679{
680 struct snd_soc_pcm_runtime *rtd = substream->private_data;
681 struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(
682 rtd->cpu_dai);
683 struct ccsr_ssi __iomem *ssi = ssi_private->ssi;
684
685 switch (cmd) {
686 case SNDRV_PCM_TRIGGER_START:
687 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
688 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
689 write_ssi_mask(&ssi->sier, 0, CCSR_SSI_SIER_TIE |
690 CCSR_SSI_SIER_TFE0_EN);
691 else
692 write_ssi_mask(&ssi->sier, 0, CCSR_SSI_SIER_RIE |
693 CCSR_SSI_SIER_RFF0_EN);
694 break;
695
696 case SNDRV_PCM_TRIGGER_STOP:
697 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
698 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
699 write_ssi_mask(&ssi->sier, CCSR_SSI_SIER_TIE |
700 CCSR_SSI_SIER_TFE0_EN, 0);
701 else
702 write_ssi_mask(&ssi->sier, CCSR_SSI_SIER_RIE |
703 CCSR_SSI_SIER_RFF0_EN, 0);
704 break;
705
706 default:
707 return -EINVAL;
708 }
709
710 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
711 write_ssi(CCSR_SSI_SOR_TX_CLR, &ssi->sor);
712 else
713 write_ssi(CCSR_SSI_SOR_RX_CLR, &ssi->sor);
714
715 return 0;
716}
717
718static const struct snd_soc_dai_ops fsl_ssi_ac97_dai_ops = {
719 .startup = fsl_ssi_startup,
720 .shutdown = fsl_ssi_shutdown,
721 .trigger = fsl_ssi_ac97_trigger,
722};
723
724static struct snd_soc_dai_driver fsl_ssi_ac97_dai = {
725 .ac97_control = 1,
726 .playback = {
727 .stream_name = "AC97 Playback",
728 .channels_min = 2,
729 .channels_max = 2,
730 .rates = SNDRV_PCM_RATE_8000_48000,
731 .formats = SNDRV_PCM_FMTBIT_S16_LE,
732 },
733 .capture = {
734 .stream_name = "AC97 Capture",
735 .channels_min = 2,
736 .channels_max = 2,
737 .rates = SNDRV_PCM_RATE_48000,
738 .formats = SNDRV_PCM_FMTBIT_S16_LE,
739 },
740 .ops = &fsl_ssi_ac97_dai_ops,
741};
742
743
744static struct fsl_ssi_private *fsl_ac97_data;
745
746static void fsl_ssi_ac97_init(void)
747{
748 fsl_ssi_setup(fsl_ac97_data);
749}
750
Sachin Kamata851a2b2013-09-13 15:22:17 +0530751static void fsl_ssi_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
Markus Pargmanncd7f0292013-08-19 17:05:58 +0200752 unsigned short val)
753{
754 struct ccsr_ssi *ssi = fsl_ac97_data->ssi;
755 unsigned int lreg;
756 unsigned int lval;
757
758 if (reg > 0x7f)
759 return;
760
761
762 lreg = reg << 12;
763 write_ssi(lreg, &ssi->sacadd);
764
765 lval = val << 4;
766 write_ssi(lval , &ssi->sacdat);
767
768 write_ssi_mask(&ssi->sacnt, CCSR_SSI_SACNT_RDWR_MASK,
769 CCSR_SSI_SACNT_WR);
770 udelay(100);
771}
772
Sachin Kamata851a2b2013-09-13 15:22:17 +0530773static unsigned short fsl_ssi_ac97_read(struct snd_ac97 *ac97,
Markus Pargmanncd7f0292013-08-19 17:05:58 +0200774 unsigned short reg)
775{
776 struct ccsr_ssi *ssi = fsl_ac97_data->ssi;
777
778 unsigned short val = -1;
779 unsigned int lreg;
780
781 lreg = (reg & 0x7f) << 12;
782 write_ssi(lreg, &ssi->sacadd);
783 write_ssi_mask(&ssi->sacnt, CCSR_SSI_SACNT_RDWR_MASK,
784 CCSR_SSI_SACNT_RD);
785
786 udelay(100);
787
788 val = (read_ssi(&ssi->sacdat) >> 4) & 0xffff;
789
790 return val;
791}
792
793static struct snd_ac97_bus_ops fsl_ssi_ac97_ops = {
794 .read = fsl_ssi_ac97_read,
795 .write = fsl_ssi_ac97_write,
796};
797
Timur Tabid5a908b2009-03-26 11:42:38 -0500798/* Show the statistics of a flag only if its interrupt is enabled. The
799 * compiler will optimze this code to a no-op if the interrupt is not
800 * enabled.
801 */
802#define SIER_SHOW(flag, name) \
803 do { \
804 if (SIER_FLAGS & CCSR_SSI_SIER_##flag) \
805 length += sprintf(buf + length, #name "=%u\n", \
806 ssi_private->stats.name); \
807 } while (0)
808
809
Timur Tabi17467f22008-01-11 18:15:26 +0100810/**
811 * fsl_sysfs_ssi_show: display SSI statistics
812 *
Timur Tabid5a908b2009-03-26 11:42:38 -0500813 * Display the statistics for the current SSI device. To avoid confusion,
814 * we only show those counts that are enabled.
Timur Tabi17467f22008-01-11 18:15:26 +0100815 */
816static ssize_t fsl_sysfs_ssi_show(struct device *dev,
817 struct device_attribute *attr, char *buf)
818{
819 struct fsl_ssi_private *ssi_private =
Timur Tabid5a908b2009-03-26 11:42:38 -0500820 container_of(attr, struct fsl_ssi_private, dev_attr);
821 ssize_t length = 0;
Timur Tabi17467f22008-01-11 18:15:26 +0100822
Timur Tabid5a908b2009-03-26 11:42:38 -0500823 SIER_SHOW(RFRC_EN, rfrc);
824 SIER_SHOW(TFRC_EN, tfrc);
825 SIER_SHOW(CMDAU_EN, cmdau);
826 SIER_SHOW(CMDDU_EN, cmddu);
827 SIER_SHOW(RXT_EN, rxt);
828 SIER_SHOW(RDR1_EN, rdr1);
829 SIER_SHOW(RDR0_EN, rdr0);
830 SIER_SHOW(TDE1_EN, tde1);
831 SIER_SHOW(TDE0_EN, tde0);
832 SIER_SHOW(ROE1_EN, roe1);
833 SIER_SHOW(ROE0_EN, roe0);
834 SIER_SHOW(TUE1_EN, tue1);
835 SIER_SHOW(TUE0_EN, tue0);
836 SIER_SHOW(TFS_EN, tfs);
837 SIER_SHOW(RFS_EN, rfs);
838 SIER_SHOW(TLS_EN, tls);
839 SIER_SHOW(RLS_EN, rls);
840 SIER_SHOW(RFF1_EN, rff1);
841 SIER_SHOW(RFF0_EN, rff0);
842 SIER_SHOW(TFE1_EN, tfe1);
843 SIER_SHOW(TFE0_EN, tfe0);
Timur Tabi17467f22008-01-11 18:15:26 +0100844
845 return length;
846}
847
848/**
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000849 * Make every character in a string lower-case
Timur Tabi17467f22008-01-11 18:15:26 +0100850 */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000851static void make_lowercase(char *s)
Timur Tabi17467f22008-01-11 18:15:26 +0100852{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000853 char *p = s;
854 char c;
855
856 while ((c = *p)) {
857 if ((c >= 'A') && (c <= 'Z'))
858 *p = c + ('a' - 'A');
859 p++;
860 }
861}
862
Bill Pembertona0a3d512012-12-07 09:26:16 -0500863static int fsl_ssi_probe(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000864{
Timur Tabi17467f22008-01-11 18:15:26 +0100865 struct fsl_ssi_private *ssi_private;
866 int ret = 0;
Timur Tabi87a06322010-08-03 17:55:28 -0500867 struct device_attribute *dev_attr = NULL;
Timur Tabi38fec722010-08-19 15:26:58 -0500868 struct device_node *np = pdev->dev.of_node;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000869 const char *p, *sprop;
Timur Tabi8e9d8692010-08-06 12:16:12 -0500870 const uint32_t *iprop;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000871 struct resource res;
872 char name[64];
Lars-Peter Clausen312bb4f2013-03-22 14:12:12 +0100873 bool shared;
Markus Pargmanncd7f0292013-08-19 17:05:58 +0200874 bool ac97 = false;
Timur Tabi17467f22008-01-11 18:15:26 +0100875
Timur Tabiff713342010-08-04 17:51:08 -0500876 /* SSIs that are not connected on the board should have a
877 * status = "disabled"
878 * property in their device tree nodes.
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000879 */
Timur Tabiff713342010-08-04 17:51:08 -0500880 if (!of_device_is_available(np))
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000881 return -ENODEV;
882
883 /* We only support the SSI in "I2S Slave" mode */
884 sprop = of_get_property(np, "fsl,mode", NULL);
Markus Pargmanncd7f0292013-08-19 17:05:58 +0200885 if (!sprop) {
886 dev_err(&pdev->dev, "fsl,mode property is necessary\n");
887 return -EINVAL;
888 }
889 if (!strcmp(sprop, "ac97-slave")) {
890 ac97 = true;
891 } else if (strcmp(sprop, "i2s-slave")) {
Timur Tabi38fec722010-08-19 15:26:58 -0500892 dev_notice(&pdev->dev, "mode %s is unsupported\n", sprop);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000893 return -ENODEV;
Timur Tabi17467f22008-01-11 18:15:26 +0100894 }
Timur Tabi17467f22008-01-11 18:15:26 +0100895
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000896 /* The DAI name is the last part of the full name of the node. */
897 p = strrchr(np->full_name, '/') + 1;
Fabio Estevamb0a47472013-07-17 02:00:38 -0300898 ssi_private = devm_kzalloc(&pdev->dev, sizeof(*ssi_private) + strlen(p),
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000899 GFP_KERNEL);
900 if (!ssi_private) {
Timur Tabi38fec722010-08-19 15:26:58 -0500901 dev_err(&pdev->dev, "could not allocate DAI object\n");
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000902 return -ENOMEM;
903 }
Timur Tabi17467f22008-01-11 18:15:26 +0100904
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000905 strcpy(ssi_private->name, p);
Timur Tabi17467f22008-01-11 18:15:26 +0100906
Markus Pargmannde623ec2013-07-27 13:31:53 +0200907 ssi_private->use_dma = !of_property_read_bool(np,
908 "fsl,fiq-stream-filter");
909
Markus Pargmanncd7f0292013-08-19 17:05:58 +0200910 if (ac97) {
911 memcpy(&ssi_private->cpu_dai_drv, &fsl_ssi_ac97_dai,
912 sizeof(fsl_ssi_ac97_dai));
913
914 fsl_ac97_data = ssi_private;
915 ssi_private->imx_ac97 = true;
916
917 snd_soc_set_ac97_ops_of_reset(&fsl_ssi_ac97_ops, pdev);
918 } else {
919 /* Initialize this copy of the CPU DAI driver structure */
920 memcpy(&ssi_private->cpu_dai_drv, &fsl_ssi_dai_template,
921 sizeof(fsl_ssi_dai_template));
922 }
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000923 ssi_private->cpu_dai_drv.name = ssi_private->name;
924
925 /* Get the addresses and IRQ */
926 ret = of_address_to_resource(np, 0, &res);
927 if (ret) {
Timur Tabi38fec722010-08-19 15:26:58 -0500928 dev_err(&pdev->dev, "could not determine device resources\n");
Fabio Estevamb0a47472013-07-17 02:00:38 -0300929 return ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000930 }
Timur Tabi147dfe92011-06-08 15:02:55 -0500931 ssi_private->ssi = of_iomap(np, 0);
932 if (!ssi_private->ssi) {
933 dev_err(&pdev->dev, "could not map device resources\n");
Fabio Estevamb0a47472013-07-17 02:00:38 -0300934 return -ENOMEM;
Timur Tabi147dfe92011-06-08 15:02:55 -0500935 }
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000936 ssi_private->ssi_phys = res.start;
Timur Tabi1fab6ca2011-08-16 18:47:45 -0400937
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000938 ssi_private->irq = irq_of_parse_and_map(np, 0);
Chen Gangd60336e2013-09-23 11:36:21 +0800939 if (!ssi_private->irq) {
Timur Tabi1fab6ca2011-08-16 18:47:45 -0400940 dev_err(&pdev->dev, "no irq for node %s\n", np->full_name);
Fabio Estevamb0a47472013-07-17 02:00:38 -0300941 return -ENXIO;
Timur Tabi1fab6ca2011-08-16 18:47:45 -0400942 }
943
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000944 /* Are the RX and the TX clocks locked? */
Timur Tabi5e538ec2011-09-13 12:59:37 -0500945 if (!of_find_property(np, "fsl,ssi-asynchronous", NULL))
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000946 ssi_private->cpu_dai_drv.symmetric_rates = 1;
Timur Tabi17467f22008-01-11 18:15:26 +0100947
Timur Tabi8e9d8692010-08-06 12:16:12 -0500948 /* Determine the FIFO depth. */
949 iprop = of_get_property(np, "fsl,fifo-depth", NULL);
950 if (iprop)
Timur Tabi147dfe92011-06-08 15:02:55 -0500951 ssi_private->fifo_depth = be32_to_cpup(iprop);
Timur Tabi8e9d8692010-08-06 12:16:12 -0500952 else
953 /* Older 8610 DTs didn't have the fifo-depth property */
954 ssi_private->fifo_depth = 8;
955
Shawn Guo09ce1112012-03-16 16:56:43 +0800956 if (of_device_is_compatible(pdev->dev.of_node, "fsl,imx21-ssi")) {
957 u32 dma_events[2];
958 ssi_private->ssi_on_imx = true;
Shawn Guo95cd98f2012-03-29 10:53:41 +0800959
Fabio Estevamb0a47472013-07-17 02:00:38 -0300960 ssi_private->clk = devm_clk_get(&pdev->dev, NULL);
Shawn Guo95cd98f2012-03-29 10:53:41 +0800961 if (IS_ERR(ssi_private->clk)) {
962 ret = PTR_ERR(ssi_private->clk);
963 dev_err(&pdev->dev, "could not get clock: %d\n", ret);
Fabio Estevamb0a47472013-07-17 02:00:38 -0300964 goto error_irqmap;
Shawn Guo95cd98f2012-03-29 10:53:41 +0800965 }
Fabio Estevamede32d32013-07-17 02:00:39 -0300966 ret = clk_prepare_enable(ssi_private->clk);
967 if (ret) {
968 dev_err(&pdev->dev, "clk_prepare_enable failed: %d\n",
969 ret);
970 goto error_irqmap;
971 }
Shawn Guo95cd98f2012-03-29 10:53:41 +0800972
Shawn Guo09ce1112012-03-16 16:56:43 +0800973 /*
974 * We have burstsize be "fifo_depth - 2" to match the SSI
975 * watermark setting in fsl_ssi_startup().
976 */
Lars-Peter Clausena8909c92013-04-03 11:06:04 +0200977 ssi_private->dma_params_tx.maxburst =
Shawn Guo09ce1112012-03-16 16:56:43 +0800978 ssi_private->fifo_depth - 2;
Lars-Peter Clausena8909c92013-04-03 11:06:04 +0200979 ssi_private->dma_params_rx.maxburst =
Shawn Guo09ce1112012-03-16 16:56:43 +0800980 ssi_private->fifo_depth - 2;
Lars-Peter Clausena8909c92013-04-03 11:06:04 +0200981 ssi_private->dma_params_tx.addr =
Shawn Guo09ce1112012-03-16 16:56:43 +0800982 ssi_private->ssi_phys + offsetof(struct ccsr_ssi, stx0);
Lars-Peter Clausena8909c92013-04-03 11:06:04 +0200983 ssi_private->dma_params_rx.addr =
Shawn Guo09ce1112012-03-16 16:56:43 +0800984 ssi_private->ssi_phys + offsetof(struct ccsr_ssi, srx0);
Lars-Peter Clausena8909c92013-04-03 11:06:04 +0200985 ssi_private->dma_params_tx.filter_data =
986 &ssi_private->filter_data_tx;
987 ssi_private->dma_params_rx.filter_data =
988 &ssi_private->filter_data_rx;
Markus Pargmann3a5e5172013-07-27 13:31:54 +0200989 if (!of_property_read_bool(pdev->dev.of_node, "dmas") &&
990 ssi_private->use_dma) {
991 /*
992 * FIXME: This is a temporary solution until all
993 * necessary dma drivers support the generic dma
994 * bindings.
995 */
996 ret = of_property_read_u32_array(pdev->dev.of_node,
Shawn Guo09ce1112012-03-16 16:56:43 +0800997 "fsl,ssi-dma-events", dma_events, 2);
Markus Pargmann3a5e5172013-07-27 13:31:54 +0200998 if (ret && ssi_private->use_dma) {
999 dev_err(&pdev->dev, "could not get dma events but fsl-ssi is configured to use DMA\n");
1000 goto error_clk;
1001 }
Shawn Guo09ce1112012-03-16 16:56:43 +08001002 }
Shawn Guob46b3732012-03-28 15:34:56 +08001003
Lars-Peter Clausen312bb4f2013-03-22 14:12:12 +01001004 shared = of_device_is_compatible(of_get_parent(np),
1005 "fsl,spba-bus");
1006
Lars-Peter Clausena8909c92013-04-03 11:06:04 +02001007 imx_pcm_dma_params_init_data(&ssi_private->filter_data_tx,
Nicolin Chen32bd8cd2013-07-25 17:41:41 +08001008 dma_events[0], shared ? IMX_DMATYPE_SSI_SP : IMX_DMATYPE_SSI);
Lars-Peter Clausena8909c92013-04-03 11:06:04 +02001009 imx_pcm_dma_params_init_data(&ssi_private->filter_data_rx,
Nicolin Chen32bd8cd2013-07-25 17:41:41 +08001010 dma_events[1], shared ? IMX_DMATYPE_SSI_SP : IMX_DMATYPE_SSI);
Michael Grzeschikf0377082013-08-19 17:06:01 +02001011 } else if (ssi_private->use_dma) {
1012 /* The 'name' should not have any slashes in it. */
1013 ret = devm_request_irq(&pdev->dev, ssi_private->irq,
1014 fsl_ssi_isr, 0, ssi_private->name,
1015 ssi_private);
1016 if (ret < 0) {
1017 dev_err(&pdev->dev, "could not claim irq %u\n",
1018 ssi_private->irq);
1019 goto error_irqmap;
1020 }
Shawn Guo09ce1112012-03-16 16:56:43 +08001021 }
1022
Timur Tabi17467f22008-01-11 18:15:26 +01001023 /* Initialize the the device_attribute structure */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001024 dev_attr = &ssi_private->dev_attr;
Timur Tabi0f768a72011-11-14 16:35:26 -06001025 sysfs_attr_init(&dev_attr->attr);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001026 dev_attr->attr.name = "statistics";
Timur Tabi17467f22008-01-11 18:15:26 +01001027 dev_attr->attr.mode = S_IRUGO;
1028 dev_attr->show = fsl_sysfs_ssi_show;
1029
Timur Tabi38fec722010-08-19 15:26:58 -05001030 ret = device_create_file(&pdev->dev, dev_attr);
Timur Tabi17467f22008-01-11 18:15:26 +01001031 if (ret) {
Timur Tabi38fec722010-08-19 15:26:58 -05001032 dev_err(&pdev->dev, "could not create sysfs %s file\n",
Timur Tabi17467f22008-01-11 18:15:26 +01001033 ssi_private->dev_attr.attr.name);
Fabio Estevamb0a47472013-07-17 02:00:38 -03001034 goto error_clk;
Timur Tabi17467f22008-01-11 18:15:26 +01001035 }
1036
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001037 /* Register with ASoC */
Timur Tabi38fec722010-08-19 15:26:58 -05001038 dev_set_drvdata(&pdev->dev, ssi_private);
Mark Brown3f4b7832008-12-03 19:26:35 +00001039
Kuninori Morimoto3580aa12013-03-21 03:32:04 -07001040 ret = snd_soc_register_component(&pdev->dev, &fsl_ssi_component,
1041 &ssi_private->cpu_dai_drv, 1);
Timur Tabi87a06322010-08-03 17:55:28 -05001042 if (ret) {
Timur Tabi38fec722010-08-19 15:26:58 -05001043 dev_err(&pdev->dev, "failed to register DAI: %d\n", ret);
Timur Tabi1fab6ca2011-08-16 18:47:45 -04001044 goto error_dev;
Mark Brown3f4b7832008-12-03 19:26:35 +00001045 }
Timur Tabi17467f22008-01-11 18:15:26 +01001046
Shawn Guo09ce1112012-03-16 16:56:43 +08001047 if (ssi_private->ssi_on_imx) {
Markus Pargmannde623ec2013-07-27 13:31:53 +02001048 if (!ssi_private->use_dma) {
1049
1050 /*
1051 * Some boards use an incompatible codec. To get it
1052 * working, we are using imx-fiq-pcm-audio, that
1053 * can handle those codecs. DMA is not possible in this
1054 * situation.
1055 */
1056
1057 ssi_private->fiq_params.irq = ssi_private->irq;
1058 ssi_private->fiq_params.base = ssi_private->ssi;
1059 ssi_private->fiq_params.dma_params_rx =
1060 &ssi_private->dma_params_rx;
1061 ssi_private->fiq_params.dma_params_tx =
1062 &ssi_private->dma_params_tx;
1063
1064 ret = imx_pcm_fiq_init(pdev, &ssi_private->fiq_params);
1065 if (ret)
1066 goto error_dev;
1067 } else {
1068 ret = imx_pcm_dma_init(pdev);
1069 if (ret)
1070 goto error_dev;
1071 }
Shawn Guo09ce1112012-03-16 16:56:43 +08001072 }
1073
1074 /*
1075 * If codec-handle property is missing from SSI node, we assume
1076 * that the machine driver uses new binding which does not require
1077 * SSI driver to trigger machine driver's probe.
1078 */
1079 if (!of_get_property(np, "codec-handle", NULL)) {
1080 ssi_private->new_binding = true;
1081 goto done;
1082 }
1083
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001084 /* Trigger the machine driver's probe function. The platform driver
Shawn Guo2b81ec62012-03-09 00:59:46 +08001085 * name of the machine driver is taken from /compatible property of the
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001086 * device tree. We also pass the address of the CPU DAI driver
1087 * structure.
1088 */
Shawn Guo2b81ec62012-03-09 00:59:46 +08001089 sprop = of_get_property(of_find_node_by_path("/"), "compatible", NULL);
1090 /* Sometimes the compatible name has a "fsl," prefix, so we strip it. */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001091 p = strrchr(sprop, ',');
1092 if (p)
1093 sprop = p + 1;
1094 snprintf(name, sizeof(name), "snd-soc-%s", sprop);
1095 make_lowercase(name);
1096
1097 ssi_private->pdev =
Timur Tabi38fec722010-08-19 15:26:58 -05001098 platform_device_register_data(&pdev->dev, name, 0, NULL, 0);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001099 if (IS_ERR(ssi_private->pdev)) {
1100 ret = PTR_ERR(ssi_private->pdev);
Timur Tabi38fec722010-08-19 15:26:58 -05001101 dev_err(&pdev->dev, "failed to register platform: %d\n", ret);
Timur Tabi1fab6ca2011-08-16 18:47:45 -04001102 goto error_dai;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001103 }
1104
Shawn Guo09ce1112012-03-16 16:56:43 +08001105done:
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001106 if (ssi_private->imx_ac97)
1107 fsl_ssi_ac97_init();
1108
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001109 return 0;
Timur Tabi87a06322010-08-03 17:55:28 -05001110
Timur Tabi1fab6ca2011-08-16 18:47:45 -04001111error_dai:
Kuninori Morimoto3580aa12013-03-21 03:32:04 -07001112 snd_soc_unregister_component(&pdev->dev);
Timur Tabi1fab6ca2011-08-16 18:47:45 -04001113
1114error_dev:
Timur Tabi1fab6ca2011-08-16 18:47:45 -04001115 device_remove_file(&pdev->dev, dev_attr);
1116
Shawn Guo95cd98f2012-03-29 10:53:41 +08001117error_clk:
Fabio Estevamb0a47472013-07-17 02:00:38 -03001118 if (ssi_private->ssi_on_imx)
Shawn Guo95cd98f2012-03-29 10:53:41 +08001119 clk_disable_unprepare(ssi_private->clk);
Timur Tabi1fab6ca2011-08-16 18:47:45 -04001120
1121error_irqmap:
Timur Tabi87a06322010-08-03 17:55:28 -05001122 irq_dispose_mapping(ssi_private->irq);
Timur Tabi1fab6ca2011-08-16 18:47:45 -04001123
Timur Tabi87a06322010-08-03 17:55:28 -05001124 return ret;
Timur Tabi17467f22008-01-11 18:15:26 +01001125}
Timur Tabi17467f22008-01-11 18:15:26 +01001126
Timur Tabi38fec722010-08-19 15:26:58 -05001127static int fsl_ssi_remove(struct platform_device *pdev)
Timur Tabi17467f22008-01-11 18:15:26 +01001128{
Timur Tabi38fec722010-08-19 15:26:58 -05001129 struct fsl_ssi_private *ssi_private = dev_get_drvdata(&pdev->dev);
Timur Tabi17467f22008-01-11 18:15:26 +01001130
Shawn Guo09ce1112012-03-16 16:56:43 +08001131 if (!ssi_private->new_binding)
1132 platform_device_unregister(ssi_private->pdev);
Kuninori Morimoto3580aa12013-03-21 03:32:04 -07001133 snd_soc_unregister_component(&pdev->dev);
Fabio Estevam0783e642013-08-17 18:13:00 -03001134 device_remove_file(&pdev->dev, &ssi_private->dev_attr);
1135 if (ssi_private->ssi_on_imx)
1136 clk_disable_unprepare(ssi_private->clk);
1137 irq_dispose_mapping(ssi_private->irq);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001138
1139 return 0;
Timur Tabi17467f22008-01-11 18:15:26 +01001140}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001141
1142static const struct of_device_id fsl_ssi_ids[] = {
1143 { .compatible = "fsl,mpc8610-ssi", },
Shawn Guo09ce1112012-03-16 16:56:43 +08001144 { .compatible = "fsl,imx21-ssi", },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001145 {}
1146};
1147MODULE_DEVICE_TABLE(of, fsl_ssi_ids);
1148
Grant Likelyf07eb222011-02-22 21:05:04 -07001149static struct platform_driver fsl_ssi_driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001150 .driver = {
1151 .name = "fsl-ssi-dai",
1152 .owner = THIS_MODULE,
1153 .of_match_table = fsl_ssi_ids,
1154 },
1155 .probe = fsl_ssi_probe,
1156 .remove = fsl_ssi_remove,
1157};
Timur Tabi17467f22008-01-11 18:15:26 +01001158
Axel Linba0a7e02011-11-25 10:10:55 +08001159module_platform_driver(fsl_ssi_driver);
Timur Tabia454dad2009-03-05 17:23:37 -06001160
Fabio Estevamf3142802013-07-20 16:16:01 -03001161MODULE_ALIAS("platform:fsl-ssi-dai");
Timur Tabi17467f22008-01-11 18:15:26 +01001162MODULE_AUTHOR("Timur Tabi <timur@freescale.com>");
1163MODULE_DESCRIPTION("Freescale Synchronous Serial Interface (SSI) ASoC Driver");
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001164MODULE_LICENSE("GPL v2");