blob: 5e6c89e1d5ebced42ae4e95a9bef066c97455f90 [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/pagemap.h>
23#include <linux/agp_backend.h>
Chris Wilsonbdb8b972010-12-22 11:37:09 +000024#include <linux/delay.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020025#include <asm/smp.h>
26#include "agp.h"
27#include "intel-agp.h"
Daniel Vetter0ade6382010-08-24 22:18:41 +020028#include <drm/intel-gtt.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020029
Daniel Vetterf51b7662010-04-14 00:29:52 +020030/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
Suresh Siddhad3f13812011-08-23 17:05:25 -070033 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
Daniel Vetterf51b7662010-04-14 00:29:52 +020034 * Only newer chipsets need to bother with this, of course.
35 */
Suresh Siddhad3f13812011-08-23 17:05:25 -070036#ifdef CONFIG_INTEL_IOMMU
Daniel Vetterf51b7662010-04-14 00:29:52 +020037#define USE_PCI_DMA_API 1
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020038#else
39#define USE_PCI_DMA_API 0
Daniel Vetterf51b7662010-04-14 00:29:52 +020040#endif
41
Daniel Vetter1a997ff2010-09-08 21:18:53 +020042struct intel_gtt_driver {
43 unsigned int gen : 8;
44 unsigned int is_g33 : 1;
45 unsigned int is_pineview : 1;
46 unsigned int is_ironlake : 1;
Chris Wilson100519e2010-10-31 10:37:02 +000047 unsigned int has_pgtbl_enable : 1;
Daniel Vetter22533b42010-09-12 16:38:55 +020048 unsigned int dma_mask_size : 8;
Daniel Vetter73800422010-08-29 17:29:50 +020049 /* Chipset specific GTT setup */
50 int (*setup)(void);
Daniel Vetterae83dd52010-09-12 17:11:15 +020051 /* This should undo anything done in ->setup() save the unmapping
52 * of the mmio register file, that's done in the generic code. */
53 void (*cleanup)(void);
Daniel Vetter351bb272010-09-07 22:41:04 +020054 void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
55 /* Flags is a more or less chipset specific opaque value.
56 * For chipsets that need to support old ums (non-gem) code, this
57 * needs to be identical to the various supported agp memory types! */
Daniel Vetter5cbecaf2010-09-11 21:31:04 +020058 bool (*check_flags)(unsigned int flags);
Daniel Vetter1b263f22010-09-12 00:27:24 +020059 void (*chipset_flush)(void);
Daniel Vetter1a997ff2010-09-08 21:18:53 +020060};
61
Daniel Vetterf51b7662010-04-14 00:29:52 +020062static struct _intel_private {
Daniel Vetter0ade6382010-08-24 22:18:41 +020063 struct intel_gtt base;
Daniel Vetter1a997ff2010-09-08 21:18:53 +020064 const struct intel_gtt_driver *driver;
Daniel Vetterf51b7662010-04-14 00:29:52 +020065 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +020066 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +020067 u8 __iomem *registers;
Daniel Vetterf67eab62010-08-29 17:27:36 +020068 phys_addr_t gtt_bus_addr;
Daniel Vetterb3eafc52010-09-23 20:04:17 +020069 u32 PGETBL_save;
Daniel Vetterf51b7662010-04-14 00:29:52 +020070 u32 __iomem *gtt; /* I915G */
Chris Wilsonbee4a182011-01-21 10:54:32 +000071 bool clear_fake_agp; /* on first access via agp, fill with scratch */
Daniel Vetterf51b7662010-04-14 00:29:52 +020072 int num_dcache_entries;
Chris Wilsonbdb8b972010-12-22 11:37:09 +000073 void __iomem *i9xx_flush_page;
Daniel Vetter820647b2010-11-05 13:30:14 +010074 char *i81x_gtt_table;
Daniel Vetterf51b7662010-04-14 00:29:52 +020075 struct resource ifp_resource;
76 int resource_valid;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020077 struct page *scratch_page;
Daniel Vetterf51b7662010-04-14 00:29:52 +020078} intel_private;
79
Daniel Vetter1a997ff2010-09-08 21:18:53 +020080#define INTEL_GTT_GEN intel_private.driver->gen
81#define IS_G33 intel_private.driver->is_g33
82#define IS_PINEVIEW intel_private.driver->is_pineview
83#define IS_IRONLAKE intel_private.driver->is_ironlake
Chris Wilson100519e2010-10-31 10:37:02 +000084#define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
Daniel Vetter1a997ff2010-09-08 21:18:53 +020085
Daniel Vetter40807752010-11-06 11:18:58 +010086int intel_gtt_map_memory(struct page **pages, unsigned int num_entries,
87 struct scatterlist **sg_list, int *num_sg)
Daniel Vetterf51b7662010-04-14 00:29:52 +020088{
89 struct sg_table st;
90 struct scatterlist *sg;
91 int i;
92
Daniel Vetter40807752010-11-06 11:18:58 +010093 if (*sg_list)
Daniel Vetterfefaa702010-09-11 22:12:11 +020094 return 0; /* already mapped (for e.g. resume */
95
Daniel Vetter40807752010-11-06 11:18:58 +010096 DBG("try mapping %lu pages\n", (unsigned long)num_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +020097
Daniel Vetter40807752010-11-06 11:18:58 +010098 if (sg_alloc_table(&st, num_entries, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +010099 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200100
Daniel Vetter40807752010-11-06 11:18:58 +0100101 *sg_list = sg = st.sgl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200102
Daniel Vetter40807752010-11-06 11:18:58 +0100103 for (i = 0 ; i < num_entries; i++, sg = sg_next(sg))
104 sg_set_page(sg, pages[i], PAGE_SIZE, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200105
Daniel Vetter40807752010-11-06 11:18:58 +0100106 *num_sg = pci_map_sg(intel_private.pcidev, *sg_list,
107 num_entries, PCI_DMA_BIDIRECTIONAL);
108 if (unlikely(!*num_sg))
Chris Wilson831cd442010-07-24 18:29:37 +0100109 goto err;
110
Daniel Vetterf51b7662010-04-14 00:29:52 +0200111 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100112
113err:
114 sg_free_table(&st);
115 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200116}
Daniel Vetter40807752010-11-06 11:18:58 +0100117EXPORT_SYMBOL(intel_gtt_map_memory);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200118
Daniel Vetter40807752010-11-06 11:18:58 +0100119void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200120{
Daniel Vetter40807752010-11-06 11:18:58 +0100121 struct sg_table st;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200122 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
123
Daniel Vetter40807752010-11-06 11:18:58 +0100124 pci_unmap_sg(intel_private.pcidev, sg_list,
125 num_sg, PCI_DMA_BIDIRECTIONAL);
126
127 st.sgl = sg_list;
128 st.orig_nents = st.nents = num_sg;
129
130 sg_free_table(&st);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200131}
Daniel Vetter40807752010-11-06 11:18:58 +0100132EXPORT_SYMBOL(intel_gtt_unmap_memory);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200133
Daniel Vetterffdd7512010-08-27 17:51:29 +0200134static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200135{
136 return;
137}
138
139/* Exists to support ARGB cursors */
140static struct page *i8xx_alloc_pages(void)
141{
142 struct page *page;
143
144 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
145 if (page == NULL)
146 return NULL;
147
148 if (set_pages_uc(page, 4) < 0) {
149 set_pages_wb(page, 4);
150 __free_pages(page, 2);
151 return NULL;
152 }
153 get_page(page);
154 atomic_inc(&agp_bridge->current_memory_agp);
155 return page;
156}
157
158static void i8xx_destroy_pages(struct page *page)
159{
160 if (page == NULL)
161 return;
162
163 set_pages_wb(page, 4);
164 put_page(page);
165 __free_pages(page, 2);
166 atomic_dec(&agp_bridge->current_memory_agp);
167}
168
Daniel Vetter820647b2010-11-05 13:30:14 +0100169#define I810_GTT_ORDER 4
170static int i810_setup(void)
171{
172 u32 reg_addr;
173 char *gtt_table;
174
175 /* i81x does not preallocate the gtt. It's always 64kb in size. */
176 gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
177 if (gtt_table == NULL)
178 return -ENOMEM;
179 intel_private.i81x_gtt_table = gtt_table;
180
181 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
182 reg_addr &= 0xfff80000;
183
184 intel_private.registers = ioremap(reg_addr, KB(64));
185 if (!intel_private.registers)
186 return -ENOMEM;
187
188 writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
189 intel_private.registers+I810_PGETBL_CTL);
190
191 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
192
193 if ((readl(intel_private.registers+I810_DRAM_CTL)
194 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
195 dev_info(&intel_private.pcidev->dev,
196 "detected 4MB dedicated video ram\n");
197 intel_private.num_dcache_entries = 1024;
198 }
199
200 return 0;
201}
202
203static void i810_cleanup(void)
204{
205 writel(0, intel_private.registers+I810_PGETBL_CTL);
206 free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
207}
208
Daniel Vetterff268602010-11-05 15:43:35 +0100209static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
210 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200211{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200212 int i;
213
Daniel Vetterff268602010-11-05 15:43:35 +0100214 if ((pg_start + mem->page_count)
215 > intel_private.num_dcache_entries)
216 return -EINVAL;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100217
Daniel Vetterff268602010-11-05 15:43:35 +0100218 if (!mem->is_flushed)
219 global_cache_flush();
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100220
Daniel Vetterff268602010-11-05 15:43:35 +0100221 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
222 dma_addr_t addr = i << PAGE_SHIFT;
223 intel_private.driver->write_entry(addr,
224 i, type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200225 }
Daniel Vetterff268602010-11-05 15:43:35 +0100226 readl(intel_private.gtt+i-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200227
Daniel Vetterff268602010-11-05 15:43:35 +0100228 return 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200229}
230
231/*
232 * The i810/i830 requires a physical address to program its mouse
233 * pointer into hardware.
234 * However the Xserver still writes to it through the agp aperture.
235 */
236static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
237{
238 struct agp_memory *new;
239 struct page *page;
240
241 switch (pg_count) {
242 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
243 break;
244 case 4:
245 /* kludge to get 4 physical pages for ARGB cursor */
246 page = i8xx_alloc_pages();
247 break;
248 default:
249 return NULL;
250 }
251
252 if (page == NULL)
253 return NULL;
254
255 new = agp_create_memory(pg_count);
256 if (new == NULL)
257 return NULL;
258
259 new->pages[0] = page;
260 if (pg_count == 4) {
261 /* kludge to get 4 physical pages for ARGB cursor */
262 new->pages[1] = new->pages[0] + 1;
263 new->pages[2] = new->pages[1] + 1;
264 new->pages[3] = new->pages[2] + 1;
265 }
266 new->page_count = pg_count;
267 new->num_scratch_pages = pg_count;
268 new->type = AGP_PHYS_MEMORY;
269 new->physical = page_to_phys(new->pages[0]);
270 return new;
271}
272
Daniel Vetterf51b7662010-04-14 00:29:52 +0200273static void intel_i810_free_by_type(struct agp_memory *curr)
274{
275 agp_free_key(curr->key);
276 if (curr->type == AGP_PHYS_MEMORY) {
277 if (curr->page_count == 4)
278 i8xx_destroy_pages(curr->pages[0]);
279 else {
280 agp_bridge->driver->agp_destroy_page(curr->pages[0],
281 AGP_PAGE_DESTROY_UNMAP);
282 agp_bridge->driver->agp_destroy_page(curr->pages[0],
283 AGP_PAGE_DESTROY_FREE);
284 }
285 agp_free_page_array(curr);
286 }
287 kfree(curr);
288}
289
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200290static int intel_gtt_setup_scratch_page(void)
291{
292 struct page *page;
293 dma_addr_t dma_addr;
294
295 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
296 if (page == NULL)
297 return -ENOMEM;
298 get_page(page);
299 set_pages_uc(page, 1);
300
Daniel Vetter40807752010-11-06 11:18:58 +0100301 if (intel_private.base.needs_dmar) {
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200302 dma_addr = pci_map_page(intel_private.pcidev, page, 0,
303 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
304 if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
305 return -EINVAL;
306
Daniel Vetter50a4c4a2012-02-09 17:15:44 +0100307 intel_private.base.scratch_page_dma = dma_addr;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200308 } else
Daniel Vetter50a4c4a2012-02-09 17:15:44 +0100309 intel_private.base.scratch_page_dma = page_to_phys(page);
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200310
311 intel_private.scratch_page = page;
312
313 return 0;
314}
315
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100316static void i810_write_entry(dma_addr_t addr, unsigned int entry,
317 unsigned int flags)
318{
319 u32 pte_flags = I810_PTE_VALID;
320
321 switch (flags) {
322 case AGP_DCACHE_MEMORY:
323 pte_flags |= I810_PTE_LOCAL;
324 break;
325 case AGP_USER_CACHED_MEMORY:
326 pte_flags |= I830_PTE_SYSTEM_CACHED;
327 break;
328 }
329
330 writel(addr | pte_flags, intel_private.gtt + entry);
331}
332
Chris Wilson7bdc9ab2010-11-09 17:53:20 +0000333static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
Daniel Vetter820647b2010-11-05 13:30:14 +0100334 {32, 8192, 3},
335 {64, 16384, 4},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200336 {128, 32768, 5},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200337 {256, 65536, 6},
338 {512, 131072, 7},
339};
340
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000341static unsigned int intel_gtt_stolen_size(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200342{
343 u16 gmch_ctrl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200344 u8 rdct;
345 int local = 0;
346 static const int ddt[4] = { 0, 16, 32, 64 };
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200347 unsigned int stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200348
Daniel Vetter820647b2010-11-05 13:30:14 +0100349 if (INTEL_GTT_GEN == 1)
350 return 0; /* no stolen mem on i81x */
351
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200352 pci_read_config_word(intel_private.bridge_dev,
353 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200354
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200355 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
356 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200357 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
358 case I830_GMCH_GMS_STOLEN_512:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200359 stolen_size = KB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200360 break;
361 case I830_GMCH_GMS_STOLEN_1024:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200362 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200363 break;
364 case I830_GMCH_GMS_STOLEN_8192:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200365 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200366 break;
367 case I830_GMCH_GMS_LOCAL:
368 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200369 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
Daniel Vetterf51b7662010-04-14 00:29:52 +0200370 MB(ddt[I830_RDRAM_DDT(rdct)]);
371 local = 1;
372 break;
373 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200374 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200375 break;
376 }
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200377 } else if (INTEL_GTT_GEN == 6) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200378 /*
379 * SandyBridge has new memory control reg at 0x50.w
380 */
381 u16 snb_gmch_ctl;
382 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
383 switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
384 case SNB_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200385 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200386 break;
387 case SNB_GMCH_GMS_STOLEN_64M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200388 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200389 break;
390 case SNB_GMCH_GMS_STOLEN_96M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200391 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200392 break;
393 case SNB_GMCH_GMS_STOLEN_128M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200394 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200395 break;
396 case SNB_GMCH_GMS_STOLEN_160M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200397 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200398 break;
399 case SNB_GMCH_GMS_STOLEN_192M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200400 stolen_size = MB(192);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200401 break;
402 case SNB_GMCH_GMS_STOLEN_224M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200403 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200404 break;
405 case SNB_GMCH_GMS_STOLEN_256M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200406 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200407 break;
408 case SNB_GMCH_GMS_STOLEN_288M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200409 stolen_size = MB(288);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200410 break;
411 case SNB_GMCH_GMS_STOLEN_320M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200412 stolen_size = MB(320);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200413 break;
414 case SNB_GMCH_GMS_STOLEN_352M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200415 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200416 break;
417 case SNB_GMCH_GMS_STOLEN_384M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200418 stolen_size = MB(384);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200419 break;
420 case SNB_GMCH_GMS_STOLEN_416M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200421 stolen_size = MB(416);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200422 break;
423 case SNB_GMCH_GMS_STOLEN_448M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200424 stolen_size = MB(448);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200425 break;
426 case SNB_GMCH_GMS_STOLEN_480M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200427 stolen_size = MB(480);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200428 break;
429 case SNB_GMCH_GMS_STOLEN_512M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200430 stolen_size = MB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200431 break;
432 }
433 } else {
434 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
435 case I855_GMCH_GMS_STOLEN_1M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200436 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200437 break;
438 case I855_GMCH_GMS_STOLEN_4M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200439 stolen_size = MB(4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200440 break;
441 case I855_GMCH_GMS_STOLEN_8M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200442 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200443 break;
444 case I855_GMCH_GMS_STOLEN_16M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200445 stolen_size = MB(16);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200446 break;
447 case I855_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200448 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200449 break;
450 case I915_GMCH_GMS_STOLEN_48M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200451 stolen_size = MB(48);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200452 break;
453 case I915_GMCH_GMS_STOLEN_64M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200454 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200455 break;
456 case G33_GMCH_GMS_STOLEN_128M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200457 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200458 break;
459 case G33_GMCH_GMS_STOLEN_256M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200460 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200461 break;
462 case INTEL_GMCH_GMS_STOLEN_96M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200463 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200464 break;
465 case INTEL_GMCH_GMS_STOLEN_160M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200466 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200467 break;
468 case INTEL_GMCH_GMS_STOLEN_224M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200469 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200470 break;
471 case INTEL_GMCH_GMS_STOLEN_352M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200472 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200473 break;
474 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200475 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200476 break;
477 }
478 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200479
Chris Wilson1b6064d2010-11-23 12:33:54 +0000480 if (stolen_size > 0) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200481 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200482 stolen_size / KB(1), local ? "local" : "stolen");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200483 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200484 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200485 "no pre-allocated video memory detected\n");
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200486 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200487 }
488
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000489 return stolen_size;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200490}
491
Daniel Vetter20172842010-09-24 18:25:59 +0200492static void i965_adjust_pgetbl_size(unsigned int size_flag)
493{
494 u32 pgetbl_ctl, pgetbl_ctl2;
495
496 /* ensure that ppgtt is disabled */
497 pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
498 pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
499 writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
500
501 /* write the new ggtt size */
502 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
503 pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
504 pgetbl_ctl |= size_flag;
505 writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
506}
507
508static unsigned int i965_gtt_total_entries(void)
509{
510 int size;
511 u32 pgetbl_ctl;
512 u16 gmch_ctl;
513
514 pci_read_config_word(intel_private.bridge_dev,
515 I830_GMCH_CTRL, &gmch_ctl);
516
517 if (INTEL_GTT_GEN == 5) {
518 switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
519 case G4x_GMCH_SIZE_1M:
520 case G4x_GMCH_SIZE_VT_1M:
521 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
522 break;
523 case G4x_GMCH_SIZE_VT_1_5M:
524 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
525 break;
526 case G4x_GMCH_SIZE_2M:
527 case G4x_GMCH_SIZE_VT_2M:
528 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
529 break;
530 }
531 }
532
533 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
534
535 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
536 case I965_PGETBL_SIZE_128KB:
537 size = KB(128);
538 break;
539 case I965_PGETBL_SIZE_256KB:
540 size = KB(256);
541 break;
542 case I965_PGETBL_SIZE_512KB:
543 size = KB(512);
544 break;
545 /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
546 case I965_PGETBL_SIZE_1MB:
547 size = KB(1024);
548 break;
549 case I965_PGETBL_SIZE_2MB:
550 size = KB(2048);
551 break;
552 case I965_PGETBL_SIZE_1_5MB:
553 size = KB(1024 + 512);
554 break;
555 default:
556 dev_info(&intel_private.pcidev->dev,
557 "unknown page table size, assuming 512KB\n");
558 size = KB(512);
559 }
560
561 return size/4;
562}
563
Daniel Vetterfbe40782010-08-27 17:12:41 +0200564static unsigned int intel_gtt_total_entries(void)
565{
566 int size;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200567
Daniel Vetter20172842010-09-24 18:25:59 +0200568 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
569 return i965_gtt_total_entries();
570 else if (INTEL_GTT_GEN == 6) {
Daniel Vetter210b23c2010-08-28 16:14:32 +0200571 u16 snb_gmch_ctl;
572
573 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
574 switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
575 default:
576 case SNB_GTT_SIZE_0M:
577 printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
578 size = MB(0);
579 break;
580 case SNB_GTT_SIZE_1M:
581 size = MB(1);
582 break;
583 case SNB_GTT_SIZE_2M:
584 size = MB(2);
585 break;
586 }
587 return size/4;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200588 } else {
589 /* On previous hardware, the GTT size was just what was
590 * required to map the aperture.
591 */
Daniel Vettere5e408f2010-08-28 11:04:32 +0200592 return intel_private.base.gtt_mappable_entries;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200593 }
Daniel Vetterfbe40782010-08-27 17:12:41 +0200594}
Daniel Vetterfbe40782010-08-27 17:12:41 +0200595
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200596static unsigned int intel_gtt_mappable_entries(void)
597{
598 unsigned int aperture_size;
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200599
Daniel Vetter820647b2010-11-05 13:30:14 +0100600 if (INTEL_GTT_GEN == 1) {
601 u32 smram_miscc;
602
603 pci_read_config_dword(intel_private.bridge_dev,
604 I810_SMRAM_MISCC, &smram_miscc);
605
606 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
607 == I810_GFX_MEM_WIN_32M)
608 aperture_size = MB(32);
609 else
610 aperture_size = MB(64);
611 } else if (INTEL_GTT_GEN == 2) {
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100612 u16 gmch_ctrl;
613
614 pci_read_config_word(intel_private.bridge_dev,
615 I830_GMCH_CTRL, &gmch_ctrl);
616
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200617 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100618 aperture_size = MB(64);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200619 else
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100620 aperture_size = MB(128);
Daniel Vetter239918f2010-08-31 22:30:43 +0200621 } else {
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200622 /* 9xx supports large sizes, just look at the length */
623 aperture_size = pci_resource_len(intel_private.pcidev, 2);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200624 }
625
626 return aperture_size >> PAGE_SHIFT;
627}
628
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200629static void intel_gtt_teardown_scratch_page(void)
630{
631 set_pages_wb(intel_private.scratch_page, 1);
Daniel Vetter50a4c4a2012-02-09 17:15:44 +0100632 pci_unmap_page(intel_private.pcidev, intel_private.base.scratch_page_dma,
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200633 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
634 put_page(intel_private.scratch_page);
635 __free_page(intel_private.scratch_page);
636}
637
638static void intel_gtt_cleanup(void)
639{
Daniel Vetterae83dd52010-09-12 17:11:15 +0200640 intel_private.driver->cleanup();
641
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200642 iounmap(intel_private.gtt);
643 iounmap(intel_private.registers);
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100644
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200645 intel_gtt_teardown_scratch_page();
646}
647
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200648static int intel_gtt_init(void)
649{
Daniel Vetterf67eab62010-08-29 17:27:36 +0200650 u32 gtt_map_size;
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200651 int ret;
652
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200653 ret = intel_private.driver->setup();
654 if (ret != 0)
655 return ret;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200656
657 intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
658 intel_private.base.gtt_total_entries = intel_gtt_total_entries();
659
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200660 /* save the PGETBL reg for resume */
661 intel_private.PGETBL_save =
662 readl(intel_private.registers+I810_PGETBL_CTL)
663 & ~I810_PGETBL_ENABLED;
Chris Wilson100519e2010-10-31 10:37:02 +0000664 /* we only ever restore the register when enabling the PGTBL... */
665 if (HAS_PGTBL_EN)
666 intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200667
Daniel Vetter0af9e922010-09-12 14:04:03 +0200668 dev_info(&intel_private.bridge_dev->dev,
669 "detected gtt size: %dK total, %dK mappable\n",
670 intel_private.base.gtt_total_entries * 4,
671 intel_private.base.gtt_mappable_entries * 4);
672
Daniel Vetterf67eab62010-08-29 17:27:36 +0200673 gtt_map_size = intel_private.base.gtt_total_entries * 4;
674
675 intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
676 gtt_map_size);
677 if (!intel_private.gtt) {
Daniel Vetterae83dd52010-09-12 17:11:15 +0200678 intel_private.driver->cleanup();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200679 iounmap(intel_private.registers);
680 return -ENOMEM;
681 }
Daniel Vetter428ccb22012-02-09 17:15:45 +0100682 intel_private.base.gtt = intel_private.gtt;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200683
684 global_cache_flush(); /* FIXME: ? */
685
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000686 intel_private.base.stolen_size = intel_gtt_stolen_size();
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200687
Dave Airliea46f3102011-01-12 11:38:37 +1000688 intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
689
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200690 ret = intel_gtt_setup_scratch_page();
691 if (ret != 0) {
692 intel_gtt_cleanup();
693 return ret;
694 }
695
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200696 return 0;
697}
698
Daniel Vetter3e921f92010-08-27 15:33:26 +0200699static int intel_fake_agp_fetch_size(void)
700{
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100701 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200702 unsigned int aper_size;
703 int i;
Daniel Vetter3e921f92010-08-27 15:33:26 +0200704
705 aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
706 / MB(1);
707
708 for (i = 0; i < num_sizes; i++) {
Daniel Vetterffdd7512010-08-27 17:51:29 +0200709 if (aper_size == intel_fake_agp_sizes[i].size) {
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100710 agp_bridge->current_size =
711 (void *) (intel_fake_agp_sizes + i);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200712 return aper_size;
713 }
714 }
715
716 return 0;
717}
718
Daniel Vetterae83dd52010-09-12 17:11:15 +0200719static void i830_cleanup(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200720{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200721}
722
723/* The chipset_flush interface needs to get data that has already been
724 * flushed out of the CPU all the way out to main memory, because the GPU
725 * doesn't snoop those buffers.
726 *
727 * The 8xx series doesn't have the same lovely interface for flushing the
728 * chipset write buffers that the later chips do. According to the 865
729 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
730 * that buffer out, we just fill 1KB and clflush it out, on the assumption
731 * that it'll push whatever was in there out. It appears to work.
732 */
Daniel Vetter1b263f22010-09-12 00:27:24 +0200733static void i830_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200734{
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000735 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200736
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000737 /* Forcibly evict everything from the CPU write buffers.
738 * clflush appears to be insufficient.
739 */
740 wbinvd_on_all_cpus();
Daniel Vetterf51b7662010-04-14 00:29:52 +0200741
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000742 /* Now we've only seen documents for this magic bit on 855GM,
743 * we hope it exists for the other gen2 chipsets...
744 *
745 * Also works as advertised on my 845G.
746 */
747 writel(readl(intel_private.registers+I830_HIC) | (1<<31),
748 intel_private.registers+I830_HIC);
749
750 while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
751 if (time_after(jiffies, timeout))
752 break;
753
754 udelay(50);
755 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200756}
757
Daniel Vetter351bb272010-09-07 22:41:04 +0200758static void i830_write_entry(dma_addr_t addr, unsigned int entry,
759 unsigned int flags)
760{
761 u32 pte_flags = I810_PTE_VALID;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100762
Daniel Vetterb47cf662010-11-04 18:41:50 +0100763 if (flags == AGP_USER_CACHED_MEMORY)
Daniel Vetter351bb272010-09-07 22:41:04 +0200764 pte_flags |= I830_PTE_SYSTEM_CACHED;
Daniel Vetter351bb272010-09-07 22:41:04 +0200765
766 writel(addr | pte_flags, intel_private.gtt + entry);
767}
768
Chris Wilsone380f602010-10-29 18:11:26 +0100769static bool intel_enable_gtt(void)
Daniel Vetter73800422010-08-29 17:29:50 +0200770{
Chris Wilson3f08e4e2010-09-14 20:15:22 +0100771 u32 gma_addr;
Chris Wilsone380f602010-10-29 18:11:26 +0100772 u8 __iomem *reg;
Daniel Vetter73800422010-08-29 17:29:50 +0200773
Daniel Vetter820647b2010-11-05 13:30:14 +0100774 if (INTEL_GTT_GEN <= 2)
Daniel Vetter2d2430c2010-08-29 17:35:30 +0200775 pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
776 &gma_addr);
777 else
778 pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
779 &gma_addr);
780
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200781 intel_private.base.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
Daniel Vetter73800422010-08-29 17:29:50 +0200782
Chris Wilsone380f602010-10-29 18:11:26 +0100783 if (INTEL_GTT_GEN >= 6)
784 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200785
Chris Wilson100519e2010-10-31 10:37:02 +0000786 if (INTEL_GTT_GEN == 2) {
787 u16 gmch_ctrl;
Chris Wilsone380f602010-10-29 18:11:26 +0100788
Chris Wilson100519e2010-10-31 10:37:02 +0000789 pci_read_config_word(intel_private.bridge_dev,
790 I830_GMCH_CTRL, &gmch_ctrl);
791 gmch_ctrl |= I830_GMCH_ENABLED;
792 pci_write_config_word(intel_private.bridge_dev,
793 I830_GMCH_CTRL, gmch_ctrl);
794
795 pci_read_config_word(intel_private.bridge_dev,
796 I830_GMCH_CTRL, &gmch_ctrl);
797 if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
798 dev_err(&intel_private.pcidev->dev,
799 "failed to enable the GTT: GMCH_CTRL=%x\n",
800 gmch_ctrl);
801 return false;
802 }
Chris Wilsone380f602010-10-29 18:11:26 +0100803 }
804
Chris Wilsonc97689d2010-12-23 10:40:38 +0000805 /* On the resume path we may be adjusting the PGTBL value, so
806 * be paranoid and flush all chipset write buffers...
807 */
808 if (INTEL_GTT_GEN >= 3)
809 writel(0, intel_private.registers+GFX_FLSH_CNTL);
810
Chris Wilsone380f602010-10-29 18:11:26 +0100811 reg = intel_private.registers+I810_PGETBL_CTL;
Chris Wilson100519e2010-10-31 10:37:02 +0000812 writel(intel_private.PGETBL_save, reg);
813 if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
Chris Wilsone380f602010-10-29 18:11:26 +0100814 dev_err(&intel_private.pcidev->dev,
Chris Wilson100519e2010-10-31 10:37:02 +0000815 "failed to enable the GTT: PGETBL=%x [expected %x]\n",
Chris Wilsone380f602010-10-29 18:11:26 +0100816 readl(reg), intel_private.PGETBL_save);
817 return false;
818 }
819
Chris Wilsonc97689d2010-12-23 10:40:38 +0000820 if (INTEL_GTT_GEN >= 3)
821 writel(0, intel_private.registers+GFX_FLSH_CNTL);
822
Chris Wilsone380f602010-10-29 18:11:26 +0100823 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200824}
825
826static int i830_setup(void)
827{
828 u32 reg_addr;
829
830 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
831 reg_addr &= 0xfff80000;
832
833 intel_private.registers = ioremap(reg_addr, KB(64));
834 if (!intel_private.registers)
835 return -ENOMEM;
836
837 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
838
Daniel Vetter73800422010-08-29 17:29:50 +0200839 return 0;
840}
841
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200842static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200843{
Daniel Vetter73800422010-08-29 17:29:50 +0200844 agp_bridge->gatt_table_real = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200845 agp_bridge->gatt_table = NULL;
Daniel Vetter73800422010-08-29 17:29:50 +0200846 agp_bridge->gatt_bus_addr = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200847
848 return 0;
849}
850
Daniel Vetterffdd7512010-08-27 17:51:29 +0200851static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200852{
853 return 0;
854}
855
Daniel Vetter351bb272010-09-07 22:41:04 +0200856static int intel_fake_agp_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200857{
Chris Wilsone380f602010-10-29 18:11:26 +0100858 if (!intel_enable_gtt())
859 return -EIO;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200860
Chris Wilsonbee4a182011-01-21 10:54:32 +0000861 intel_private.clear_fake_agp = true;
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200862 agp_bridge->gart_bus_addr = intel_private.base.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200863
Daniel Vetterf51b7662010-04-14 00:29:52 +0200864 return 0;
865}
866
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200867static bool i830_check_flags(unsigned int flags)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200868{
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200869 switch (flags) {
870 case 0:
871 case AGP_PHYS_MEMORY:
872 case AGP_USER_CACHED_MEMORY:
873 case AGP_USER_MEMORY:
874 return true;
875 }
876
877 return false;
878}
879
Daniel Vetter40807752010-11-06 11:18:58 +0100880void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
881 unsigned int sg_len,
882 unsigned int pg_start,
883 unsigned int flags)
Daniel Vetterfefaa702010-09-11 22:12:11 +0200884{
885 struct scatterlist *sg;
886 unsigned int len, m;
887 int i, j;
888
889 j = pg_start;
890
891 /* sg may merge pages, but we have to separate
892 * per-page addr for GTT */
893 for_each_sg(sg_list, sg, sg_len, i) {
894 len = sg_dma_len(sg) >> PAGE_SHIFT;
895 for (m = 0; m < len; m++) {
896 dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
897 intel_private.driver->write_entry(addr,
898 j, flags);
899 j++;
900 }
901 }
902 readl(intel_private.gtt+j-1);
903}
Daniel Vetter40807752010-11-06 11:18:58 +0100904EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
905
906void intel_gtt_insert_pages(unsigned int first_entry, unsigned int num_entries,
907 struct page **pages, unsigned int flags)
908{
909 int i, j;
910
911 for (i = 0, j = first_entry; i < num_entries; i++, j++) {
912 dma_addr_t addr = page_to_phys(pages[i]);
913 intel_private.driver->write_entry(addr,
914 j, flags);
915 }
916 readl(intel_private.gtt+j-1);
917}
918EXPORT_SYMBOL(intel_gtt_insert_pages);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200919
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200920static int intel_fake_agp_insert_entries(struct agp_memory *mem,
921 off_t pg_start, int type)
922{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200923 int ret = -EINVAL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200924
Ben Widawsky5c042282011-10-17 15:51:55 -0700925 if (intel_private.base.do_idle_maps)
926 return -ENODEV;
927
Chris Wilsonbee4a182011-01-21 10:54:32 +0000928 if (intel_private.clear_fake_agp) {
929 int start = intel_private.base.stolen_size / PAGE_SIZE;
930 int end = intel_private.base.gtt_mappable_entries;
931 intel_gtt_clear_range(start, end - start);
932 intel_private.clear_fake_agp = false;
933 }
934
Daniel Vetterff268602010-11-05 15:43:35 +0100935 if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
936 return i810_insert_dcache_entries(mem, pg_start, type);
937
Daniel Vetterf51b7662010-04-14 00:29:52 +0200938 if (mem->page_count == 0)
939 goto out;
940
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000941 if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200942 goto out_err;
943
Daniel Vetterf51b7662010-04-14 00:29:52 +0200944 if (type != mem->type)
945 goto out_err;
946
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200947 if (!intel_private.driver->check_flags(type))
Daniel Vetterf51b7662010-04-14 00:29:52 +0200948 goto out_err;
949
950 if (!mem->is_flushed)
951 global_cache_flush();
952
Daniel Vetter40807752010-11-06 11:18:58 +0100953 if (intel_private.base.needs_dmar) {
954 ret = intel_gtt_map_memory(mem->pages, mem->page_count,
955 &mem->sg_list, &mem->num_sg);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200956 if (ret != 0)
957 return ret;
958
959 intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
960 pg_start, type);
Daniel Vetter40807752010-11-06 11:18:58 +0100961 } else
962 intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
963 type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200964
965out:
966 ret = 0;
967out_err:
968 mem->is_flushed = true;
969 return ret;
970}
971
Daniel Vetter40807752010-11-06 11:18:58 +0100972void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200973{
Daniel Vetter40807752010-11-06 11:18:58 +0100974 unsigned int i;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200975
Daniel Vetter40807752010-11-06 11:18:58 +0100976 for (i = first_entry; i < (first_entry + num_entries); i++) {
Daniel Vetter50a4c4a2012-02-09 17:15:44 +0100977 intel_private.driver->write_entry(intel_private.base.scratch_page_dma,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200978 i, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200979 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +0200980 readl(intel_private.gtt+i-1);
Daniel Vetter40807752010-11-06 11:18:58 +0100981}
982EXPORT_SYMBOL(intel_gtt_clear_range);
983
984static int intel_fake_agp_remove_entries(struct agp_memory *mem,
985 off_t pg_start, int type)
986{
987 if (mem->page_count == 0)
988 return 0;
989
Ben Widawsky5c042282011-10-17 15:51:55 -0700990 if (intel_private.base.do_idle_maps)
991 return -ENODEV;
992
Dave Airlied15eda52011-01-12 11:39:48 +1000993 intel_gtt_clear_range(pg_start, mem->page_count);
994
Daniel Vetter40807752010-11-06 11:18:58 +0100995 if (intel_private.base.needs_dmar) {
996 intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
997 mem->sg_list = NULL;
998 mem->num_sg = 0;
999 }
1000
Daniel Vetterf51b7662010-04-14 00:29:52 +02001001 return 0;
1002}
1003
Daniel Vetterffdd7512010-08-27 17:51:29 +02001004static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
1005 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001006{
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001007 struct agp_memory *new;
1008
1009 if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
1010 if (pg_count != intel_private.num_dcache_entries)
1011 return NULL;
1012
1013 new = agp_create_memory(1);
1014 if (new == NULL)
1015 return NULL;
1016
1017 new->type = AGP_DCACHE_MEMORY;
1018 new->page_count = pg_count;
1019 new->num_scratch_pages = 0;
1020 agp_free_page_array(new);
1021 return new;
1022 }
Daniel Vetterf51b7662010-04-14 00:29:52 +02001023 if (type == AGP_PHYS_MEMORY)
1024 return alloc_agpphysmem_i8xx(pg_count, type);
1025 /* always return NULL for other allocation types for now */
1026 return NULL;
1027}
1028
1029static int intel_alloc_chipset_flush_resource(void)
1030{
1031 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001032 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001033 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001034 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001035
1036 return ret;
1037}
1038
1039static void intel_i915_setup_chipset_flush(void)
1040{
1041 int ret;
1042 u32 temp;
1043
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001044 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001045 if (!(temp & 0x1)) {
1046 intel_alloc_chipset_flush_resource();
1047 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001048 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001049 } else {
1050 temp &= ~1;
1051
1052 intel_private.resource_valid = 1;
1053 intel_private.ifp_resource.start = temp;
1054 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1055 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1056 /* some BIOSes reserve this area in a pnp some don't */
1057 if (ret)
1058 intel_private.resource_valid = 0;
1059 }
1060}
1061
1062static void intel_i965_g33_setup_chipset_flush(void)
1063{
1064 u32 temp_hi, temp_lo;
1065 int ret;
1066
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001067 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1068 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001069
1070 if (!(temp_lo & 0x1)) {
1071
1072 intel_alloc_chipset_flush_resource();
1073
1074 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001075 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001076 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001077 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001078 } else {
1079 u64 l64;
1080
1081 temp_lo &= ~0x1;
1082 l64 = ((u64)temp_hi << 32) | temp_lo;
1083
1084 intel_private.resource_valid = 1;
1085 intel_private.ifp_resource.start = l64;
1086 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1087 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1088 /* some BIOSes reserve this area in a pnp some don't */
1089 if (ret)
1090 intel_private.resource_valid = 0;
1091 }
1092}
1093
1094static void intel_i9xx_setup_flush(void)
1095{
1096 /* return if already configured */
1097 if (intel_private.ifp_resource.start)
1098 return;
1099
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001100 if (INTEL_GTT_GEN == 6)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001101 return;
1102
1103 /* setup a resource for this object */
1104 intel_private.ifp_resource.name = "Intel Flush Page";
1105 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1106
1107 /* Setup chipset flush for 915 */
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001108 if (IS_G33 || INTEL_GTT_GEN >= 4) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001109 intel_i965_g33_setup_chipset_flush();
1110 } else {
1111 intel_i915_setup_chipset_flush();
1112 }
1113
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001114 if (intel_private.ifp_resource.start)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001115 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001116 if (!intel_private.i9xx_flush_page)
1117 dev_err(&intel_private.pcidev->dev,
1118 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001119}
1120
Daniel Vetterae83dd52010-09-12 17:11:15 +02001121static void i9xx_cleanup(void)
1122{
1123 if (intel_private.i9xx_flush_page)
1124 iounmap(intel_private.i9xx_flush_page);
1125 if (intel_private.resource_valid)
1126 release_resource(&intel_private.ifp_resource);
1127 intel_private.ifp_resource.start = 0;
1128 intel_private.resource_valid = 0;
1129}
1130
Daniel Vetter1b263f22010-09-12 00:27:24 +02001131static void i9xx_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001132{
1133 if (intel_private.i9xx_flush_page)
1134 writel(1, intel_private.i9xx_flush_page);
1135}
1136
Chris Wilson71f45662010-12-14 11:29:23 +00001137static void i965_write_entry(dma_addr_t addr,
1138 unsigned int entry,
Daniel Vettera6963592010-09-11 14:01:43 +02001139 unsigned int flags)
1140{
Chris Wilson71f45662010-12-14 11:29:23 +00001141 u32 pte_flags;
1142
1143 pte_flags = I810_PTE_VALID;
1144 if (flags == AGP_USER_CACHED_MEMORY)
1145 pte_flags |= I830_PTE_SYSTEM_CACHED;
1146
Daniel Vettera6963592010-09-11 14:01:43 +02001147 /* Shift high bits down */
1148 addr |= (addr >> 28) & 0xf0;
Chris Wilson71f45662010-12-14 11:29:23 +00001149 writel(addr | pte_flags, intel_private.gtt + entry);
Daniel Vettera6963592010-09-11 14:01:43 +02001150}
1151
Daniel Vetter90cb1492010-09-11 23:55:20 +02001152static bool gen6_check_flags(unsigned int flags)
1153{
1154 return true;
1155}
1156
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001157static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
1158 unsigned int flags)
1159{
1160 unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
1161 unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
1162 u32 pte_flags;
1163
Zhenyu Wang897ef192010-11-02 17:30:47 +08001164 if (type_mask == AGP_USER_MEMORY)
Chris Wilson85ccc352010-10-22 14:59:29 +01001165 pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001166 else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
Zhenyu Wangd1108522010-11-02 17:30:46 +08001167 pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001168 if (gfdt)
1169 pte_flags |= GEN6_PTE_GFDT;
1170 } else { /* set 'normal'/'cached' to LLC by default */
Zhenyu Wangd1108522010-11-02 17:30:46 +08001171 pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001172 if (gfdt)
1173 pte_flags |= GEN6_PTE_GFDT;
1174 }
1175
1176 /* gen6 has bit11-4 for physical addr bit39-32 */
1177 addr |= (addr >> 28) & 0xff0;
1178 writel(addr | pte_flags, intel_private.gtt + entry);
1179}
1180
Jesse Barnes64757872012-03-28 13:39:34 -07001181static void valleyview_write_entry(dma_addr_t addr, unsigned int entry,
1182 unsigned int flags)
1183{
1184 u32 pte_flags;
1185
1186 pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
1187
1188 /* gen6 has bit11-4 for physical addr bit39-32 */
1189 addr |= (addr >> 28) & 0xff0;
1190 writel(addr | pte_flags, intel_private.gtt + entry);
1191
1192 writel(1, intel_private.registers + GFX_FLSH_CNTL_VLV);
1193}
1194
Daniel Vetterae83dd52010-09-12 17:11:15 +02001195static void gen6_cleanup(void)
1196{
1197}
1198
Ben Widawsky5c042282011-10-17 15:51:55 -07001199/* Certain Gen5 chipsets require require idling the GPU before
1200 * unmapping anything from the GTT when VT-d is enabled.
1201 */
Ben Widawsky5c042282011-10-17 15:51:55 -07001202static inline int needs_idle_maps(void)
1203{
Keith Packarda08185a2011-10-28 10:28:00 -07001204#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky5c042282011-10-17 15:51:55 -07001205 const unsigned short gpu_devid = intel_private.pcidev->device;
1206
1207 /* Query intel_iommu to see if we need the workaround. Presumably that
1208 * was loaded first.
1209 */
1210 if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB ||
1211 gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
1212 intel_iommu_gfx_mapped)
1213 return 1;
Keith Packarda08185a2011-10-28 10:28:00 -07001214#endif
Ben Widawsky5c042282011-10-17 15:51:55 -07001215 return 0;
1216}
1217
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001218static int i9xx_setup(void)
1219{
1220 u32 reg_addr;
Jesse Barnes4b60d292012-03-28 13:39:33 -07001221 int size = KB(512);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001222
1223 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1224
1225 reg_addr &= 0xfff80000;
1226
Jesse Barnes4b60d292012-03-28 13:39:33 -07001227 if (INTEL_GTT_GEN >= 7)
1228 size = MB(2);
1229
1230 intel_private.registers = ioremap(reg_addr, size);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001231 if (!intel_private.registers)
1232 return -ENOMEM;
1233
1234 if (INTEL_GTT_GEN == 3) {
1235 u32 gtt_addr;
Chris Wilson3f08e4e2010-09-14 20:15:22 +01001236
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001237 pci_read_config_dword(intel_private.pcidev,
1238 I915_PTEADDR, &gtt_addr);
1239 intel_private.gtt_bus_addr = gtt_addr;
1240 } else {
1241 u32 gtt_offset;
1242
1243 switch (INTEL_GTT_GEN) {
1244 case 5:
1245 case 6:
1246 gtt_offset = MB(2);
1247 break;
1248 case 4:
1249 default:
1250 gtt_offset = KB(512);
1251 break;
1252 }
1253 intel_private.gtt_bus_addr = reg_addr + gtt_offset;
1254 }
1255
Dan Carpenter35b09c92011-10-28 14:42:41 +03001256 if (needs_idle_maps())
Ben Widawsky5c042282011-10-17 15:51:55 -07001257 intel_private.base.do_idle_maps = 1;
1258
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001259 intel_i9xx_setup_flush();
1260
1261 return 0;
1262}
1263
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001264static const struct agp_bridge_driver intel_fake_agp_driver = {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001265 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001266 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001267 .aperture_sizes = intel_fake_agp_sizes,
1268 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vettera6963592010-09-11 14:01:43 +02001269 .configure = intel_fake_agp_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001270 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001271 .cleanup = intel_gtt_cleanup,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001272 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001273 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001274 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001275 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001276 .insert_memory = intel_fake_agp_insert_entries,
1277 .remove_memory = intel_fake_agp_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001278 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001279 .free_by_type = intel_i810_free_by_type,
1280 .agp_alloc_page = agp_generic_alloc_page,
1281 .agp_alloc_pages = agp_generic_alloc_pages,
1282 .agp_destroy_page = agp_generic_destroy_page,
1283 .agp_destroy_pages = agp_generic_destroy_pages,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001284};
Daniel Vetter02c026c2010-08-24 19:39:48 +02001285
Daniel Vetterbdd30722010-09-12 12:34:44 +02001286static const struct intel_gtt_driver i81x_gtt_driver = {
1287 .gen = 1,
Daniel Vetter820647b2010-11-05 13:30:14 +01001288 .has_pgtbl_enable = 1,
Daniel Vetter22533b42010-09-12 16:38:55 +02001289 .dma_mask_size = 32,
Daniel Vetter820647b2010-11-05 13:30:14 +01001290 .setup = i810_setup,
1291 .cleanup = i810_cleanup,
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001292 .check_flags = i830_check_flags,
1293 .write_entry = i810_write_entry,
Daniel Vetterbdd30722010-09-12 12:34:44 +02001294};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001295static const struct intel_gtt_driver i8xx_gtt_driver = {
1296 .gen = 2,
Chris Wilson100519e2010-10-31 10:37:02 +00001297 .has_pgtbl_enable = 1,
Daniel Vetter73800422010-08-29 17:29:50 +02001298 .setup = i830_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001299 .cleanup = i830_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001300 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001301 .dma_mask_size = 32,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001302 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001303 .chipset_flush = i830_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001304};
1305static const struct intel_gtt_driver i915_gtt_driver = {
1306 .gen = 3,
Chris Wilson100519e2010-10-31 10:37:02 +00001307 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001308 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001309 .cleanup = i9xx_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001310 /* i945 is the last gpu to need phys mem (for overlay and cursors). */
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001311 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001312 .dma_mask_size = 32,
Daniel Vetterfefaa702010-09-11 22:12:11 +02001313 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001314 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001315};
1316static const struct intel_gtt_driver g33_gtt_driver = {
1317 .gen = 3,
1318 .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001319 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001320 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001321 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001322 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001323 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001324 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001325};
1326static const struct intel_gtt_driver pineview_gtt_driver = {
1327 .gen = 3,
1328 .is_pineview = 1, .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001329 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001330 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001331 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001332 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001333 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001334 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001335};
1336static const struct intel_gtt_driver i965_gtt_driver = {
1337 .gen = 4,
Chris Wilson100519e2010-10-31 10:37:02 +00001338 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001339 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001340 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001341 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001342 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001343 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001344 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001345};
1346static const struct intel_gtt_driver g4x_gtt_driver = {
1347 .gen = 5,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001348 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001349 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001350 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001351 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001352 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001353 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001354};
1355static const struct intel_gtt_driver ironlake_gtt_driver = {
1356 .gen = 5,
1357 .is_ironlake = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001358 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001359 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001360 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001361 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001362 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001363 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001364};
1365static const struct intel_gtt_driver sandybridge_gtt_driver = {
1366 .gen = 6,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001367 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001368 .cleanup = gen6_cleanup,
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001369 .write_entry = gen6_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001370 .dma_mask_size = 40,
Daniel Vetter90cb1492010-09-11 23:55:20 +02001371 .check_flags = gen6_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001372 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001373};
Jesse Barnes64757872012-03-28 13:39:34 -07001374static const struct intel_gtt_driver valleyview_gtt_driver = {
1375 .gen = 7,
1376 .setup = i9xx_setup,
1377 .cleanup = gen6_cleanup,
1378 .write_entry = valleyview_write_entry,
1379 .dma_mask_size = 40,
1380 .check_flags = gen6_check_flags,
1381 .chipset_flush = i9xx_chipset_flush,
1382};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001383
Daniel Vetter02c026c2010-08-24 19:39:48 +02001384/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1385 * driver and gmch_driver must be non-null, and find_gmch will determine
1386 * which one should be used if a gmch_chip_id is present.
1387 */
1388static const struct intel_gtt_driver_description {
1389 unsigned int gmch_chip_id;
1390 char *name;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001391 const struct intel_gtt_driver *gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001392} intel_gtt_chipsets[] = {
Daniel Vetterff268602010-11-05 15:43:35 +01001393 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001394 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001395 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001396 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001397 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001398 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001399 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001400 &i81x_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001401 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
Daniel Vetterff268602010-11-05 15:43:35 +01001402 &i8xx_gtt_driver},
Oswald Buddenhagen53371ed2010-06-19 23:08:37 +02001403 { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
Daniel Vetterff268602010-11-05 15:43:35 +01001404 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001405 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
Daniel Vetterff268602010-11-05 15:43:35 +01001406 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001407 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001408 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001409 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
Daniel Vetterff268602010-11-05 15:43:35 +01001410 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001411 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
Daniel Vetterff268602010-11-05 15:43:35 +01001412 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001413 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
Daniel Vetterff268602010-11-05 15:43:35 +01001414 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001415 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001416 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001417 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
Daniel Vetterff268602010-11-05 15:43:35 +01001418 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001419 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001420 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001421 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
Daniel Vetterff268602010-11-05 15:43:35 +01001422 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001423 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
Daniel Vetterff268602010-11-05 15:43:35 +01001424 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001425 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
Daniel Vetterff268602010-11-05 15:43:35 +01001426 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001427 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
Daniel Vetterff268602010-11-05 15:43:35 +01001428 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001429 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
Daniel Vetterff268602010-11-05 15:43:35 +01001430 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001431 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001432 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001433 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
Daniel Vetterff268602010-11-05 15:43:35 +01001434 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001435 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
Daniel Vetterff268602010-11-05 15:43:35 +01001436 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001437 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
Daniel Vetterff268602010-11-05 15:43:35 +01001438 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001439 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
Daniel Vetterff268602010-11-05 15:43:35 +01001440 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001441 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001442 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001443 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001444 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001445 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
Daniel Vetterff268602010-11-05 15:43:35 +01001446 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001447 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
Daniel Vetterff268602010-11-05 15:43:35 +01001448 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001449 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
Daniel Vetterff268602010-11-05 15:43:35 +01001450 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001451 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
Daniel Vetterff268602010-11-05 15:43:35 +01001452 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001453 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001454 &g4x_gtt_driver },
Chris Wilsone9e5f8e2010-09-21 11:19:32 +01001455 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001456 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001457 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
Daniel Vetterff268602010-11-05 15:43:35 +01001458 &g4x_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001459 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001460 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001461 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001462 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001463 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001464 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001465 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001466 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001467 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001468 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001469 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001470 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001471 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001472 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001473 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001474 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001475 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001476 "Sandybridge", &sandybridge_gtt_driver },
Jesse Barnes246d08b2011-02-17 11:50:19 -08001477 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT1_IG,
1478 "Ivybridge", &sandybridge_gtt_driver },
1479 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT2_IG,
1480 "Ivybridge", &sandybridge_gtt_driver },
1481 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT1_IG,
1482 "Ivybridge", &sandybridge_gtt_driver },
1483 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT2_IG,
1484 "Ivybridge", &sandybridge_gtt_driver },
1485 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_S_GT1_IG,
1486 "Ivybridge", &sandybridge_gtt_driver },
Eugeni Dodonovcc22a932012-03-29 20:55:48 -03001487 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_S_GT2_IG,
1488 "Ivybridge", &sandybridge_gtt_driver },
Jesse Barnes64757872012-03-28 13:39:34 -07001489 { PCI_DEVICE_ID_INTEL_VALLEYVIEW_IG,
1490 "ValleyView", &valleyview_gtt_driver },
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001491 { PCI_DEVICE_ID_INTEL_HASWELL_D_GT1_IG,
1492 "Haswell", &sandybridge_gtt_driver },
1493 { PCI_DEVICE_ID_INTEL_HASWELL_D_GT2_IG,
1494 "Haswell", &sandybridge_gtt_driver },
1495 { PCI_DEVICE_ID_INTEL_HASWELL_M_GT1_IG,
1496 "Haswell", &sandybridge_gtt_driver },
1497 { PCI_DEVICE_ID_INTEL_HASWELL_M_GT2_IG,
1498 "Haswell", &sandybridge_gtt_driver },
1499 { PCI_DEVICE_ID_INTEL_HASWELL_S_GT1_IG,
1500 "Haswell", &sandybridge_gtt_driver },
1501 { PCI_DEVICE_ID_INTEL_HASWELL_S_GT2_IG,
1502 "Haswell", &sandybridge_gtt_driver },
1503 { PCI_DEVICE_ID_INTEL_HASWELL_SDV,
1504 "Haswell", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001505 { 0, NULL, NULL }
1506};
1507
1508static int find_gmch(u16 device)
1509{
1510 struct pci_dev *gmch_device;
1511
1512 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1513 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1514 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1515 device, gmch_device);
1516 }
1517
1518 if (!gmch_device)
1519 return 0;
1520
1521 intel_private.pcidev = gmch_device;
1522 return 1;
1523}
1524
Daniel Vettere2404e72010-09-08 17:29:51 +02001525int intel_gmch_probe(struct pci_dev *pdev,
Daniel Vetter02c026c2010-08-24 19:39:48 +02001526 struct agp_bridge_data *bridge)
1527{
1528 int i, mask;
Daniel Vetterff268602010-11-05 15:43:35 +01001529 intel_private.driver = NULL;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001530
1531 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1532 if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001533 intel_private.driver =
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001534 intel_gtt_chipsets[i].gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001535 break;
1536 }
1537 }
1538
Daniel Vetterff268602010-11-05 15:43:35 +01001539 if (!intel_private.driver)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001540 return 0;
1541
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001542 if (bridge) {
1543 bridge->driver = &intel_fake_agp_driver;
1544 bridge->dev_private_data = &intel_private;
1545 bridge->dev = pdev;
1546 }
Daniel Vetter02c026c2010-08-24 19:39:48 +02001547
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001548 intel_private.bridge_dev = pci_dev_get(pdev);
1549
Daniel Vetter02c026c2010-08-24 19:39:48 +02001550 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
1551
Daniel Vetter22533b42010-09-12 16:38:55 +02001552 mask = intel_private.driver->dma_mask_size;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001553 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1554 dev_err(&intel_private.pcidev->dev,
1555 "set gfx device dma mask %d-bit failed!\n", mask);
1556 else
1557 pci_set_consistent_dma_mask(intel_private.pcidev,
1558 DMA_BIT_MASK(mask));
1559
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001560 if (intel_gtt_init() != 0)
1561 return 0;
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001562
Daniel Vetter02c026c2010-08-24 19:39:48 +02001563 return 1;
1564}
Daniel Vettere2404e72010-09-08 17:29:51 +02001565EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001566
Chris Wilsonc64f7ba2010-11-23 14:24:24 +00001567const struct intel_gtt *intel_gtt_get(void)
Daniel Vetter19966752010-09-06 20:08:44 +02001568{
1569 return &intel_private.base;
1570}
1571EXPORT_SYMBOL(intel_gtt_get);
1572
Daniel Vetter40ce6572010-11-05 18:12:18 +01001573void intel_gtt_chipset_flush(void)
1574{
1575 if (intel_private.driver->chipset_flush)
1576 intel_private.driver->chipset_flush();
1577}
1578EXPORT_SYMBOL(intel_gtt_chipset_flush);
1579
Daniel Vettere2404e72010-09-08 17:29:51 +02001580void intel_gmch_remove(struct pci_dev *pdev)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001581{
1582 if (intel_private.pcidev)
1583 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001584 if (intel_private.bridge_dev)
1585 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001586}
Daniel Vettere2404e72010-09-08 17:29:51 +02001587EXPORT_SYMBOL(intel_gmch_remove);
1588
1589MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1590MODULE_LICENSE("GPL and additional rights");