blob: 0f33132fba3b7e9418cf66757da36a2cd80335f5 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005-2006 Stephane Marchesin
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 */
24
25#include "drmP.h"
26#include "drm.h"
27#include "nouveau_drv.h"
28#include "nouveau_drm.h"
29#include "nouveau_dma.h"
30
31static int
32nouveau_channel_pushbuf_ctxdma_init(struct nouveau_channel *chan)
33{
34 struct drm_device *dev = chan->dev;
35 struct drm_nouveau_private *dev_priv = dev->dev_private;
36 struct nouveau_bo *pb = chan->pushbuf_bo;
37 struct nouveau_gpuobj *pushbuf = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +100038 int ret;
39
Ben Skeggsd87897d2010-02-12 11:11:54 +100040 if (dev_priv->card_type >= NV_50) {
41 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY, 0,
Ben Skeggs7f4a1952010-11-16 11:50:09 +100042 dev_priv->vm_end, NV_MEM_ACCESS_RO,
43 NV_MEM_TARGET_VM, &pushbuf);
Ben Skeggsd87897d2010-02-12 11:11:54 +100044 chan->pushbuf_base = pb->bo.offset;
45 } else
Ben Skeggs6ee73862009-12-11 19:24:15 +100046 if (pb->bo.mem.mem_type == TTM_PL_TT) {
Ben Skeggs7f4a1952010-11-16 11:50:09 +100047 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY, 0,
48 dev_priv->gart_info.aper_size,
49 NV_MEM_ACCESS_RO,
50 NV_MEM_TARGET_GART, &pushbuf);
Ben Skeggsd961db72010-08-05 10:48:18 +100051 chan->pushbuf_base = pb->bo.mem.start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +100052 } else
53 if (dev_priv->card_type != NV_04) {
54 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY, 0,
55 dev_priv->fb_available_size,
Ben Skeggs7f4a1952010-11-16 11:50:09 +100056 NV_MEM_ACCESS_RO,
57 NV_MEM_TARGET_VRAM, &pushbuf);
Ben Skeggsd961db72010-08-05 10:48:18 +100058 chan->pushbuf_base = pb->bo.mem.start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +100059 } else {
60 /* NV04 cmdbuf hack, from original ddx.. not sure of it's
61 * exact reason for existing :) PCI access to cmdbuf in
62 * VRAM.
63 */
64 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY,
Ben Skeggs7f4a1952010-11-16 11:50:09 +100065 pci_resource_start(dev->pdev, 1),
Ben Skeggs6ee73862009-12-11 19:24:15 +100066 dev_priv->fb_available_size,
Ben Skeggs7f4a1952010-11-16 11:50:09 +100067 NV_MEM_ACCESS_RO,
68 NV_MEM_TARGET_PCI, &pushbuf);
Ben Skeggsd961db72010-08-05 10:48:18 +100069 chan->pushbuf_base = pb->bo.mem.start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +100070 }
71
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100072 nouveau_gpuobj_ref(pushbuf, &chan->pushbuf);
73 nouveau_gpuobj_ref(NULL, &pushbuf);
Ben Skeggs6ee73862009-12-11 19:24:15 +100074 return 0;
75}
76
77static struct nouveau_bo *
78nouveau_channel_user_pushbuf_alloc(struct drm_device *dev)
79{
80 struct nouveau_bo *pushbuf = NULL;
81 int location, ret;
82
83 if (nouveau_vram_pushbuf)
84 location = TTM_PL_FLAG_VRAM;
85 else
86 location = TTM_PL_FLAG_TT;
87
88 ret = nouveau_bo_new(dev, NULL, 65536, 0, location, 0, 0x0000, false,
89 true, &pushbuf);
90 if (ret) {
91 NV_ERROR(dev, "error allocating DMA push buffer: %d\n", ret);
92 return NULL;
93 }
94
95 ret = nouveau_bo_pin(pushbuf, location);
96 if (ret) {
97 NV_ERROR(dev, "error pinning DMA push buffer: %d\n", ret);
98 nouveau_bo_ref(NULL, &pushbuf);
99 return NULL;
100 }
101
102 return pushbuf;
103}
104
105/* allocates and initializes a fifo for user space consumption */
106int
107nouveau_channel_alloc(struct drm_device *dev, struct nouveau_channel **chan_ret,
108 struct drm_file *file_priv,
Ben Skeggscff5c132010-10-06 16:16:59 +1000109 uint32_t vram_handle, uint32_t gart_handle)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000110{
111 struct drm_nouveau_private *dev_priv = dev->dev_private;
112 struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
113 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
114 struct nouveau_channel *chan;
Ben Skeggscff5c132010-10-06 16:16:59 +1000115 unsigned long flags;
116 int user, ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000117
Ben Skeggscff5c132010-10-06 16:16:59 +1000118 /* allocate and lock channel structure */
119 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
120 if (!chan)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000121 return -ENOMEM;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000122 chan->dev = dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000123 chan->file_priv = file_priv;
124 chan->vram_handle = vram_handle;
Ben Skeggscff5c132010-10-06 16:16:59 +1000125 chan->gart_handle = gart_handle;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000126
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200127 kref_init(&chan->ref);
128 atomic_set(&chan->users, 1);
Ben Skeggscff5c132010-10-06 16:16:59 +1000129 mutex_init(&chan->mutex);
130 mutex_lock(&chan->mutex);
131
132 /* allocate hw channel id */
133 spin_lock_irqsave(&dev_priv->channels.lock, flags);
134 for (chan->id = 0; chan->id < pfifo->channels; chan->id++) {
135 if (!dev_priv->channels.ptr[chan->id]) {
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200136 nouveau_channel_ref(chan, &dev_priv->channels.ptr[chan->id]);
Ben Skeggscff5c132010-10-06 16:16:59 +1000137 break;
138 }
139 }
140 spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
141
142 if (chan->id == pfifo->channels) {
143 mutex_unlock(&chan->mutex);
144 kfree(chan);
145 return -ENODEV;
146 }
147
148 NV_DEBUG(dev, "initialising channel %d\n", chan->id);
149 INIT_LIST_HEAD(&chan->nvsw.vbl_wait);
Francisco Jerez332b2422010-10-20 23:35:40 +0200150 INIT_LIST_HEAD(&chan->nvsw.flip);
Ben Skeggscff5c132010-10-06 16:16:59 +1000151 INIT_LIST_HEAD(&chan->fence.pending);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000152
153 /* Allocate DMA push buffer */
154 chan->pushbuf_bo = nouveau_channel_user_pushbuf_alloc(dev);
155 if (!chan->pushbuf_bo) {
156 ret = -ENOMEM;
157 NV_ERROR(dev, "pushbuf %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000158 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000159 return ret;
160 }
161
Ben Skeggs75c99da2010-01-08 10:57:39 +1000162 nouveau_dma_pre_init(chan);
163
Ben Skeggs6ee73862009-12-11 19:24:15 +1000164 /* Locate channel's user control regs */
165 if (dev_priv->card_type < NV_40)
Ben Skeggscff5c132010-10-06 16:16:59 +1000166 user = NV03_USER(chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000167 else
168 if (dev_priv->card_type < NV_50)
Ben Skeggscff5c132010-10-06 16:16:59 +1000169 user = NV40_USER(chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000170 else
Ben Skeggscff5c132010-10-06 16:16:59 +1000171 user = NV50_USER(chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000172
173 chan->user = ioremap(pci_resource_start(dev->pdev, 0) + user,
174 PAGE_SIZE);
175 if (!chan->user) {
176 NV_ERROR(dev, "ioremap of regs failed.\n");
Ben Skeggscff5c132010-10-06 16:16:59 +1000177 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000178 return -ENOMEM;
179 }
180 chan->user_put = 0x40;
181 chan->user_get = 0x44;
182
183 /* Allocate space for per-channel fixed notifier memory */
184 ret = nouveau_notifier_init_channel(chan);
185 if (ret) {
186 NV_ERROR(dev, "ntfy %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000187 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000188 return ret;
189 }
190
191 /* Setup channel's default objects */
Ben Skeggscff5c132010-10-06 16:16:59 +1000192 ret = nouveau_gpuobj_channel_init(chan, vram_handle, gart_handle);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000193 if (ret) {
194 NV_ERROR(dev, "gpuobj %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000195 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000196 return ret;
197 }
198
199 /* Create a dma object for the push buffer */
200 ret = nouveau_channel_pushbuf_ctxdma_init(chan);
201 if (ret) {
202 NV_ERROR(dev, "pbctxdma %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000203 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000204 return ret;
205 }
206
207 /* disable the fifo caches */
208 pfifo->reassign(dev, false);
209
210 /* Create a graphics context for new channel */
Ben Skeggsf4512e62010-10-20 11:47:09 +1000211 if (dev_priv->card_type < NV_50) {
212 ret = pgraph->create_context(chan);
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000213 if (ret) {
214 nouveau_channel_put(&chan);
215 return ret;
216 }
217 }
218
Ben Skeggs6ee73862009-12-11 19:24:15 +1000219 /* Construct inital RAMFC for new channel */
220 ret = pfifo->create_context(chan);
221 if (ret) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000222 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000223 return ret;
224 }
225
226 pfifo->reassign(dev, true);
227
228 ret = nouveau_dma_init(chan);
229 if (!ret)
Francisco Jerez27307232010-09-21 18:57:11 +0200230 ret = nouveau_fence_channel_init(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000231 if (ret) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000232 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000233 return ret;
234 }
235
236 nouveau_debugfs_channel_init(chan);
237
Ben Skeggscff5c132010-10-06 16:16:59 +1000238 NV_DEBUG(dev, "channel %d initialised\n", chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000239 *chan_ret = chan;
240 return 0;
241}
242
Ben Skeggscff5c132010-10-06 16:16:59 +1000243struct nouveau_channel *
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200244nouveau_channel_get_unlocked(struct nouveau_channel *ref)
245{
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200246 struct nouveau_channel *chan = NULL;
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200247
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200248 if (likely(ref && atomic_inc_not_zero(&ref->users)))
249 nouveau_channel_ref(ref, &chan);
250
251 return chan;
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200252}
253
254struct nouveau_channel *
Ben Skeggscff5c132010-10-06 16:16:59 +1000255nouveau_channel_get(struct drm_device *dev, struct drm_file *file_priv, int id)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000256{
Ben Skeggscff5c132010-10-06 16:16:59 +1000257 struct drm_nouveau_private *dev_priv = dev->dev_private;
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200258 struct nouveau_channel *chan;
Ben Skeggscff5c132010-10-06 16:16:59 +1000259 unsigned long flags;
260
261 spin_lock_irqsave(&dev_priv->channels.lock, flags);
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200262 chan = nouveau_channel_get_unlocked(dev_priv->channels.ptr[id]);
Ben Skeggscff5c132010-10-06 16:16:59 +1000263 spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
264
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200265 if (unlikely(!chan))
266 return ERR_PTR(-EINVAL);
267
268 if (unlikely(file_priv && chan->file_priv != file_priv)) {
269 nouveau_channel_put_unlocked(&chan);
270 return ERR_PTR(-EINVAL);
271 }
272
Ben Skeggscff5c132010-10-06 16:16:59 +1000273 mutex_lock(&chan->mutex);
274 return chan;
275}
276
277void
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200278nouveau_channel_put_unlocked(struct nouveau_channel **pchan)
Ben Skeggscff5c132010-10-06 16:16:59 +1000279{
280 struct nouveau_channel *chan = *pchan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000281 struct drm_device *dev = chan->dev;
282 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000283 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
Ben Skeggscff5c132010-10-06 16:16:59 +1000284 struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000285 struct nouveau_crypt_engine *pcrypt = &dev_priv->engine.crypt;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000286 unsigned long flags;
287 int ret;
288
Ben Skeggscff5c132010-10-06 16:16:59 +1000289 /* decrement the refcount, and we're done if there's still refs */
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200290 if (likely(!atomic_dec_and_test(&chan->users))) {
291 nouveau_channel_ref(NULL, pchan);
Ben Skeggscff5c132010-10-06 16:16:59 +1000292 return;
293 }
294
295 /* noone wants the channel anymore */
296 NV_DEBUG(dev, "freeing channel %d\n", chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000297 nouveau_debugfs_channel_fini(chan);
298
Ben Skeggscff5c132010-10-06 16:16:59 +1000299 /* give it chance to idle */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000300 nouveau_fence_update(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000301 if (chan->fence.sequence != chan->fence.sequence_ack) {
302 struct nouveau_fence *fence = NULL;
303
304 ret = nouveau_fence_new(chan, &fence, true);
305 if (ret == 0) {
Marcin Slusarz382d62e2010-10-20 21:50:24 +0200306 ret = nouveau_fence_wait(fence, false, false);
307 nouveau_fence_unref(&fence);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000308 }
309
310 if (ret)
311 NV_ERROR(dev, "Failed to idle channel %d.\n", chan->id);
312 }
313
Ben Skeggscff5c132010-10-06 16:16:59 +1000314 /* ensure all outstanding fences are signaled. they should be if the
Ben Skeggs6ee73862009-12-11 19:24:15 +1000315 * above attempts at idling were OK, but if we failed this'll tell TTM
316 * we're done with the buffers.
317 */
Francisco Jerez27307232010-09-21 18:57:11 +0200318 nouveau_fence_channel_fini(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000319
Ben Skeggscff5c132010-10-06 16:16:59 +1000320 /* boot it off the hardware */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000321 pfifo->reassign(dev, false);
322
Francisco Jerez3945e472010-10-18 03:53:39 +0200323 /* We want to give pgraph a chance to idle and get rid of all
324 * potential errors. We need to do this without the context
325 * switch lock held, otherwise the irq handler is unable to
326 * process them.
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100327 */
328 if (pgraph->channel(dev) == chan)
329 nouveau_wait_for_idle(dev);
330
Francisco Jerez3945e472010-10-18 03:53:39 +0200331 /* destroy the engine specific contexts */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000332 pfifo->destroy_context(chan);
Francisco Jerez3945e472010-10-18 03:53:39 +0200333 pgraph->destroy_context(chan);
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000334 if (pcrypt->destroy_context)
335 pcrypt->destroy_context(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000336
337 pfifo->reassign(dev, true);
338
Ben Skeggscff5c132010-10-06 16:16:59 +1000339 /* aside from its resources, the channel should now be dead,
340 * remove it from the channel list
341 */
342 spin_lock_irqsave(&dev_priv->channels.lock, flags);
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200343 nouveau_channel_ref(NULL, &dev_priv->channels.ptr[chan->id]);
Ben Skeggscff5c132010-10-06 16:16:59 +1000344 spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
345
346 /* destroy any resources the channel owned */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000347 nouveau_gpuobj_ref(NULL, &chan->pushbuf);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000348 if (chan->pushbuf_bo) {
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000349 nouveau_bo_unmap(chan->pushbuf_bo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000350 nouveau_bo_unpin(chan->pushbuf_bo);
351 nouveau_bo_ref(NULL, &chan->pushbuf_bo);
352 }
353 nouveau_gpuobj_channel_takedown(chan);
354 nouveau_notifier_takedown_channel(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000355
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200356 nouveau_channel_ref(NULL, pchan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000357}
358
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200359void
360nouveau_channel_put(struct nouveau_channel **pchan)
361{
362 mutex_unlock(&(*pchan)->mutex);
363 nouveau_channel_put_unlocked(pchan);
364}
365
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200366static void
367nouveau_channel_del(struct kref *ref)
368{
369 struct nouveau_channel *chan =
370 container_of(ref, struct nouveau_channel, ref);
371
372 if (chan->user)
373 iounmap(chan->user);
374
375 kfree(chan);
376}
377
378void
379nouveau_channel_ref(struct nouveau_channel *chan,
380 struct nouveau_channel **pchan)
381{
382 if (chan)
383 kref_get(&chan->ref);
384
385 if (*pchan)
386 kref_put(&(*pchan)->ref, nouveau_channel_del);
387
388 *pchan = chan;
389}
390
Ben Skeggs6ee73862009-12-11 19:24:15 +1000391/* cleans up all the fifos from file_priv */
392void
393nouveau_channel_cleanup(struct drm_device *dev, struct drm_file *file_priv)
394{
395 struct drm_nouveau_private *dev_priv = dev->dev_private;
396 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000397 struct nouveau_channel *chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000398 int i;
399
400 NV_DEBUG(dev, "clearing FIFO enables from file_priv\n");
401 for (i = 0; i < engine->fifo.channels; i++) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000402 chan = nouveau_channel_get(dev, file_priv, i);
403 if (IS_ERR(chan))
404 continue;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000405
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200406 atomic_dec(&chan->users);
Ben Skeggscff5c132010-10-06 16:16:59 +1000407 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000408 }
409}
410
Ben Skeggs6ee73862009-12-11 19:24:15 +1000411
412/***********************************
413 * ioctls wrapping the functions
414 ***********************************/
415
416static int
417nouveau_ioctl_fifo_alloc(struct drm_device *dev, void *data,
418 struct drm_file *file_priv)
419{
420 struct drm_nouveau_private *dev_priv = dev->dev_private;
421 struct drm_nouveau_channel_alloc *init = data;
422 struct nouveau_channel *chan;
423 int ret;
424
Ben Skeggs6ee73862009-12-11 19:24:15 +1000425 if (dev_priv->engine.graph.accel_blocked)
426 return -ENODEV;
427
428 if (init->fb_ctxdma_handle == ~0 || init->tt_ctxdma_handle == ~0)
429 return -EINVAL;
430
431 ret = nouveau_channel_alloc(dev, &chan, file_priv,
432 init->fb_ctxdma_handle,
433 init->tt_ctxdma_handle);
434 if (ret)
435 return ret;
436 init->channel = chan->id;
437
Ben Skeggsa1606a92010-02-12 10:27:35 +1000438 if (chan->dma.ib_max)
439 init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_VRAM |
440 NOUVEAU_GEM_DOMAIN_GART;
441 else if (chan->pushbuf_bo->bo.mem.mem_type == TTM_PL_VRAM)
442 init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_VRAM;
443 else
444 init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_GART;
445
Ben Skeggs6ee73862009-12-11 19:24:15 +1000446 init->subchan[0].handle = NvM2MF;
447 if (dev_priv->card_type < NV_50)
448 init->subchan[0].grclass = 0x0039;
449 else
450 init->subchan[0].grclass = 0x5039;
Francisco Jerezf03a3142009-12-26 02:42:45 +0100451 init->subchan[1].handle = NvSw;
452 init->subchan[1].grclass = NV_SW;
453 init->nr_subchan = 2;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000454
455 /* Named memory object area */
456 ret = drm_gem_handle_create(file_priv, chan->notifier_bo->gem,
457 &init->notifier_handle);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000458
Ben Skeggscff5c132010-10-06 16:16:59 +1000459 if (ret == 0)
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200460 atomic_inc(&chan->users); /* userspace reference */
Ben Skeggscff5c132010-10-06 16:16:59 +1000461 nouveau_channel_put(&chan);
462 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000463}
464
465static int
466nouveau_ioctl_fifo_free(struct drm_device *dev, void *data,
467 struct drm_file *file_priv)
468{
Ben Skeggscff5c132010-10-06 16:16:59 +1000469 struct drm_nouveau_channel_free *req = data;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000470 struct nouveau_channel *chan;
471
Ben Skeggscff5c132010-10-06 16:16:59 +1000472 chan = nouveau_channel_get(dev, file_priv, req->channel);
473 if (IS_ERR(chan))
474 return PTR_ERR(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000475
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200476 atomic_dec(&chan->users);
Ben Skeggscff5c132010-10-06 16:16:59 +1000477 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000478 return 0;
479}
480
481/***********************************
482 * finally, the ioctl table
483 ***********************************/
484
485struct drm_ioctl_desc nouveau_ioctls[] = {
Ben Skeggsb12120a2010-10-06 16:20:17 +1000486 DRM_IOCTL_DEF_DRV(NOUVEAU_GETPARAM, nouveau_ioctl_getparam, DRM_UNLOCKED|DRM_AUTH),
487 DRM_IOCTL_DEF_DRV(NOUVEAU_SETPARAM, nouveau_ioctl_setparam, DRM_UNLOCKED|DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
488 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_ALLOC, nouveau_ioctl_fifo_alloc, DRM_UNLOCKED|DRM_AUTH),
489 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_FREE, nouveau_ioctl_fifo_free, DRM_UNLOCKED|DRM_AUTH),
490 DRM_IOCTL_DEF_DRV(NOUVEAU_GROBJ_ALLOC, nouveau_ioctl_grobj_alloc, DRM_UNLOCKED|DRM_AUTH),
491 DRM_IOCTL_DEF_DRV(NOUVEAU_NOTIFIEROBJ_ALLOC, nouveau_ioctl_notifier_alloc, DRM_UNLOCKED|DRM_AUTH),
492 DRM_IOCTL_DEF_DRV(NOUVEAU_GPUOBJ_FREE, nouveau_ioctl_gpuobj_free, DRM_UNLOCKED|DRM_AUTH),
493 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_NEW, nouveau_gem_ioctl_new, DRM_UNLOCKED|DRM_AUTH),
494 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_PUSHBUF, nouveau_gem_ioctl_pushbuf, DRM_UNLOCKED|DRM_AUTH),
495 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_PREP, nouveau_gem_ioctl_cpu_prep, DRM_UNLOCKED|DRM_AUTH),
496 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_FINI, nouveau_gem_ioctl_cpu_fini, DRM_UNLOCKED|DRM_AUTH),
497 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_INFO, nouveau_gem_ioctl_info, DRM_UNLOCKED|DRM_AUTH),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000498};
499
500int nouveau_max_ioctl = DRM_ARRAY_SIZE(nouveau_ioctls);