blob: 3ab3141e1aae0733907673b4878f4bb9a8ff2313 [file] [log] [blame]
Rong Wang161e7732011-11-17 23:17:04 +08001/*
2 * Drivers for CSR SiRFprimaII onboard UARTs.
3 *
4 * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
5 *
6 * Licensed under GPLv2 or later.
7 */
8#include <linux/bitops.h>
Qipan Licb4595a2015-04-29 06:45:09 +00009#include <linux/log2.h>
Qipan Li5df83112013-08-12 18:15:35 +080010struct sirfsoc_uart_param {
11 const char *uart_name;
12 const char *port_name;
Qipan Li5df83112013-08-12 18:15:35 +080013};
Rong Wang161e7732011-11-17 23:17:04 +080014
Qipan Li5df83112013-08-12 18:15:35 +080015struct sirfsoc_register {
16 /* hardware uart specific */
17 u32 sirfsoc_line_ctrl;
18 u32 sirfsoc_divisor;
19 /* uart - usp common */
20 u32 sirfsoc_tx_rx_en;
21 u32 sirfsoc_int_en_reg;
22 u32 sirfsoc_int_st_reg;
Qipan Lic1b7ac62015-05-14 06:45:21 +000023 u32 sirfsoc_int_en_clr_reg;
Qipan Li5df83112013-08-12 18:15:35 +080024 u32 sirfsoc_tx_dma_io_ctrl;
25 u32 sirfsoc_tx_dma_io_len;
26 u32 sirfsoc_tx_fifo_ctrl;
27 u32 sirfsoc_tx_fifo_level_chk;
28 u32 sirfsoc_tx_fifo_op;
29 u32 sirfsoc_tx_fifo_status;
30 u32 sirfsoc_tx_fifo_data;
31 u32 sirfsoc_rx_dma_io_ctrl;
32 u32 sirfsoc_rx_dma_io_len;
33 u32 sirfsoc_rx_fifo_ctrl;
34 u32 sirfsoc_rx_fifo_level_chk;
35 u32 sirfsoc_rx_fifo_op;
36 u32 sirfsoc_rx_fifo_status;
37 u32 sirfsoc_rx_fifo_data;
38 u32 sirfsoc_afc_ctrl;
39 u32 sirfsoc_swh_dma_io;
40 /* hardware usp specific */
41 u32 sirfsoc_mode1;
42 u32 sirfsoc_mode2;
43 u32 sirfsoc_tx_frame_ctrl;
44 u32 sirfsoc_rx_frame_ctrl;
45 u32 sirfsoc_async_param_reg;
46};
Rong Wang161e7732011-11-17 23:17:04 +080047
Qipan Licb4595a2015-04-29 06:45:09 +000048typedef u32 (*fifo_full_mask)(struct uart_port *port);
49typedef u32 (*fifo_empty_mask)(struct uart_port *port);
Qipan Li5df83112013-08-12 18:15:35 +080050
51struct sirfsoc_fifo_status {
52 fifo_full_mask ff_full;
53 fifo_empty_mask ff_empty;
54};
55
56struct sirfsoc_int_en {
57 u32 sirfsoc_rx_done_en;
58 u32 sirfsoc_tx_done_en;
59 u32 sirfsoc_rx_oflow_en;
60 u32 sirfsoc_tx_allout_en;
61 u32 sirfsoc_rx_io_dma_en;
62 u32 sirfsoc_tx_io_dma_en;
63 u32 sirfsoc_rxfifo_full_en;
64 u32 sirfsoc_txfifo_empty_en;
65 u32 sirfsoc_rxfifo_thd_en;
66 u32 sirfsoc_txfifo_thd_en;
67 u32 sirfsoc_frm_err_en;
68 u32 sirfsoc_rxd_brk_en;
69 u32 sirfsoc_rx_timeout_en;
70 u32 sirfsoc_parity_err_en;
71 u32 sirfsoc_cts_en;
72 u32 sirfsoc_rts_en;
73};
74
75struct sirfsoc_int_status {
76 u32 sirfsoc_rx_done;
77 u32 sirfsoc_tx_done;
78 u32 sirfsoc_rx_oflow;
79 u32 sirfsoc_tx_allout;
80 u32 sirfsoc_rx_io_dma;
81 u32 sirfsoc_tx_io_dma;
82 u32 sirfsoc_rxfifo_full;
83 u32 sirfsoc_txfifo_empty;
84 u32 sirfsoc_rxfifo_thd;
85 u32 sirfsoc_txfifo_thd;
86 u32 sirfsoc_frm_err;
87 u32 sirfsoc_rxd_brk;
88 u32 sirfsoc_rx_timeout;
89 u32 sirfsoc_parity_err;
90 u32 sirfsoc_cts;
91 u32 sirfsoc_rts;
92};
93
94enum sirfsoc_uart_type {
95 SIRF_REAL_UART,
96 SIRF_USP_UART,
97};
98
99struct sirfsoc_uart_register {
100 struct sirfsoc_register uart_reg;
101 struct sirfsoc_int_en uart_int_en;
102 struct sirfsoc_int_status uart_int_st;
103 struct sirfsoc_fifo_status fifo_status;
104 struct sirfsoc_uart_param uart_param;
105 enum sirfsoc_uart_type uart_type;
106};
107
Qipan Licb4595a2015-04-29 06:45:09 +0000108u32 uart_usp_ff_full_mask(struct uart_port *port)
Qipan Li5df83112013-08-12 18:15:35 +0800109{
Qipan Licb4595a2015-04-29 06:45:09 +0000110 u32 full_bit;
111
112 full_bit = ilog2(port->fifosize);
113 return (1 << full_bit);
Qipan Li5df83112013-08-12 18:15:35 +0800114}
Qipan Licb4595a2015-04-29 06:45:09 +0000115
116u32 uart_usp_ff_empty_mask(struct uart_port *port)
Qipan Li5df83112013-08-12 18:15:35 +0800117{
Qipan Licb4595a2015-04-29 06:45:09 +0000118 u32 empty_bit;
119
120 empty_bit = ilog2(port->fifosize);
121 return (1 << empty_bit);
Qipan Li5df83112013-08-12 18:15:35 +0800122}
123struct sirfsoc_uart_register sirfsoc_usp = {
124 .uart_reg = {
125 .sirfsoc_mode1 = 0x0000,
126 .sirfsoc_mode2 = 0x0004,
127 .sirfsoc_tx_frame_ctrl = 0x0008,
128 .sirfsoc_rx_frame_ctrl = 0x000c,
129 .sirfsoc_tx_rx_en = 0x0010,
130 .sirfsoc_int_en_reg = 0x0014,
131 .sirfsoc_int_st_reg = 0x0018,
132 .sirfsoc_async_param_reg = 0x0024,
133 .sirfsoc_tx_dma_io_ctrl = 0x0100,
134 .sirfsoc_tx_dma_io_len = 0x0104,
135 .sirfsoc_tx_fifo_ctrl = 0x0108,
136 .sirfsoc_tx_fifo_level_chk = 0x010c,
137 .sirfsoc_tx_fifo_op = 0x0110,
138 .sirfsoc_tx_fifo_status = 0x0114,
139 .sirfsoc_tx_fifo_data = 0x0118,
140 .sirfsoc_rx_dma_io_ctrl = 0x0120,
141 .sirfsoc_rx_dma_io_len = 0x0124,
142 .sirfsoc_rx_fifo_ctrl = 0x0128,
143 .sirfsoc_rx_fifo_level_chk = 0x012c,
144 .sirfsoc_rx_fifo_op = 0x0130,
145 .sirfsoc_rx_fifo_status = 0x0134,
146 .sirfsoc_rx_fifo_data = 0x0138,
Qipan Lic1b7ac62015-05-14 06:45:21 +0000147 .sirfsoc_int_en_clr_reg = 0x140,
Qipan Li5df83112013-08-12 18:15:35 +0800148 },
149 .uart_int_en = {
150 .sirfsoc_rx_done_en = BIT(0),
151 .sirfsoc_tx_done_en = BIT(1),
152 .sirfsoc_rx_oflow_en = BIT(2),
153 .sirfsoc_tx_allout_en = BIT(3),
154 .sirfsoc_rx_io_dma_en = BIT(4),
155 .sirfsoc_tx_io_dma_en = BIT(5),
156 .sirfsoc_rxfifo_full_en = BIT(6),
157 .sirfsoc_txfifo_empty_en = BIT(7),
158 .sirfsoc_rxfifo_thd_en = BIT(8),
159 .sirfsoc_txfifo_thd_en = BIT(9),
160 .sirfsoc_frm_err_en = BIT(10),
161 .sirfsoc_rx_timeout_en = BIT(11),
162 .sirfsoc_rxd_brk_en = BIT(15),
163 },
164 .uart_int_st = {
165 .sirfsoc_rx_done = BIT(0),
166 .sirfsoc_tx_done = BIT(1),
167 .sirfsoc_rx_oflow = BIT(2),
168 .sirfsoc_tx_allout = BIT(3),
169 .sirfsoc_rx_io_dma = BIT(4),
170 .sirfsoc_tx_io_dma = BIT(5),
171 .sirfsoc_rxfifo_full = BIT(6),
172 .sirfsoc_txfifo_empty = BIT(7),
173 .sirfsoc_rxfifo_thd = BIT(8),
174 .sirfsoc_txfifo_thd = BIT(9),
175 .sirfsoc_frm_err = BIT(10),
176 .sirfsoc_rx_timeout = BIT(11),
177 .sirfsoc_rxd_brk = BIT(15),
178 },
179 .fifo_status = {
Qipan Licb4595a2015-04-29 06:45:09 +0000180 .ff_full = uart_usp_ff_full_mask,
181 .ff_empty = uart_usp_ff_empty_mask,
Qipan Li5df83112013-08-12 18:15:35 +0800182 },
183 .uart_param = {
184 .uart_name = "ttySiRF",
185 .port_name = "sirfsoc-uart",
Qipan Li5df83112013-08-12 18:15:35 +0800186 },
187};
188
189struct sirfsoc_uart_register sirfsoc_uart = {
190 .uart_reg = {
191 .sirfsoc_line_ctrl = 0x0040,
192 .sirfsoc_tx_rx_en = 0x004c,
193 .sirfsoc_divisor = 0x0050,
194 .sirfsoc_int_en_reg = 0x0054,
195 .sirfsoc_int_st_reg = 0x0058,
Qipan Lic1b7ac62015-05-14 06:45:21 +0000196 .sirfsoc_int_en_clr_reg = 0x0060,
Qipan Li5df83112013-08-12 18:15:35 +0800197 .sirfsoc_tx_dma_io_ctrl = 0x0100,
198 .sirfsoc_tx_dma_io_len = 0x0104,
199 .sirfsoc_tx_fifo_ctrl = 0x0108,
200 .sirfsoc_tx_fifo_level_chk = 0x010c,
201 .sirfsoc_tx_fifo_op = 0x0110,
202 .sirfsoc_tx_fifo_status = 0x0114,
203 .sirfsoc_tx_fifo_data = 0x0118,
204 .sirfsoc_rx_dma_io_ctrl = 0x0120,
205 .sirfsoc_rx_dma_io_len = 0x0124,
206 .sirfsoc_rx_fifo_ctrl = 0x0128,
207 .sirfsoc_rx_fifo_level_chk = 0x012c,
208 .sirfsoc_rx_fifo_op = 0x0130,
209 .sirfsoc_rx_fifo_status = 0x0134,
210 .sirfsoc_rx_fifo_data = 0x0138,
211 .sirfsoc_afc_ctrl = 0x0140,
212 .sirfsoc_swh_dma_io = 0x0148,
213 },
214 .uart_int_en = {
215 .sirfsoc_rx_done_en = BIT(0),
216 .sirfsoc_tx_done_en = BIT(1),
217 .sirfsoc_rx_oflow_en = BIT(2),
218 .sirfsoc_tx_allout_en = BIT(3),
219 .sirfsoc_rx_io_dma_en = BIT(4),
220 .sirfsoc_tx_io_dma_en = BIT(5),
221 .sirfsoc_rxfifo_full_en = BIT(6),
222 .sirfsoc_txfifo_empty_en = BIT(7),
223 .sirfsoc_rxfifo_thd_en = BIT(8),
224 .sirfsoc_txfifo_thd_en = BIT(9),
225 .sirfsoc_frm_err_en = BIT(10),
226 .sirfsoc_rxd_brk_en = BIT(11),
227 .sirfsoc_rx_timeout_en = BIT(12),
228 .sirfsoc_parity_err_en = BIT(13),
229 .sirfsoc_cts_en = BIT(14),
230 .sirfsoc_rts_en = BIT(15),
231 },
232 .uart_int_st = {
233 .sirfsoc_rx_done = BIT(0),
234 .sirfsoc_tx_done = BIT(1),
235 .sirfsoc_rx_oflow = BIT(2),
236 .sirfsoc_tx_allout = BIT(3),
237 .sirfsoc_rx_io_dma = BIT(4),
238 .sirfsoc_tx_io_dma = BIT(5),
239 .sirfsoc_rxfifo_full = BIT(6),
240 .sirfsoc_txfifo_empty = BIT(7),
241 .sirfsoc_rxfifo_thd = BIT(8),
242 .sirfsoc_txfifo_thd = BIT(9),
243 .sirfsoc_frm_err = BIT(10),
244 .sirfsoc_rxd_brk = BIT(11),
245 .sirfsoc_rx_timeout = BIT(12),
246 .sirfsoc_parity_err = BIT(13),
247 .sirfsoc_cts = BIT(14),
248 .sirfsoc_rts = BIT(15),
249 },
250 .fifo_status = {
Qipan Licb4595a2015-04-29 06:45:09 +0000251 .ff_full = uart_usp_ff_full_mask,
252 .ff_empty = uart_usp_ff_empty_mask,
Qipan Li5df83112013-08-12 18:15:35 +0800253 },
254 .uart_param = {
255 .uart_name = "ttySiRF",
256 .port_name = "sirfsoc_uart",
Qipan Li5df83112013-08-12 18:15:35 +0800257 },
258};
259/* uart io ctrl */
Rong Wang161e7732011-11-17 23:17:04 +0800260#define SIRFUART_DATA_BIT_LEN_MASK 0x3
261#define SIRFUART_DATA_BIT_LEN_5 BIT(0)
262#define SIRFUART_DATA_BIT_LEN_6 1
263#define SIRFUART_DATA_BIT_LEN_7 2
264#define SIRFUART_DATA_BIT_LEN_8 3
265#define SIRFUART_STOP_BIT_LEN_1 0
266#define SIRFUART_STOP_BIT_LEN_2 BIT(2)
267#define SIRFUART_PARITY_EN BIT(3)
268#define SIRFUART_EVEN_BIT BIT(4)
269#define SIRFUART_STICK_BIT_MASK (7 << 3)
270#define SIRFUART_STICK_BIT_NONE (0 << 3)
271#define SIRFUART_STICK_BIT_EVEN BIT(3)
272#define SIRFUART_STICK_BIT_ODD (3 << 3)
273#define SIRFUART_STICK_BIT_MARK (5 << 3)
274#define SIRFUART_STICK_BIT_SPACE (7 << 3)
275#define SIRFUART_SET_BREAK BIT(6)
276#define SIRFUART_LOOP_BACK BIT(7)
277#define SIRFUART_PARITY_MASK (7 << 3)
278#define SIRFUART_DUMMY_READ BIT(16)
Qipan Li5df83112013-08-12 18:15:35 +0800279#define SIRFUART_AFC_CTRL_RX_THD 0x70
Rong Wang161e7732011-11-17 23:17:04 +0800280#define SIRFUART_AFC_RX_EN BIT(8)
281#define SIRFUART_AFC_TX_EN BIT(9)
Qipan Li5df83112013-08-12 18:15:35 +0800282#define SIRFUART_AFC_CTS_CTRL BIT(10)
283#define SIRFUART_AFC_RTS_CTRL BIT(11)
284#define SIRFUART_AFC_CTS_STATUS BIT(12)
285#define SIRFUART_AFC_RTS_STATUS BIT(13)
Rong Wang161e7732011-11-17 23:17:04 +0800286/* UART FIFO Register */
Qipan Li5df83112013-08-12 18:15:35 +0800287#define SIRFUART_FIFO_STOP 0x0
288#define SIRFUART_FIFO_RESET BIT(0)
289#define SIRFUART_FIFO_START BIT(1)
Rong Wang161e7732011-11-17 23:17:04 +0800290
Qipan Li5df83112013-08-12 18:15:35 +0800291#define SIRFUART_RX_EN BIT(0)
292#define SIRFUART_TX_EN BIT(1)
Rong Wang161e7732011-11-17 23:17:04 +0800293
Qipan Li5df83112013-08-12 18:15:35 +0800294#define SIRFUART_IO_MODE BIT(0)
295#define SIRFUART_DMA_MODE 0x0
296
Qipan Li5df83112013-08-12 18:15:35 +0800297/* Baud Rate Calculation */
Qipan Licb4595a2015-04-29 06:45:09 +0000298#define SIRF_USP_MIN_SAMPLE_DIV 0x1
Qipan Li5df83112013-08-12 18:15:35 +0800299#define SIRF_MIN_SAMPLE_DIV 0xf
300#define SIRF_MAX_SAMPLE_DIV 0x3f
301#define SIRF_IOCLK_DIV_MAX 0xffff
302#define SIRF_SAMPLE_DIV_SHIFT 16
303#define SIRF_IOCLK_DIV_MASK 0xffff
304#define SIRF_SAMPLE_DIV_MASK 0x3f0000
305#define SIRF_BAUD_RATE_SUPPORT_NR 18
306
307/* USP SPEC */
308#define SIRFSOC_USP_ENDIAN_CTRL_LSBF BIT(4)
309#define SIRFSOC_USP_EN BIT(5)
Qipan Li459f15c2013-08-25 20:18:40 +0800310#define SIRFSOC_USP_MODE2_RXD_DELAY_OFFSET 0
311#define SIRFSOC_USP_MODE2_TXD_DELAY_OFFSET 8
312#define SIRFSOC_USP_MODE2_CLK_DIVISOR_MASK 0x3ff
313#define SIRFSOC_USP_MODE2_CLK_DIVISOR_OFFSET 21
314#define SIRFSOC_USP_TX_DATA_LEN_OFFSET 0
315#define SIRFSOC_USP_TX_SYNC_LEN_OFFSET 8
316#define SIRFSOC_USP_TX_FRAME_LEN_OFFSET 16
317#define SIRFSOC_USP_TX_SHIFTER_LEN_OFFSET 24
318#define SIRFSOC_USP_TX_CLK_DIVISOR_OFFSET 30
319#define SIRFSOC_USP_RX_DATA_LEN_OFFSET 0
320#define SIRFSOC_USP_RX_FRAME_LEN_OFFSET 8
321#define SIRFSOC_USP_RX_SHIFTER_LEN_OFFSET 16
322#define SIRFSOC_USP_RX_CLK_DIVISOR_OFFSET 24
323#define SIRFSOC_USP_ASYNC_DIV2_MASK 0x3f
324#define SIRFSOC_USP_ASYNC_DIV2_OFFSET 16
Qipan Li7f60f2f2015-05-14 06:45:25 +0000325#define SIRFSOC_USP_LOOP_BACK_CTRL BIT(2)
Qipan Li5df83112013-08-12 18:15:35 +0800326/* USP-UART Common */
327#define SIRFSOC_UART_RX_TIMEOUT(br, to) (((br) * (((to) + 999) / 1000)) / 1000)
328#define SIRFUART_RECV_TIMEOUT_VALUE(x) \
329 (((x) > 0xFFFF) ? 0xFFFF : ((x) & 0xFFFF))
Qipan Lic1b7ac62015-05-14 06:45:21 +0000330#define SIRFUART_USP_RECV_TIMEOUT(x) (x & 0xFFFF)
331#define SIRFUART_UART_RECV_TIMEOUT(x) ((x & 0xFFFF) << 16)
Qipan Li5df83112013-08-12 18:15:35 +0800332
Qipan Licb4595a2015-04-29 06:45:09 +0000333#define SIRFUART_FIFO_THD(port) (port->fifosize >> 1)
Qipan Lic1b7ac62015-05-14 06:45:21 +0000334#define SIRFUART_ERR_INT_STAT(unit_st, uart_type) \
Qipan Li5df83112013-08-12 18:15:35 +0800335 (uint_st->sirfsoc_rx_oflow | \
336 uint_st->sirfsoc_frm_err | \
337 uint_st->sirfsoc_rxd_brk | \
Qipan Lic1b7ac62015-05-14 06:45:21 +0000338 ((uart_type != SIRF_REAL_UART) ? \
339 0 : uint_st->sirfsoc_parity_err))
340#define SIRFUART_RX_IO_INT_EN(uint_en, uart_type) \
341 (uint_en->sirfsoc_rx_done_en |\
Qipan Li5df83112013-08-12 18:15:35 +0800342 uint_en->sirfsoc_rxfifo_thd_en |\
343 uint_en->sirfsoc_rxfifo_full_en |\
344 uint_en->sirfsoc_frm_err_en |\
345 uint_en->sirfsoc_rx_oflow_en |\
346 uint_en->sirfsoc_rxd_brk_en |\
Qipan Lic1b7ac62015-05-14 06:45:21 +0000347 ((uart_type != SIRF_REAL_UART) ? \
348 0 : uint_en->sirfsoc_parity_err_en))
Qipan Li5df83112013-08-12 18:15:35 +0800349#define SIRFUART_RX_IO_INT_ST(uint_st) \
Qipan Lic1b7ac62015-05-14 06:45:21 +0000350 (uint_st->sirfsoc_rxfifo_thd |\
351 uint_st->sirfsoc_rxfifo_full|\
352 uint_st->sirfsoc_rx_done |\
353 uint_st->sirfsoc_rx_timeout)
Qipan Li5df83112013-08-12 18:15:35 +0800354#define SIRFUART_CTS_INT_ST(uint_st) (uint_st->sirfsoc_cts)
Qipan Lic1b7ac62015-05-14 06:45:21 +0000355#define SIRFUART_RX_DMA_INT_EN(uint_en, uart_type) \
Qipan Li8316d042013-08-19 11:47:53 +0800356 (uint_en->sirfsoc_rx_timeout_en |\
357 uint_en->sirfsoc_frm_err_en |\
358 uint_en->sirfsoc_rx_oflow_en |\
359 uint_en->sirfsoc_rxd_brk_en |\
Qipan Lic1b7ac62015-05-14 06:45:21 +0000360 ((uart_type != SIRF_REAL_UART) ? \
361 0 : uint_en->sirfsoc_parity_err_en))
Rong Wang161e7732011-11-17 23:17:04 +0800362/* Generic Definitions */
363#define SIRFSOC_UART_NAME "ttySiRF"
364#define SIRFSOC_UART_MAJOR 0
365#define SIRFSOC_UART_MINOR 0
366#define SIRFUART_PORT_NAME "sirfsoc-uart"
367#define SIRFUART_MAP_SIZE 0x200
Qipan Lia6ffe892015-04-29 06:45:08 +0000368#define SIRFSOC_UART_NR 11
Rong Wang161e7732011-11-17 23:17:04 +0800369#define SIRFSOC_PORT_TYPE 0xa5
370
Qipan Li8316d042013-08-19 11:47:53 +0800371/* Uart Common Use Macro*/
372#define SIRFSOC_RX_DMA_BUF_SIZE 256
373#define BYTES_TO_ALIGN(dma_addr) ((unsigned long)(dma_addr) & 0x3)
Qipan Li8316d042013-08-19 11:47:53 +0800374/* Uart Fifo Level Chk */
375#define SIRFUART_TX_FIFO_SC_OFFSET 0
376#define SIRFUART_TX_FIFO_LC_OFFSET 10
377#define SIRFUART_TX_FIFO_HC_OFFSET 20
378#define SIRFUART_TX_FIFO_CHK_SC(line, value) ((((line) == 1) ? (value & 0x3) :\
379 (value & 0x1f)) << SIRFUART_TX_FIFO_SC_OFFSET)
380#define SIRFUART_TX_FIFO_CHK_LC(line, value) ((((line) == 1) ? (value & 0x3) :\
381 (value & 0x1f)) << SIRFUART_TX_FIFO_LC_OFFSET)
382#define SIRFUART_TX_FIFO_CHK_HC(line, value) ((((line) == 1) ? (value & 0x3) :\
383 (value & 0x1f)) << SIRFUART_TX_FIFO_HC_OFFSET)
384
385#define SIRFUART_RX_FIFO_CHK_SC SIRFUART_TX_FIFO_CHK_SC
386#define SIRFUART_RX_FIFO_CHK_LC SIRFUART_TX_FIFO_CHK_LC
387#define SIRFUART_RX_FIFO_CHK_HC SIRFUART_TX_FIFO_CHK_HC
388/* Indicate how many buffers used */
389#define SIRFSOC_RX_LOOP_BUF_CNT 2
390
Rong Wang161e7732011-11-17 23:17:04 +0800391/* For Fast Baud Rate Calculation */
392struct sirfsoc_baudrate_to_regv {
393 unsigned int baud_rate;
394 unsigned int reg_val;
395};
396
Qipan Li8316d042013-08-19 11:47:53 +0800397enum sirfsoc_tx_state {
398 TX_DMA_IDLE,
399 TX_DMA_RUNNING,
400 TX_DMA_PAUSE,
401};
402
403struct sirfsoc_loop_buffer {
404 struct circ_buf xmit;
405 dma_cookie_t cookie;
406 struct dma_async_tx_descriptor *desc;
407 dma_addr_t dma_addr;
408};
409
Rong Wang161e7732011-11-17 23:17:04 +0800410struct sirfsoc_uart_port {
Qipan Li2eb56182013-08-15 06:52:15 +0800411 bool hw_flow_ctrl;
412 bool ms_enabled;
Rong Wang161e7732011-11-17 23:17:04 +0800413
414 struct uart_port port;
Barry Songac4ce712013-01-16 14:49:27 +0800415 struct clk *clk;
Barry Song057badd2015-01-03 17:02:57 +0800416 /* for SiRFatlas7, there are SET/CLR for UART_INT_EN */
417 bool is_atlas7;
Qipan Li5df83112013-08-12 18:15:35 +0800418 struct sirfsoc_uart_register *uart_reg;
Qipan Li8316d042013-08-19 11:47:53 +0800419 struct dma_chan *rx_dma_chan;
420 struct dma_chan *tx_dma_chan;
421 dma_addr_t tx_dma_addr;
422 struct dma_async_tx_descriptor *tx_dma_desc;
Qipan Li8316d042013-08-19 11:47:53 +0800423 struct tasklet_struct rx_dma_complete_tasklet;
424 struct tasklet_struct rx_tmo_process_tasklet;
425 unsigned int rx_io_count;
426 unsigned long transfer_size;
427 enum sirfsoc_tx_state tx_dma_state;
Qipan Li2eb56182013-08-15 06:52:15 +0800428 unsigned int cts_gpio;
429 unsigned int rts_gpio;
Qipan Li8316d042013-08-19 11:47:53 +0800430
431 struct sirfsoc_loop_buffer rx_dma_items[SIRFSOC_RX_LOOP_BUF_CNT];
432 int rx_completed;
433 int rx_issued;
Rong Wang161e7732011-11-17 23:17:04 +0800434};
435
Rong Wang161e7732011-11-17 23:17:04 +0800436/* Register Access Control */
437#define portaddr(port, reg) ((port)->membase + (reg))
Rong Wang161e7732011-11-17 23:17:04 +0800438#define rd_regl(port, reg) (__raw_readl(portaddr(port, reg)))
Rong Wang161e7732011-11-17 23:17:04 +0800439#define wr_regl(port, reg, val) __raw_writel(val, portaddr(port, reg))
440
441/* UART Port Mask */
Qipan Licb4595a2015-04-29 06:45:09 +0000442#define SIRFUART_FIFOLEVEL_MASK(port) ((port->fifosize - 1) & 0xFFF)
443#define SIRFUART_FIFOFULL_MASK(port) (port->fifosize & 0xFFF)
444#define SIRFUART_FIFOEMPTY_MASK(port) ((port->fifosize & 0xFFF) << 1)