blob: 9673e2bcff06dfc8be5f1f6124d219f738ce9225 [file] [log] [blame]
Sony Chacko7e2cf4f2013-01-01 03:20:17 +00001#ifndef __QLCNIC_HW_H
2#define __QLCNIC_HW_H
3
4/* Common registers in 83xx and 82xx */
5enum qlcnic_regs {
6 QLCNIC_PEG_HALT_STATUS1 = 0,
7 QLCNIC_PEG_HALT_STATUS2,
8 QLCNIC_PEG_ALIVE_COUNTER,
9 QLCNIC_FLASH_LOCK_OWNER,
10 QLCNIC_FW_CAPABILITIES,
11 QLCNIC_CRB_DRV_ACTIVE,
12 QLCNIC_CRB_DEV_STATE,
13 QLCNIC_CRB_DRV_STATE,
14 QLCNIC_CRB_DRV_SCRATCH,
15 QLCNIC_CRB_DEV_PARTITION_INFO,
16 QLCNIC_CRB_DRV_IDC_VER,
17 QLCNIC_FW_VERSION_MAJOR,
18 QLCNIC_FW_VERSION_MINOR,
19 QLCNIC_FW_VERSION_SUB,
20 QLCNIC_CRB_DEV_NPAR_STATE,
21 QLCNIC_FW_IMG_VALID,
22 QLCNIC_CMDPEG_STATE,
23 QLCNIC_RCVPEG_STATE,
24 QLCNIC_ASIC_TEMP,
25 QLCNIC_FW_API,
26 QLCNIC_DRV_OP_MODE,
27 QLCNIC_FLASH_LOCK,
28 QLCNIC_FLASH_UNLOCK,
29};
30
Himanshu Madhania15ebd32013-01-01 03:20:18 +000031/* Read from an address offset from BAR0, existing registers */
32#define QLC_SHARED_REG_RD32(a, addr) \
33 readl(((a)->ahw->pci_base0) + ((a)->ahw->reg_tbl[addr]))
34
35/* Write to an address offset from BAR0, existing registers */
36#define QLC_SHARED_REG_WR32(a, addr, value) \
37 writel(value, ((a)->ahw->pci_base0) + ((a)->ahw->reg_tbl[addr]))
38
Sony Chacko7f966452013-01-01 03:20:19 +000039/* Read from a direct address offset from BAR0, additional registers */
40#define QLCRDX(ahw, addr) \
41 readl(((ahw)->pci_base0) + ((ahw)->ext_reg_tbl[addr]))
42
43/* Write to a direct address offset from BAR0, additional registers */
44#define QLCWRX(ahw, addr, value) \
45 writel(value, (((ahw)->pci_base0) + ((ahw)->ext_reg_tbl[addr])))
46
Sony Chacko7e2cf4f2013-01-01 03:20:17 +000047#define QLCNIC_CMD_CONFIGURE_IP_ADDR 0x1
48#define QLCNIC_CMD_CONFIG_INTRPT 0x2
49#define QLCNIC_CMD_CREATE_RX_CTX 0x7
50#define QLCNIC_CMD_DESTROY_RX_CTX 0x8
51#define QLCNIC_CMD_CREATE_TX_CTX 0x9
52#define QLCNIC_CMD_DESTROY_TX_CTX 0xa
53#define QLCNIC_CMD_CONFIGURE_LRO 0xC
54#define QLCNIC_CMD_CONFIGURE_MAC_LEARNING 0xD
55#define QLCNIC_CMD_GET_STATISTICS 0xF
56#define QLCNIC_CMD_INTRPT_TEST 0x11
57#define QLCNIC_CMD_SET_MTU 0x12
58#define QLCNIC_CMD_READ_PHY 0x13
59#define QLCNIC_CMD_WRITE_PHY 0x14
60#define QLCNIC_CMD_READ_HW_REG 0x15
61#define QLCNIC_CMD_GET_FLOW_CTL 0x16
62#define QLCNIC_CMD_SET_FLOW_CTL 0x17
63#define QLCNIC_CMD_READ_MAX_MTU 0x18
64#define QLCNIC_CMD_READ_MAX_LRO 0x19
65#define QLCNIC_CMD_MAC_ADDRESS 0x1f
66#define QLCNIC_CMD_GET_PCI_INFO 0x20
67#define QLCNIC_CMD_GET_NIC_INFO 0x21
68#define QLCNIC_CMD_SET_NIC_INFO 0x22
69#define QLCNIC_CMD_GET_ESWITCH_CAPABILITY 0x24
70#define QLCNIC_CMD_TOGGLE_ESWITCH 0x25
71#define QLCNIC_CMD_GET_ESWITCH_STATUS 0x26
72#define QLCNIC_CMD_SET_PORTMIRRORING 0x27
73#define QLCNIC_CMD_CONFIGURE_ESWITCH 0x28
74#define QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG 0x29
75#define QLCNIC_CMD_GET_ESWITCH_STATS 0x2a
76#define QLCNIC_CMD_CONFIG_PORT 0x2e
77#define QLCNIC_CMD_TEMP_SIZE 0x2f
78#define QLCNIC_CMD_GET_TEMP_HDR 0x30
79#define QLCNIC_CMD_GET_MAC_STATS 0x37
80#define QLCNIC_CMD_SET_DRV_VER 0x38
81#define QLCNIC_CMD_CONFIGURE_RSS 0x41
82#define QLCNIC_CMD_CONFIG_INTR_COAL 0x43
83#define QLCNIC_CMD_CONFIGURE_LED 0x44
84#define QLCNIC_CMD_CONFIG_MAC_VLAN 0x45
85#define QLCNIC_CMD_GET_LINK_EVENT 0x48
86#define QLCNIC_CMD_CONFIGURE_MAC_RX_MODE 0x49
87#define QLCNIC_CMD_CONFIGURE_HW_LRO 0x4A
88#define QLCNIC_CMD_INIT_NIC_FUNC 0x60
89#define QLCNIC_CMD_STOP_NIC_FUNC 0x61
90#define QLCNIC_CMD_IDC_ACK 0x63
91#define QLCNIC_CMD_SET_PORT_CONFIG 0x66
92#define QLCNIC_CMD_GET_PORT_CONFIG 0x67
93#define QLCNIC_CMD_GET_LINK_STATUS 0x68
94#define QLCNIC_CMD_SET_LED_CONFIG 0x69
95#define QLCNIC_CMD_GET_LED_CONFIG 0x6A
Sony Chacko7f966452013-01-01 03:20:19 +000096#define QLCNIC_CMD_ADD_RCV_RINGS 0x0B
Sony Chacko7e2cf4f2013-01-01 03:20:17 +000097
98#define QLCNIC_INTRPT_INTX 1
99#define QLCNIC_INTRPT_MSIX 3
100#define QLCNIC_INTRPT_ADD 1
101#define QLCNIC_INTRPT_DEL 2
102
103#define QLCNIC_GET_CURRENT_MAC 1
104#define QLCNIC_SET_STATION_MAC 2
105#define QLCNIC_GET_DEFAULT_MAC 3
106#define QLCNIC_GET_FAC_DEF_MAC 4
107#define QLCNIC_SET_FAC_DEF_MAC 5
108
109#define QLCNIC_MBX_LINK_EVENT 0x8001
110#define QLCNIC_MBX_COMP_EVENT 0x8100
111#define QLCNIC_MBX_REQUEST_EVENT 0x8101
112#define QLCNIC_MBX_TIME_EXTEND_EVENT 0x8102
113#define QLCNIC_MBX_SFP_INSERT_EVENT 0x8130
114#define QLCNIC_MBX_SFP_REMOVE_EVENT 0x8131
115
116struct qlcnic_mailbox_metadata {
117 u32 cmd;
118 u32 in_args;
119 u32 out_args;
120};
121
Sony Chacko7f966452013-01-01 03:20:19 +0000122/* Mailbox ownership */
123#define QLCNIC_GET_OWNER(val) ((val) & (BIT_0 | BIT_1))
124
125#define QLCNIC_SET_OWNER 1
126#define QLCNIC_CLR_OWNER 0
127#define QLCNIC_MBX_TIMEOUT 10000
128
Sony Chacko7e2cf4f2013-01-01 03:20:17 +0000129#define QLCNIC_MBX_RSP_OK 1
130#define QLCNIC_MBX_PORT_RSP_OK 0x1a
131
132struct qlcnic_pci_info;
133struct qlcnic_info;
134struct qlcnic_cmd_args;
135struct ethtool_stats;
136struct pci_device_id;
137struct qlcnic_host_sds_ring;
138struct qlcnic_host_tx_ring;
139struct qlcnic_host_tx_ring;
140struct qlcnic_hardware_context;
141struct qlcnic_adapter;
142
143int qlcnic_82xx_start_firmware(struct qlcnic_adapter *);
144int qlcnic_82xx_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong);
145int qlcnic_82xx_hw_write_wx_2M(struct qlcnic_adapter *, ulong, u32);
146int qlcnic_82xx_config_hw_lro(struct qlcnic_adapter *adapter, int);
147int qlcnic_82xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
148int qlcnic_82xx_napi_add(struct qlcnic_adapter *adapter,
149 struct net_device *netdev);
150void qlcnic_82xx_change_filter(struct qlcnic_adapter *adapter,
151 u64 *uaddr, __le16 vlan_id);
152void qlcnic_82xx_config_intr_coalesce(struct qlcnic_adapter *adapter);
153int qlcnic_82xx_config_rss(struct qlcnic_adapter *adapter, int);
154void qlcnic_82xx_config_ipaddr(struct qlcnic_adapter *adapter,
155 __be32, int);
156int qlcnic_82xx_linkevent_request(struct qlcnic_adapter *adapter, int);
157void qlcnic_82xx_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring);
158int qlcnic_82xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8);
159int qlcnic_82xx_set_lb_mode(struct qlcnic_adapter *, u8);
160void qlcnic_82xx_write_crb(struct qlcnic_adapter *, char *, loff_t, size_t);
161void qlcnic_82xx_read_crb(struct qlcnic_adapter *, char *, loff_t, size_t);
162void qlcnic_82xx_dev_request_reset(struct qlcnic_adapter *, u32);
163int qlcnic_82xx_setup_intr(struct qlcnic_adapter *, u8);
164irqreturn_t qlcnic_82xx_clear_legacy_intr(struct qlcnic_adapter *);
165int qlcnic_82xx_issue_cmd(struct qlcnic_adapter *adapter,
166 struct qlcnic_cmd_args *);
167int qlcnic_82xx_fw_cmd_create_rx_ctx(struct qlcnic_adapter *);
168int qlcnic_82xx_fw_cmd_create_tx_ctx(struct qlcnic_adapter *,
169 struct qlcnic_host_tx_ring *tx_ring, int);
170int qlcnic_82xx_sre_macaddr_change(struct qlcnic_adapter *, u8 *, __le16, u8);
171int qlcnic_82xx_get_mac_address(struct qlcnic_adapter *, u8*);
172int qlcnic_82xx_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
173int qlcnic_82xx_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
174int qlcnic_82xx_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*);
175int qlcnic_82xx_alloc_mbx_args(struct qlcnic_cmd_args *,
176 struct qlcnic_adapter *, u32);
177int qlcnic_82xx_hw_write_wx_2M(struct qlcnic_adapter *, ulong, u32);
178int qlcnic_82xx_get_board_info(struct qlcnic_adapter *);
179int qlcnic_82xx_config_led(struct qlcnic_adapter *, u32, u32);
180void qlcnic_82xx_get_func_no(struct qlcnic_adapter *);
181int qlcnic_82xx_api_lock(struct qlcnic_adapter *);
182void qlcnic_82xx_api_unlock(struct qlcnic_adapter *);
183void qlcnic_82xx_napi_enable(struct qlcnic_adapter *);
184void qlcnic_82xx_napi_disable(struct qlcnic_adapter *);
Sony Chacko7f966452013-01-01 03:20:19 +0000185void qlcnic_82xx_napi_del(struct qlcnic_adapter *);
Sony Chacko7e2cf4f2013-01-01 03:20:17 +0000186#endif /* __QLCNIC_HW_H_ */