blob: 6670fd98ce7c628e9d9186491597efb54a4ae31e [file] [log] [blame]
sricharaned0e3522011-08-24 20:07:45 +05301/*
Sricharan Rc10d5c92014-04-11 13:09:36 -05002 * OMAP L3 Interconnect error handling driver header
sricharaned0e3522011-08-24 20:07:45 +05303 *
Nishanth Menonc5f2aea2014-04-11 13:15:43 -05004 * Copyright (C) 2011-2014 Texas Instruments Incorporated - http://www.ti.com/
sricharaned0e3522011-08-24 20:07:45 +05305 * Santosh Shilimkar <santosh.shilimkar@ti.com>
6 * sricharan <r.sricharan@ti.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
Nishanth Menonc5f2aea2014-04-11 13:15:43 -05009 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
sricharaned0e3522011-08-24 20:07:45 +053011 *
Nishanth Menonc5f2aea2014-04-11 13:15:43 -050012 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13 * kind, whether express or implied; without even the implied warranty
14 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
sricharaned0e3522011-08-24 20:07:45 +053015 * GNU General Public License for more details.
sricharaned0e3522011-08-24 20:07:45 +053016 */
Sricharan Rc10d5c92014-04-11 13:09:36 -050017#ifndef __OMAP_L3_NOC_H
18#define __OMAP_L3_NOC_H
Santosh Shilimkar2722e562011-03-07 20:53:10 +053019
Sricharan R06594522013-11-26 07:38:23 -060020#define MAX_L3_MODULES 3
Nishanth Menon97708c02014-04-14 09:57:50 -050021#define MAX_CLKDM_TARGETS 31
Sricharan R06594522013-11-26 07:38:23 -060022
Santosh Shilimkar2722e562011-03-07 20:53:10 +053023#define CLEAR_STDERR_LOG (1 << 31)
24#define CUSTOM_ERROR 0x2
25#define STANDARD_ERROR 0x0
26#define INBAND_ERROR 0x0
Santosh Shilimkar2722e562011-03-07 20:53:10 +053027#define L3_APPLICATION_ERROR 0x0
28#define L3_DEBUG_ERROR 0x1
29
Todd Poynor342fd142011-08-24 19:11:39 +053030/* L3 TARG register offsets */
sricharaned0e3522011-08-24 20:07:45 +053031#define L3_TARG_STDERRLOG_MAIN 0x48
Nishanth Menon7f9de022014-04-16 15:47:28 -050032#define L3_TARG_STDERRLOG_HDR 0x4c
Nishanth Menonc98aa7a2014-04-11 12:24:56 -050033#define L3_TARG_STDERRLOG_MSTADDR 0x50
sricharaned0e3522011-08-24 20:07:45 +053034#define L3_TARG_STDERRLOG_SLVOFSLSB 0x5c
Nishanth Menonc98aa7a2014-04-11 12:24:56 -050035#define L3_TARG_STDERRLOG_CINFO_MSTADDR 0x68
Nishanth Menon7f9de022014-04-16 15:47:28 -050036#define L3_TARG_STDERRLOG_CINFO_OPCODE 0x6c
sricharaned0e3522011-08-24 20:07:45 +053037#define L3_FLAGMUX_REGERR0 0xc
Rajendra Nayak3340d732014-04-10 11:31:33 -050038#define L3_FLAGMUX_MASK0 0x8
39
40#define L3_TARGET_NOT_SUPPORTED NULL
41
Nishanth Menon7f9de022014-04-16 15:47:28 -050042static const char * const l3_transaction_type[] = {
43 /* 0 0 0 */ "Idle",
44 /* 0 0 1 */ "Write",
45 /* 0 1 0 */ "Read",
46 /* 0 1 1 */ "ReadEx",
47 /* 1 0 0 */ "Read Link",
48 /* 1 0 1 */ "Write Non-Posted",
49 /* 1 1 0 */ "Write Conditional",
50 /* 1 1 1 */ "Write Broadcast",
51};
52
Nishanth Menonf0a6e652014-04-11 10:11:59 -050053/**
54 * struct l3_masters_data - L3 Master information
55 * @id: ID of the L3 Master
56 * @name: master name
57 */
58struct l3_masters_data {
59 u32 id;
60 char *name;
61};
62
Nishanth Menon3ae9af72014-04-11 11:38:10 -050063/**
64 * struct l3_target_data - L3 Target information
65 * @offset: Offset from base for L3 Target
66 * @name: Target name
67 *
68 * Target information is organized indexed by bit field definitions.
69 */
70struct l3_target_data {
71 u32 offset;
72 char *name;
73};
74
Nishanth Menon97708c02014-04-14 09:57:50 -050075/**
76 * struct l3_flagmux_data - Flag Mux information
77 * @offset: offset from base for flagmux register
78 * @l3_targ: array indexed by flagmux index (bit offset) pointing to the
79 * target data. unsupported ones are marked with
80 * L3_TARGET_NOT_SUPPORTED
81 * @num_targ_data: number of entries in target data
Afzal Mohammed2100b592014-04-25 17:38:11 -050082 * @mask_app_bits: ignore these from raw application irq status
83 * @mask_dbg_bits: ignore these from raw debug irq status
Nishanth Menon97708c02014-04-14 09:57:50 -050084 */
85struct l3_flagmux_data {
86 u32 offset;
87 struct l3_target_data *l3_targ;
88 u8 num_targ_data;
Afzal Mohammed2100b592014-04-25 17:38:11 -050089 u32 mask_app_bits;
90 u32 mask_dbg_bits;
Nishanth Menon97708c02014-04-14 09:57:50 -050091};
92
Sricharan R06594522013-11-26 07:38:23 -060093
94/**
95 * struct omap_l3 - Description of data relevant for L3 bus.
96 * @dev: device representing the bus (populated runtime)
97 * @l3_base: base addresses of modules (populated runtime)
Nishanth Menon97708c02014-04-14 09:57:50 -050098 * @l3_flag_mux: array containing flag mux data per module
Sricharan R06594522013-11-26 07:38:23 -060099 * offset from corresponding module base indexed per
100 * module.
101 * @num_modules: number of clock domains / modules.
102 * @l3_masters: array pointing to master data containing name and register
103 * offset for the master.
104 * @num_master: number of masters
Nishanth Menond4d88192014-04-16 11:01:02 -0500105 * @mst_addr_mask: Mask representing MSTADDR information of NTTP packet
Sricharan R06594522013-11-26 07:38:23 -0600106 * @debug_irq: irq number of the debug interrupt (populated runtime)
107 * @app_irq: irq number of the application interrupt (populated runtime)
108 */
109struct omap_l3 {
110 struct device *dev;
111
112 void __iomem *l3_base[MAX_L3_MODULES];
Nishanth Menon97708c02014-04-14 09:57:50 -0500113 struct l3_flagmux_data **l3_flagmux;
Sricharan R06594522013-11-26 07:38:23 -0600114 int num_modules;
115
116 struct l3_masters_data *l3_masters;
117 int num_masters;
Nishanth Menond4d88192014-04-16 11:01:02 -0500118 u32 mst_addr_mask;
Sricharan R06594522013-11-26 07:38:23 -0600119
Sricharan R06594522013-11-26 07:38:23 -0600120 int debug_irq;
121 int app_irq;
122};
123
Nishanth Menon97708c02014-04-14 09:57:50 -0500124static struct l3_target_data omap_l3_target_data_clk1[] = {
Nishanth Menon3ae9af72014-04-11 11:38:10 -0500125 {0x100, "DMM1",},
126 {0x200, "DMM2",},
127 {0x300, "ABE",},
128 {0x400, "L4CFG",},
129 {0x600, "CLK2PWRDISC",},
130 {0x0, "HOSTCLK1",},
131 {0x900, "L4WAKEUP",},
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530132};
133
Nishanth Menon97708c02014-04-14 09:57:50 -0500134static struct l3_flagmux_data omap_l3_flagmux_clk1 = {
135 .offset = 0x500,
136 .l3_targ = omap_l3_target_data_clk1,
137 .num_targ_data = ARRAY_SIZE(omap_l3_target_data_clk1),
138};
139
140
141static struct l3_target_data omap_l3_target_data_clk2[] = {
Nishanth Menon3ae9af72014-04-11 11:38:10 -0500142 {0x500, "CORTEXM3",},
143 {0x300, "DSS",},
144 {0x100, "GPMC",},
145 {0x400, "ISS",},
146 {0x700, "IVAHD",},
147 {0xD00, "AES1",},
148 {0x900, "L4PER0",},
149 {0x200, "OCMRAM",},
150 {0x100, "GPMCsERROR",},
151 {0x600, "SGX",},
152 {0x800, "SL2",},
153 {0x1600, "C2C",},
154 {0x1100, "PWRDISCCLK1",},
155 {0xF00, "SHA1",},
156 {0xE00, "AES2",},
157 {0xC00, "L4PER3",},
158 {0xA00, "L4PER1",},
159 {0xB00, "L4PER2",},
160 {0x0, "HOSTCLK2",},
161 {0x1800, "CAL",},
162 {0x1700, "LLI",},
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530163};
164
Nishanth Menon97708c02014-04-14 09:57:50 -0500165static struct l3_flagmux_data omap_l3_flagmux_clk2 = {
166 .offset = 0x1000,
167 .l3_targ = omap_l3_target_data_clk2,
168 .num_targ_data = ARRAY_SIZE(omap_l3_target_data_clk2),
169};
170
171
172static struct l3_target_data omap_l3_target_data_clk3[] = {
Nishanth Menon3ae9af72014-04-11 11:38:10 -0500173 {0x0100, "EMUSS",},
174 {0x0300, "DEBUG SOURCE",},
175 {0x0, "HOST CLK3",},
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530176};
177
Nishanth Menon97708c02014-04-14 09:57:50 -0500178static struct l3_flagmux_data omap_l3_flagmux_clk3 = {
179 .offset = 0x0200,
180 .l3_targ = omap_l3_target_data_clk3,
181 .num_targ_data = ARRAY_SIZE(omap_l3_target_data_clk3),
182};
183
Sricharan R06594522013-11-26 07:38:23 -0600184static struct l3_masters_data omap_l3_masters[] = {
sricharan551a9fa2011-09-07 17:25:16 +0530185 { 0x0 , "MPU"},
186 { 0x10, "CS_ADP"},
187 { 0x14, "xxx"},
188 { 0x20, "DSP"},
189 { 0x30, "IVAHD"},
190 { 0x40, "ISS"},
191 { 0x44, "DucatiM3"},
192 { 0x48, "FaceDetect"},
193 { 0x50, "SDMA_Rd"},
194 { 0x54, "SDMA_Wr"},
195 { 0x58, "xxx"},
196 { 0x5C, "xxx"},
197 { 0x60, "SGX"},
198 { 0x70, "DSS"},
199 { 0x80, "C2C"},
200 { 0x88, "xxx"},
201 { 0x8C, "xxx"},
202 { 0x90, "HSI"},
203 { 0xA0, "MMC1"},
204 { 0xA4, "MMC2"},
205 { 0xA8, "MMC6"},
206 { 0xB0, "UNIPRO1"},
207 { 0xC0, "USBHOSTHS"},
208 { 0xC4, "USBOTGHS"},
209 { 0xC8, "USBHOSTFS"}
210};
211
Nishanth Menon97708c02014-04-14 09:57:50 -0500212static struct l3_flagmux_data *omap_l3_flagmux[] = {
213 &omap_l3_flagmux_clk1,
214 &omap_l3_flagmux_clk2,
215 &omap_l3_flagmux_clk3,
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530216};
217
Sricharan R06594522013-11-26 07:38:23 -0600218static const struct omap_l3 omap_l3_data = {
219 .l3_flagmux = omap_l3_flagmux,
Nishanth Menon97708c02014-04-14 09:57:50 -0500220 .num_modules = ARRAY_SIZE(omap_l3_flagmux),
Sricharan R06594522013-11-26 07:38:23 -0600221 .l3_masters = omap_l3_masters,
222 .num_masters = ARRAY_SIZE(omap_l3_masters),
Nishanth Menond4d88192014-04-16 11:01:02 -0500223 /* The 6 MSBs of register field used to distinguish initiator */
224 .mst_addr_mask = 0xFC,
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530225};
Sricharan Rc10d5c92014-04-11 13:09:36 -0500226
227#endif /* __OMAP_L3_NOC_H */