blob: 393e9219a5b68afe61f6416c3fac531cc188cefc [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/gpio.c
3 *
4 * Support functions for OMAP GPIO
5 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01006 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02007 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01008 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/init.h>
18#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010019#include <linux/interrupt.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010020#include <linux/sysdev.h>
21#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000022#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010024
Russell Kinga09e64f2008-08-05 16:14:15 +010025#include <mach/hardware.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010026#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/irqs.h>
28#include <mach/gpio.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010029#include <asm/mach/irq.h>
Kevin Hilman43ffcd92009-01-27 11:09:24 -080030#include <plat/powerdomain.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010031
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010032/*
33 * OMAP1510 GPIO registers
34 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070035#define OMAP1510_GPIO_BASE 0xfffce000
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010036#define OMAP1510_GPIO_DATA_INPUT 0x00
37#define OMAP1510_GPIO_DATA_OUTPUT 0x04
38#define OMAP1510_GPIO_DIR_CONTROL 0x08
39#define OMAP1510_GPIO_INT_CONTROL 0x0c
40#define OMAP1510_GPIO_INT_MASK 0x10
41#define OMAP1510_GPIO_INT_STATUS 0x14
42#define OMAP1510_GPIO_PIN_CONTROL 0x18
43
44#define OMAP1510_IH_GPIO_BASE 64
45
46/*
47 * OMAP1610 specific GPIO registers
48 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070049#define OMAP1610_GPIO1_BASE 0xfffbe400
50#define OMAP1610_GPIO2_BASE 0xfffbec00
51#define OMAP1610_GPIO3_BASE 0xfffbb400
52#define OMAP1610_GPIO4_BASE 0xfffbbc00
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010053#define OMAP1610_GPIO_REVISION 0x0000
54#define OMAP1610_GPIO_SYSCONFIG 0x0010
55#define OMAP1610_GPIO_SYSSTATUS 0x0014
56#define OMAP1610_GPIO_IRQSTATUS1 0x0018
57#define OMAP1610_GPIO_IRQENABLE1 0x001c
Tony Lindgren92105bb2005-09-07 17:20:26 +010058#define OMAP1610_GPIO_WAKEUPENABLE 0x0028
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010059#define OMAP1610_GPIO_DATAIN 0x002c
60#define OMAP1610_GPIO_DATAOUT 0x0030
61#define OMAP1610_GPIO_DIRECTION 0x0034
62#define OMAP1610_GPIO_EDGE_CTRL1 0x0038
63#define OMAP1610_GPIO_EDGE_CTRL2 0x003c
64#define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
Tony Lindgren92105bb2005-09-07 17:20:26 +010065#define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010066#define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
67#define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
Tony Lindgren92105bb2005-09-07 17:20:26 +010068#define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010069#define OMAP1610_GPIO_SET_DATAOUT 0x00f0
70
71/*
Alistair Buxton7c006922009-09-22 10:02:58 +010072 * OMAP7XX specific GPIO registers
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010073 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070074#define OMAP7XX_GPIO1_BASE 0xfffbc000
75#define OMAP7XX_GPIO2_BASE 0xfffbc800
76#define OMAP7XX_GPIO3_BASE 0xfffbd000
77#define OMAP7XX_GPIO4_BASE 0xfffbd800
78#define OMAP7XX_GPIO5_BASE 0xfffbe000
79#define OMAP7XX_GPIO6_BASE 0xfffbe800
Alistair Buxton7c006922009-09-22 10:02:58 +010080#define OMAP7XX_GPIO_DATA_INPUT 0x00
81#define OMAP7XX_GPIO_DATA_OUTPUT 0x04
82#define OMAP7XX_GPIO_DIR_CONTROL 0x08
83#define OMAP7XX_GPIO_INT_CONTROL 0x0c
84#define OMAP7XX_GPIO_INT_MASK 0x10
85#define OMAP7XX_GPIO_INT_STATUS 0x14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010086
Tony Lindgren9f7065d2009-10-19 15:25:20 -070087#define OMAP1_MPUIO_VBASE OMAP1_MPUIO_BASE
Tony Lindgren94113262009-08-28 10:50:33 -070088
Zebediah C. McClure56739a62009-03-23 18:07:40 -070089/*
Tony Lindgren92105bb2005-09-07 17:20:26 +010090 * omap24xx specific GPIO registers
91 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070092#define OMAP242X_GPIO1_BASE 0x48018000
93#define OMAP242X_GPIO2_BASE 0x4801a000
94#define OMAP242X_GPIO3_BASE 0x4801c000
95#define OMAP242X_GPIO4_BASE 0x4801e000
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -080096
Tony Lindgren9f7065d2009-10-19 15:25:20 -070097#define OMAP243X_GPIO1_BASE 0x4900C000
98#define OMAP243X_GPIO2_BASE 0x4900E000
99#define OMAP243X_GPIO3_BASE 0x49010000
100#define OMAP243X_GPIO4_BASE 0x49012000
101#define OMAP243X_GPIO5_BASE 0x480B6000
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800102
Tony Lindgren92105bb2005-09-07 17:20:26 +0100103#define OMAP24XX_GPIO_REVISION 0x0000
104#define OMAP24XX_GPIO_SYSCONFIG 0x0010
105#define OMAP24XX_GPIO_SYSSTATUS 0x0014
106#define OMAP24XX_GPIO_IRQSTATUS1 0x0018
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300107#define OMAP24XX_GPIO_IRQSTATUS2 0x0028
108#define OMAP24XX_GPIO_IRQENABLE2 0x002c
Tony Lindgren92105bb2005-09-07 17:20:26 +0100109#define OMAP24XX_GPIO_IRQENABLE1 0x001c
Tero Kristo723fdb72008-11-26 14:35:16 -0800110#define OMAP24XX_GPIO_WAKE_EN 0x0020
Tony Lindgren92105bb2005-09-07 17:20:26 +0100111#define OMAP24XX_GPIO_CTRL 0x0030
112#define OMAP24XX_GPIO_OE 0x0034
113#define OMAP24XX_GPIO_DATAIN 0x0038
114#define OMAP24XX_GPIO_DATAOUT 0x003c
115#define OMAP24XX_GPIO_LEVELDETECT0 0x0040
116#define OMAP24XX_GPIO_LEVELDETECT1 0x0044
117#define OMAP24XX_GPIO_RISINGDETECT 0x0048
118#define OMAP24XX_GPIO_FALLINGDETECT 0x004c
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700119#define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
120#define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
Tony Lindgren92105bb2005-09-07 17:20:26 +0100121#define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
122#define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
123#define OMAP24XX_GPIO_CLEARWKUENA 0x0080
124#define OMAP24XX_GPIO_SETWKUENA 0x0084
125#define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
126#define OMAP24XX_GPIO_SETDATAOUT 0x0094
127
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530128#define OMAP4_GPIO_REVISION 0x0000
129#define OMAP4_GPIO_SYSCONFIG 0x0010
130#define OMAP4_GPIO_EOI 0x0020
131#define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
132#define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
133#define OMAP4_GPIO_IRQSTATUS0 0x002c
134#define OMAP4_GPIO_IRQSTATUS1 0x0030
135#define OMAP4_GPIO_IRQSTATUSSET0 0x0034
136#define OMAP4_GPIO_IRQSTATUSSET1 0x0038
137#define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
138#define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
139#define OMAP4_GPIO_IRQWAKEN0 0x0044
140#define OMAP4_GPIO_IRQWAKEN1 0x0048
Charulatha V9f096862010-05-14 12:05:27 -0700141#define OMAP4_GPIO_SYSSTATUS 0x0114
142#define OMAP4_GPIO_IRQENABLE1 0x011c
143#define OMAP4_GPIO_WAKE_EN 0x0120
144#define OMAP4_GPIO_IRQSTATUS2 0x0128
145#define OMAP4_GPIO_IRQENABLE2 0x012c
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530146#define OMAP4_GPIO_CTRL 0x0130
147#define OMAP4_GPIO_OE 0x0134
148#define OMAP4_GPIO_DATAIN 0x0138
149#define OMAP4_GPIO_DATAOUT 0x013c
150#define OMAP4_GPIO_LEVELDETECT0 0x0140
151#define OMAP4_GPIO_LEVELDETECT1 0x0144
152#define OMAP4_GPIO_RISINGDETECT 0x0148
153#define OMAP4_GPIO_FALLINGDETECT 0x014c
154#define OMAP4_GPIO_DEBOUNCENABLE 0x0150
155#define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
Charulatha V9f096862010-05-14 12:05:27 -0700156#define OMAP4_GPIO_CLEARIRQENABLE1 0x0160
157#define OMAP4_GPIO_SETIRQENABLE1 0x0164
158#define OMAP4_GPIO_CLEARWKUENA 0x0180
159#define OMAP4_GPIO_SETWKUENA 0x0184
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530160#define OMAP4_GPIO_CLEARDATAOUT 0x0190
161#define OMAP4_GPIO_SETDATAOUT 0x0194
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800162/*
163 * omap34xx specific GPIO registers
164 */
165
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700166#define OMAP34XX_GPIO1_BASE 0x48310000
167#define OMAP34XX_GPIO2_BASE 0x49050000
168#define OMAP34XX_GPIO3_BASE 0x49052000
169#define OMAP34XX_GPIO4_BASE 0x49054000
170#define OMAP34XX_GPIO5_BASE 0x49056000
171#define OMAP34XX_GPIO6_BASE 0x49058000
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800172
Santosh Shilimkar44169072009-05-28 14:16:04 -0700173/*
174 * OMAP44XX specific GPIO registers
175 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700176#define OMAP44XX_GPIO1_BASE 0x4a310000
177#define OMAP44XX_GPIO2_BASE 0x48055000
178#define OMAP44XX_GPIO3_BASE 0x48057000
179#define OMAP44XX_GPIO4_BASE 0x48059000
180#define OMAP44XX_GPIO5_BASE 0x4805B000
181#define OMAP44XX_GPIO6_BASE 0x4805D000
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800182
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100183struct gpio_bank {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700184 unsigned long pbase;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100185 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100186 u16 irq;
187 u16 virtual_irq_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100188 int method;
Tony Lindgren140455f2010-02-12 12:26:48 -0800189#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100190 u32 suspend_wakeup;
191 u32 saved_wakeup;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800192#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800193#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800194 u32 non_wakeup_gpios;
195 u32 enabled_non_wakeup_gpios;
196
197 u32 saved_datain;
198 u32 saved_fallingdetect;
199 u32 saved_risingdetect;
200#endif
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800201 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800202 u32 toggle_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100203 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -0800204 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -0800205 struct clk *dbck;
Charulatha V058af1e2009-11-22 10:11:25 -0800206 u32 mod_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -0800207 u32 dbck_enable_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100208};
209
210#define METHOD_MPUIO 0
211#define METHOD_GPIO_1510 1
212#define METHOD_GPIO_1610 2
Alistair Buxton7c006922009-09-22 10:02:58 +0100213#define METHOD_GPIO_7XX 3
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700214#define METHOD_GPIO_24XX 5
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800215#define METHOD_GPIO_44XX 6
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100216
Tony Lindgren92105bb2005-09-07 17:20:26 +0100217#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100218static struct gpio_bank gpio_bank_1610[5] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700219 { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
220 METHOD_MPUIO },
221 { OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
222 METHOD_GPIO_1610 },
223 { OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
224 METHOD_GPIO_1610 },
225 { OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
226 METHOD_GPIO_1610 },
227 { OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
228 METHOD_GPIO_1610 },
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100229};
230#endif
231
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000232#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100233static struct gpio_bank gpio_bank_1510[2] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700234 { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
235 METHOD_MPUIO },
236 { OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
237 METHOD_GPIO_1510 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100238};
239#endif
240
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100241#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100242static struct gpio_bank gpio_bank_7xx[7] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700243 { OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
244 METHOD_MPUIO },
245 { OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
246 METHOD_GPIO_7XX },
247 { OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
248 METHOD_GPIO_7XX },
249 { OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
250 METHOD_GPIO_7XX },
251 { OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4, IH_GPIO_BASE + 96,
252 METHOD_GPIO_7XX },
253 { OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5, IH_GPIO_BASE + 128,
254 METHOD_GPIO_7XX },
255 { OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6, IH_GPIO_BASE + 160,
256 METHOD_GPIO_7XX },
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100257};
258#endif
259
Tony Lindgren088ef952010-02-12 12:26:47 -0800260#ifdef CONFIG_ARCH_OMAP2
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800261
262static struct gpio_bank gpio_bank_242x[4] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700263 { OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
264 METHOD_GPIO_24XX },
265 { OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
266 METHOD_GPIO_24XX },
267 { OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
268 METHOD_GPIO_24XX },
269 { OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
270 METHOD_GPIO_24XX },
Tony Lindgren92105bb2005-09-07 17:20:26 +0100271};
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800272
273static struct gpio_bank gpio_bank_243x[5] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700274 { OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
275 METHOD_GPIO_24XX },
276 { OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
277 METHOD_GPIO_24XX },
278 { OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
279 METHOD_GPIO_24XX },
280 { OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
281 METHOD_GPIO_24XX },
282 { OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
283 METHOD_GPIO_24XX },
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800284};
285
Tony Lindgren92105bb2005-09-07 17:20:26 +0100286#endif
287
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800288#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800289static struct gpio_bank gpio_bank_34xx[6] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700290 { OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
291 METHOD_GPIO_24XX },
292 { OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
293 METHOD_GPIO_24XX },
294 { OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
295 METHOD_GPIO_24XX },
296 { OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
297 METHOD_GPIO_24XX },
298 { OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
299 METHOD_GPIO_24XX },
300 { OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
301 METHOD_GPIO_24XX },
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800302};
303
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530304struct omap3_gpio_regs {
305 u32 sysconfig;
306 u32 irqenable1;
307 u32 irqenable2;
308 u32 wake_en;
309 u32 ctrl;
310 u32 oe;
311 u32 leveldetect0;
312 u32 leveldetect1;
313 u32 risingdetect;
314 u32 fallingdetect;
315 u32 dataout;
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530316};
317
318static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800319#endif
320
Santosh Shilimkar44169072009-05-28 14:16:04 -0700321#ifdef CONFIG_ARCH_OMAP4
322static struct gpio_bank gpio_bank_44xx[6] = {
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530323 { OMAP44XX_GPIO1_BASE, NULL, OMAP44XX_IRQ_GPIO1, IH_GPIO_BASE,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800324 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530325 { OMAP44XX_GPIO2_BASE, NULL, OMAP44XX_IRQ_GPIO2, IH_GPIO_BASE + 32,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800326 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530327 { OMAP44XX_GPIO3_BASE, NULL, OMAP44XX_IRQ_GPIO3, IH_GPIO_BASE + 64,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800328 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530329 { OMAP44XX_GPIO4_BASE, NULL, OMAP44XX_IRQ_GPIO4, IH_GPIO_BASE + 96,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800330 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530331 { OMAP44XX_GPIO5_BASE, NULL, OMAP44XX_IRQ_GPIO5, IH_GPIO_BASE + 128,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800332 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530333 { OMAP44XX_GPIO6_BASE, NULL, OMAP44XX_IRQ_GPIO6, IH_GPIO_BASE + 160,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800334 METHOD_GPIO_44XX },
Santosh Shilimkar44169072009-05-28 14:16:04 -0700335};
336
337#endif
338
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100339static struct gpio_bank *gpio_bank;
340static int gpio_bank_count;
341
342static inline struct gpio_bank *get_gpio_bank(int gpio)
343{
Tony Lindgren6e60e792006-04-02 17:46:23 +0100344 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100345 if (OMAP_GPIO_IS_MPUIO(gpio))
346 return &gpio_bank[0];
347 return &gpio_bank[1];
348 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100349 if (cpu_is_omap16xx()) {
350 if (OMAP_GPIO_IS_MPUIO(gpio))
351 return &gpio_bank[0];
352 return &gpio_bank[1 + (gpio >> 4)];
353 }
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700354 if (cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100355 if (OMAP_GPIO_IS_MPUIO(gpio))
356 return &gpio_bank[0];
357 return &gpio_bank[1 + (gpio >> 5)];
358 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100359 if (cpu_is_omap24xx())
360 return &gpio_bank[gpio >> 5];
Santosh Shilimkar44169072009-05-28 14:16:04 -0700361 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800362 return &gpio_bank[gpio >> 5];
David Brownelle031ab22008-12-10 17:35:27 -0800363 BUG();
364 return NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100365}
366
367static inline int get_gpio_index(int gpio)
368{
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700369 if (cpu_is_omap7xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100370 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100371 if (cpu_is_omap24xx())
372 return gpio & 0x1f;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700373 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800374 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100375 return gpio & 0x0f;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100376}
377
378static inline int gpio_valid(int gpio)
379{
380 if (gpio < 0)
381 return -1;
Tony Lindgrend11ac972008-01-12 15:35:04 -0800382 if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
Jonathan McDowell193e68b2006-09-25 12:41:30 +0300383 if (gpio >= OMAP_MAX_GPIO_LINES + 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100384 return -1;
385 return 0;
386 }
Tony Lindgren6e60e792006-04-02 17:46:23 +0100387 if (cpu_is_omap15xx() && gpio < 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100388 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100389 if ((cpu_is_omap16xx()) && gpio < 64)
390 return 0;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700391 if (cpu_is_omap7xx() && gpio < 192)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100392 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100393 if (cpu_is_omap24xx() && gpio < 128)
394 return 0;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700395 if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800396 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100397 return -1;
398}
399
400static int check_gpio(int gpio)
401{
Roel Kluind32b20f2009-11-17 14:39:03 -0800402 if (unlikely(gpio_valid(gpio) < 0)) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100403 printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
404 dump_stack();
405 return -1;
406 }
407 return 0;
408}
409
410static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
411{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100412 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100413 u32 l;
414
415 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800416#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100417 case METHOD_MPUIO:
418 reg += OMAP_MPUIO_IO_CNTL;
419 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800420#endif
421#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100422 case METHOD_GPIO_1510:
423 reg += OMAP1510_GPIO_DIR_CONTROL;
424 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800425#endif
426#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100427 case METHOD_GPIO_1610:
428 reg += OMAP1610_GPIO_DIRECTION;
429 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800430#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100431#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100432 case METHOD_GPIO_7XX:
433 reg += OMAP7XX_GPIO_DIR_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700434 break;
435#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800436#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100437 case METHOD_GPIO_24XX:
438 reg += OMAP24XX_GPIO_OE;
439 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800440#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530441#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800442 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530443 reg += OMAP4_GPIO_OE;
444 break;
445#endif
David Brownelle5c56ed2006-12-06 17:13:59 -0800446 default:
447 WARN_ON(1);
448 return;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100449 }
450 l = __raw_readl(reg);
451 if (is_input)
452 l |= 1 << gpio;
453 else
454 l &= ~(1 << gpio);
455 __raw_writel(l, reg);
456}
457
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100458static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
459{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100460 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100461 u32 l = 0;
462
463 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800464#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100465 case METHOD_MPUIO:
466 reg += OMAP_MPUIO_OUTPUT;
467 l = __raw_readl(reg);
468 if (enable)
469 l |= 1 << gpio;
470 else
471 l &= ~(1 << gpio);
472 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800473#endif
474#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100475 case METHOD_GPIO_1510:
476 reg += OMAP1510_GPIO_DATA_OUTPUT;
477 l = __raw_readl(reg);
478 if (enable)
479 l |= 1 << gpio;
480 else
481 l &= ~(1 << gpio);
482 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800483#endif
484#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100485 case METHOD_GPIO_1610:
486 if (enable)
487 reg += OMAP1610_GPIO_SET_DATAOUT;
488 else
489 reg += OMAP1610_GPIO_CLEAR_DATAOUT;
490 l = 1 << gpio;
491 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800492#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100493#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100494 case METHOD_GPIO_7XX:
495 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700496 l = __raw_readl(reg);
497 if (enable)
498 l |= 1 << gpio;
499 else
500 l &= ~(1 << gpio);
501 break;
502#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800503#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100504 case METHOD_GPIO_24XX:
505 if (enable)
506 reg += OMAP24XX_GPIO_SETDATAOUT;
507 else
508 reg += OMAP24XX_GPIO_CLEARDATAOUT;
509 l = 1 << gpio;
510 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800511#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530512#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800513 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530514 if (enable)
515 reg += OMAP4_GPIO_SETDATAOUT;
516 else
517 reg += OMAP4_GPIO_CLEARDATAOUT;
518 l = 1 << gpio;
519 break;
520#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100521 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800522 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100523 return;
524 }
525 __raw_writel(l, reg);
526}
527
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300528static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100529{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100530 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100531
532 if (check_gpio(gpio) < 0)
David Brownelle5c56ed2006-12-06 17:13:59 -0800533 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100534 reg = bank->base;
535 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800536#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100537 case METHOD_MPUIO:
538 reg += OMAP_MPUIO_INPUT_LATCH;
539 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800540#endif
541#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100542 case METHOD_GPIO_1510:
543 reg += OMAP1510_GPIO_DATA_INPUT;
544 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800545#endif
546#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100547 case METHOD_GPIO_1610:
548 reg += OMAP1610_GPIO_DATAIN;
549 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800550#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100551#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100552 case METHOD_GPIO_7XX:
553 reg += OMAP7XX_GPIO_DATA_INPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700554 break;
555#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800556#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100557 case METHOD_GPIO_24XX:
558 reg += OMAP24XX_GPIO_DATAIN;
559 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800560#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530561#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800562 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530563 reg += OMAP4_GPIO_DATAIN;
564 break;
565#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100566 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800567 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100568 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100569 return (__raw_readl(reg)
570 & (1 << get_gpio_index(gpio))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100571}
572
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300573static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
574{
575 void __iomem *reg;
576
577 if (check_gpio(gpio) < 0)
578 return -EINVAL;
579 reg = bank->base;
580
581 switch (bank->method) {
582#ifdef CONFIG_ARCH_OMAP1
583 case METHOD_MPUIO:
584 reg += OMAP_MPUIO_OUTPUT;
585 break;
586#endif
587#ifdef CONFIG_ARCH_OMAP15XX
588 case METHOD_GPIO_1510:
589 reg += OMAP1510_GPIO_DATA_OUTPUT;
590 break;
591#endif
592#ifdef CONFIG_ARCH_OMAP16XX
593 case METHOD_GPIO_1610:
594 reg += OMAP1610_GPIO_DATAOUT;
595 break;
596#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100597#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100598 case METHOD_GPIO_7XX:
599 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300600 break;
601#endif
Charulatha V9f096862010-05-14 12:05:27 -0700602#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300603 case METHOD_GPIO_24XX:
604 reg += OMAP24XX_GPIO_DATAOUT;
605 break;
606#endif
Charulatha V9f096862010-05-14 12:05:27 -0700607#ifdef CONFIG_ARCH_OMAP4
608 case METHOD_GPIO_44XX:
609 reg += OMAP4_GPIO_DATAOUT;
610 break;
611#endif
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300612 default:
613 return -EINVAL;
614 }
615
616 return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
617}
618
Tony Lindgren92105bb2005-09-07 17:20:26 +0100619#define MOD_REG_BIT(reg, bit_mask, set) \
620do { \
621 int l = __raw_readl(base + reg); \
622 if (set) l |= bit_mask; \
623 else l &= ~bit_mask; \
624 __raw_writel(l, base + reg); \
625} while(0)
626
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700627/**
628 * _set_gpio_debounce - low level gpio debounce time
629 * @bank: the gpio bank we're acting upon
630 * @gpio: the gpio number on this @gpio
631 * @debounce: debounce time to use
632 *
633 * OMAP's debounce time is in 31us steps so we need
634 * to convert and round up to the closest unit.
635 */
636static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
637 unsigned debounce)
638{
639 void __iomem *reg = bank->base;
640 u32 val;
641 u32 l;
642
643 if (debounce < 32)
644 debounce = 0x01;
645 else if (debounce > 7936)
646 debounce = 0xff;
647 else
648 debounce = (debounce / 0x1f) - 1;
649
650 l = 1 << get_gpio_index(gpio);
651
652 if (cpu_is_omap44xx())
653 reg += OMAP4_GPIO_DEBOUNCINGTIME;
654 else
655 reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
656
657 __raw_writel(debounce, reg);
658
659 reg = bank->base;
660 if (cpu_is_omap44xx())
661 reg += OMAP4_GPIO_DEBOUNCENABLE;
662 else
663 reg += OMAP24XX_GPIO_DEBOUNCE_EN;
664
665 val = __raw_readl(reg);
666
667 if (debounce) {
668 val |= l;
669 if (cpu_is_omap34xx() || cpu_is_omap44xx())
670 clk_enable(bank->dbck);
671 } else {
672 val &= ~l;
673 if (cpu_is_omap34xx() || cpu_is_omap44xx())
674 clk_disable(bank->dbck);
675 }
676
677 __raw_writel(val, reg);
678}
679
Tony Lindgren140455f2010-02-12 12:26:48 -0800680#ifdef CONFIG_ARCH_OMAP2PLUS
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700681static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
682 int trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100683{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800684 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100685 u32 gpio_bit = 1 << gpio;
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530686 u32 val;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100687
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530688 if (cpu_is_omap44xx()) {
689 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
690 trigger & IRQ_TYPE_LEVEL_LOW);
691 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
692 trigger & IRQ_TYPE_LEVEL_HIGH);
693 MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
694 trigger & IRQ_TYPE_EDGE_RISING);
695 MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
696 trigger & IRQ_TYPE_EDGE_FALLING);
697 } else {
698 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
699 trigger & IRQ_TYPE_LEVEL_LOW);
700 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
701 trigger & IRQ_TYPE_LEVEL_HIGH);
702 MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
703 trigger & IRQ_TYPE_EDGE_RISING);
704 MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
705 trigger & IRQ_TYPE_EDGE_FALLING);
706 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800707 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530708 if (cpu_is_omap44xx()) {
709 if (trigger != 0)
710 __raw_writel(1 << gpio, bank->base+
711 OMAP4_GPIO_IRQWAKEN0);
712 else {
713 val = __raw_readl(bank->base +
714 OMAP4_GPIO_IRQWAKEN0);
715 __raw_writel(val & (~(1 << gpio)), bank->base +
716 OMAP4_GPIO_IRQWAKEN0);
717 }
718 } else {
Chunqiu Wang699117a62009-06-24 17:13:39 +0000719 /*
720 * GPIO wakeup request can only be generated on edge
721 * transitions
722 */
723 if (trigger & IRQ_TYPE_EDGE_BOTH)
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530724 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700725 + OMAP24XX_GPIO_SETWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530726 else
727 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700728 + OMAP24XX_GPIO_CLEARWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530729 }
Tero Kristoa118b5f2008-12-22 14:27:12 +0200730 }
731 /* This part needs to be executed always for OMAP34xx */
732 if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
Chunqiu Wang699117a62009-06-24 17:13:39 +0000733 /*
734 * Log the edge gpio and manually trigger the IRQ
735 * after resume if the input level changes
736 * to avoid irq lost during PER RET/OFF mode
737 * Applies for omap2 non-wakeup gpio and all omap3 gpios
738 */
739 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800740 bank->enabled_non_wakeup_gpios |= gpio_bit;
741 else
742 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
743 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700744
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530745 if (cpu_is_omap44xx()) {
746 bank->level_mask =
747 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
748 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
749 } else {
750 bank->level_mask =
751 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
752 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
753 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100754}
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800755#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100756
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800757#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800758/*
759 * This only applies to chips that can't do both rising and falling edge
760 * detection at once. For all other chips, this function is a noop.
761 */
762static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
763{
764 void __iomem *reg = bank->base;
765 u32 l = 0;
766
767 switch (bank->method) {
Cory Maccarrone4318f362010-01-08 10:29:04 -0800768 case METHOD_MPUIO:
769 reg += OMAP_MPUIO_GPIO_INT_EDGE;
770 break;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800771#ifdef CONFIG_ARCH_OMAP15XX
772 case METHOD_GPIO_1510:
773 reg += OMAP1510_GPIO_INT_CONTROL;
774 break;
775#endif
776#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
777 case METHOD_GPIO_7XX:
778 reg += OMAP7XX_GPIO_INT_CONTROL;
779 break;
780#endif
781 default:
782 return;
783 }
784
785 l = __raw_readl(reg);
786 if ((l >> gpio) & 1)
787 l &= ~(1 << gpio);
788 else
789 l |= 1 << gpio;
790
791 __raw_writel(l, reg);
792}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800793#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800794
Tony Lindgren92105bb2005-09-07 17:20:26 +0100795static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
796{
797 void __iomem *reg = bank->base;
798 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100799
800 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800801#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100802 case METHOD_MPUIO:
803 reg += OMAP_MPUIO_GPIO_INT_EDGE;
804 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000805 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800806 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100807 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100808 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100809 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100810 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100811 else
812 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100813 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800814#endif
815#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100816 case METHOD_GPIO_1510:
817 reg += OMAP1510_GPIO_INT_CONTROL;
818 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000819 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800820 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100821 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100822 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100823 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100824 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100825 else
826 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100827 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800828#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800829#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100830 case METHOD_GPIO_1610:
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100831 if (gpio & 0x08)
832 reg += OMAP1610_GPIO_EDGE_CTRL2;
833 else
834 reg += OMAP1610_GPIO_EDGE_CTRL1;
835 gpio &= 0x07;
836 l = __raw_readl(reg);
837 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100838 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100839 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100840 if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100841 l |= 1 << (gpio << 1);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800842 if (trigger)
843 /* Enable wake-up during idle for dynamic tick */
844 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
845 else
846 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100847 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800848#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100849#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100850 case METHOD_GPIO_7XX:
851 reg += OMAP7XX_GPIO_INT_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700852 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000853 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800854 bank->toggle_mask |= 1 << gpio;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700855 if (trigger & IRQ_TYPE_EDGE_RISING)
856 l |= 1 << gpio;
857 else if (trigger & IRQ_TYPE_EDGE_FALLING)
858 l &= ~(1 << gpio);
859 else
860 goto bad;
861 break;
862#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800863#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren92105bb2005-09-07 17:20:26 +0100864 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800865 case METHOD_GPIO_44XX:
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800866 set_24xx_gpio_triggering(bank, gpio, trigger);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100867 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800868#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100869 default:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100870 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100871 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100872 __raw_writel(l, reg);
873 return 0;
874bad:
875 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100876}
877
Tony Lindgren92105bb2005-09-07 17:20:26 +0100878static int gpio_irq_type(unsigned irq, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100879{
880 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100881 unsigned gpio;
882 int retval;
David Brownella6472532008-03-03 04:33:30 -0800883 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100884
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800885 if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100886 gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
887 else
888 gpio = irq - IH_GPIO_BASE;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100889
890 if (check_gpio(gpio) < 0)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100891 return -EINVAL;
892
David Brownelle5c56ed2006-12-06 17:13:59 -0800893 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100894 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800895
896 /* OMAP1 allows only only edge triggering */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800897 if (!cpu_class_is_omap2()
David Brownelle5c56ed2006-12-06 17:13:59 -0800898 && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100899 return -EINVAL;
900
David Brownell58781012006-12-06 17:14:10 -0800901 bank = get_irq_chip_data(irq);
David Brownella6472532008-03-03 04:33:30 -0800902 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100903 retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
David Brownellb9772a22006-12-06 17:13:53 -0800904 if (retval == 0) {
905 irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
906 irq_desc[irq].status |= type;
907 }
David Brownella6472532008-03-03 04:33:30 -0800908 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800909
910 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
911 __set_irq_handler_unlocked(irq, handle_level_irq);
912 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
913 __set_irq_handler_unlocked(irq, handle_edge_irq);
914
Tony Lindgren92105bb2005-09-07 17:20:26 +0100915 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100916}
917
918static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
919{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100920 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100921
922 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800923#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100924 case METHOD_MPUIO:
925 /* MPUIO irqstatus is reset by reading the status register,
926 * so do nothing here */
927 return;
David Brownelle5c56ed2006-12-06 17:13:59 -0800928#endif
929#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100930 case METHOD_GPIO_1510:
931 reg += OMAP1510_GPIO_INT_STATUS;
932 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800933#endif
934#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100935 case METHOD_GPIO_1610:
936 reg += OMAP1610_GPIO_IRQSTATUS1;
937 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800938#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100939#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100940 case METHOD_GPIO_7XX:
941 reg += OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700942 break;
943#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800944#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100945 case METHOD_GPIO_24XX:
946 reg += OMAP24XX_GPIO_IRQSTATUS1;
947 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800948#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530949#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800950 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530951 reg += OMAP4_GPIO_IRQSTATUS0;
952 break;
953#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100954 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800955 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100956 return;
957 }
958 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300959
960 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800961 if (cpu_is_omap24xx() || cpu_is_omap34xx())
962 reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
963 else if (cpu_is_omap44xx())
964 reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
965
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530966 if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
Roger Quadrosbedfd152009-04-23 11:10:50 -0700967 __raw_writel(gpio_mask, reg);
968
969 /* Flush posted write for the irq status to avoid spurious interrupts */
970 __raw_readl(reg);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530971 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100972}
973
974static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
975{
976 _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
977}
978
Imre Deakea6dedd2006-06-26 16:16:00 -0700979static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
980{
981 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700982 int inv = 0;
983 u32 l;
984 u32 mask;
Imre Deakea6dedd2006-06-26 16:16:00 -0700985
986 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800987#ifdef CONFIG_ARCH_OMAP1
Imre Deakea6dedd2006-06-26 16:16:00 -0700988 case METHOD_MPUIO:
989 reg += OMAP_MPUIO_GPIO_MASKIT;
Imre Deak99c47702006-06-26 16:16:07 -0700990 mask = 0xffff;
991 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700992 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800993#endif
994#ifdef CONFIG_ARCH_OMAP15XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700995 case METHOD_GPIO_1510:
996 reg += OMAP1510_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -0700997 mask = 0xffff;
998 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700999 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001000#endif
1001#ifdef CONFIG_ARCH_OMAP16XX
Imre Deakea6dedd2006-06-26 16:16:00 -07001002 case METHOD_GPIO_1610:
1003 reg += OMAP1610_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -07001004 mask = 0xffff;
Imre Deakea6dedd2006-06-26 16:16:00 -07001005 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001006#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001007#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001008 case METHOD_GPIO_7XX:
1009 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001010 mask = 0xffffffff;
1011 inv = 1;
1012 break;
1013#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001014#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Imre Deakea6dedd2006-06-26 16:16:00 -07001015 case METHOD_GPIO_24XX:
1016 reg += OMAP24XX_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -07001017 mask = 0xffffffff;
Imre Deakea6dedd2006-06-26 16:16:00 -07001018 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001019#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301020#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001021 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301022 reg += OMAP4_GPIO_IRQSTATUSSET0;
1023 mask = 0xffffffff;
1024 break;
1025#endif
Imre Deakea6dedd2006-06-26 16:16:00 -07001026 default:
David Brownelle5c56ed2006-12-06 17:13:59 -08001027 WARN_ON(1);
Imre Deakea6dedd2006-06-26 16:16:00 -07001028 return 0;
1029 }
1030
Imre Deak99c47702006-06-26 16:16:07 -07001031 l = __raw_readl(reg);
1032 if (inv)
1033 l = ~l;
1034 l &= mask;
1035 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -07001036}
1037
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001038static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
1039{
Tony Lindgren92105bb2005-09-07 17:20:26 +01001040 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001041 u32 l;
1042
1043 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001044#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001045 case METHOD_MPUIO:
1046 reg += OMAP_MPUIO_GPIO_MASKIT;
1047 l = __raw_readl(reg);
1048 if (enable)
1049 l &= ~(gpio_mask);
1050 else
1051 l |= gpio_mask;
1052 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001053#endif
1054#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001055 case METHOD_GPIO_1510:
1056 reg += OMAP1510_GPIO_INT_MASK;
1057 l = __raw_readl(reg);
1058 if (enable)
1059 l &= ~(gpio_mask);
1060 else
1061 l |= gpio_mask;
1062 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001063#endif
1064#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001065 case METHOD_GPIO_1610:
1066 if (enable)
1067 reg += OMAP1610_GPIO_SET_IRQENABLE1;
1068 else
1069 reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
1070 l = gpio_mask;
1071 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001072#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001073#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001074 case METHOD_GPIO_7XX:
1075 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001076 l = __raw_readl(reg);
1077 if (enable)
1078 l &= ~(gpio_mask);
1079 else
1080 l |= gpio_mask;
1081 break;
1082#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001083#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001084 case METHOD_GPIO_24XX:
1085 if (enable)
1086 reg += OMAP24XX_GPIO_SETIRQENABLE1;
1087 else
1088 reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
1089 l = gpio_mask;
1090 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001091#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301092#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001093 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301094 if (enable)
1095 reg += OMAP4_GPIO_IRQSTATUSSET0;
1096 else
1097 reg += OMAP4_GPIO_IRQSTATUSCLR0;
1098 l = gpio_mask;
1099 break;
1100#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001101 default:
David Brownelle5c56ed2006-12-06 17:13:59 -08001102 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001103 return;
1104 }
1105 __raw_writel(l, reg);
1106}
1107
1108static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
1109{
1110 _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
1111}
1112
Tony Lindgren92105bb2005-09-07 17:20:26 +01001113/*
1114 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
1115 * 1510 does not seem to have a wake-up register. If JTAG is connected
1116 * to the target, system will wake up always on GPIO events. While
1117 * system is running all registered GPIO interrupts need to have wake-up
1118 * enabled. When system is suspended, only selected GPIO interrupts need
1119 * to have wake-up enabled.
1120 */
1121static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
1122{
Tony Lindgren4cc64202010-01-08 10:29:05 -08001123 unsigned long uninitialized_var(flags);
David Brownella6472532008-03-03 04:33:30 -08001124
Tony Lindgren92105bb2005-09-07 17:20:26 +01001125 switch (bank->method) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001126#ifdef CONFIG_ARCH_OMAP16XX
David Brownell11a78b72006-12-06 17:14:11 -08001127 case METHOD_MPUIO:
Tony Lindgren92105bb2005-09-07 17:20:26 +01001128 case METHOD_GPIO_1610:
David Brownella6472532008-03-03 04:33:30 -08001129 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001130 if (enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001131 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001132 else
Tony Lindgren92105bb2005-09-07 17:20:26 +01001133 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -08001134 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001135 return 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001136#endif
Tony Lindgren140455f2010-02-12 12:26:48 -08001137#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001138 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001139 case METHOD_GPIO_44XX:
David Brownell11a78b72006-12-06 17:14:11 -08001140 if (bank->non_wakeup_gpios & (1 << gpio)) {
1141 printk(KERN_ERR "Unable to modify wakeup on "
1142 "non-wakeup GPIO%d\n",
1143 (bank - gpio_bank) * 32 + gpio);
1144 return -EINVAL;
1145 }
David Brownella6472532008-03-03 04:33:30 -08001146 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001147 if (enable)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001148 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001149 else
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001150 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -08001151 spin_unlock_irqrestore(&bank->lock, flags);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001152 return 0;
1153#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001154 default:
1155 printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
1156 bank->method);
1157 return -EINVAL;
1158 }
1159}
1160
Tony Lindgren4196dd62006-09-25 12:41:38 +03001161static void _reset_gpio(struct gpio_bank *bank, int gpio)
1162{
1163 _set_gpio_direction(bank, get_gpio_index(gpio), 1);
1164 _set_gpio_irqenable(bank, gpio, 0);
1165 _clear_gpio_irqstatus(bank, gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +01001166 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001167}
1168
Tony Lindgren92105bb2005-09-07 17:20:26 +01001169/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
1170static int gpio_wake_enable(unsigned int irq, unsigned int enable)
1171{
1172 unsigned int gpio = irq - IH_GPIO_BASE;
1173 struct gpio_bank *bank;
1174 int retval;
1175
1176 if (check_gpio(gpio) < 0)
1177 return -ENODEV;
David Brownell58781012006-12-06 17:14:10 -08001178 bank = get_irq_chip_data(irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001179 retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001180
1181 return retval;
1182}
1183
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001184static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001185{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001186 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001187 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001188
David Brownella6472532008-03-03 04:33:30 -08001189 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001190
Tony Lindgren4196dd62006-09-25 12:41:38 +03001191 /* Set trigger to none. You need to enable the desired trigger with
1192 * request_irq() or set_irq_type().
1193 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001194 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001195
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001196#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001197 if (bank->method == METHOD_GPIO_1510) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001198 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001199
Tony Lindgren92105bb2005-09-07 17:20:26 +01001200 /* Claim the pin for MPU */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001201 reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001202 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001203 }
1204#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001205 if (!cpu_class_is_omap1()) {
1206 if (!bank->mod_usage) {
Charulatha V9f096862010-05-14 12:05:27 -07001207 void __iomem *reg = bank->base;
Charulatha V058af1e2009-11-22 10:11:25 -08001208 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -07001209
1210 if (cpu_is_omap24xx() || cpu_is_omap34xx())
1211 reg += OMAP24XX_GPIO_CTRL;
1212 else if (cpu_is_omap44xx())
1213 reg += OMAP4_GPIO_CTRL;
1214 ctrl = __raw_readl(reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001215 /* Module is enabled, clocks are not gated */
Charulatha V9f096862010-05-14 12:05:27 -07001216 ctrl &= 0xFFFFFFFE;
1217 __raw_writel(ctrl, reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001218 }
1219 bank->mod_usage |= 1 << offset;
1220 }
David Brownella6472532008-03-03 04:33:30 -08001221 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001222
1223 return 0;
1224}
1225
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001226static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001227{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001228 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001229 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001230
David Brownella6472532008-03-03 04:33:30 -08001231 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001232#ifdef CONFIG_ARCH_OMAP16XX
1233 if (bank->method == METHOD_GPIO_1610) {
1234 /* Disable wake-up during idle for dynamic tick */
1235 void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001236 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001237 }
1238#endif
Charulatha V9f096862010-05-14 12:05:27 -07001239#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1240 if (bank->method == METHOD_GPIO_24XX) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001241 /* Disable wake-up during idle for dynamic tick */
1242 void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001243 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001244 }
1245#endif
Charulatha V9f096862010-05-14 12:05:27 -07001246#ifdef CONFIG_ARCH_OMAP4
1247 if (bank->method == METHOD_GPIO_44XX) {
1248 /* Disable wake-up during idle for dynamic tick */
1249 void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
1250 __raw_writel(1 << offset, reg);
1251 }
1252#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001253 if (!cpu_class_is_omap1()) {
1254 bank->mod_usage &= ~(1 << offset);
1255 if (!bank->mod_usage) {
Charulatha V9f096862010-05-14 12:05:27 -07001256 void __iomem *reg = bank->base;
Charulatha V058af1e2009-11-22 10:11:25 -08001257 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -07001258
1259 if (cpu_is_omap24xx() || cpu_is_omap34xx())
1260 reg += OMAP24XX_GPIO_CTRL;
1261 else if (cpu_is_omap44xx())
1262 reg += OMAP4_GPIO_CTRL;
1263 ctrl = __raw_readl(reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001264 /* Module is disabled, clocks are gated */
1265 ctrl |= 1;
Charulatha V9f096862010-05-14 12:05:27 -07001266 __raw_writel(ctrl, reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001267 }
1268 }
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001269 _reset_gpio(bank, bank->chip.base + offset);
David Brownella6472532008-03-03 04:33:30 -08001270 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001271}
1272
1273/*
1274 * We need to unmask the GPIO bank interrupt as soon as possible to
1275 * avoid missing GPIO interrupts for other lines in the bank.
1276 * Then we need to mask-read-clear-unmask the triggered GPIO lines
1277 * in the bank to avoid missing nested interrupts for a GPIO line.
1278 * If we wait to unmask individual GPIO lines in the bank after the
1279 * line's interrupt handler has been run, we may miss some nested
1280 * interrupts.
1281 */
Russell King10dd5ce2006-11-23 11:41:32 +00001282static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001283{
Tony Lindgren92105bb2005-09-07 17:20:26 +01001284 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001285 u32 isr;
Cory Maccarrone4318f362010-01-08 10:29:04 -08001286 unsigned int gpio_irq, gpio_index;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001287 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -07001288 u32 retrigger = 0;
1289 int unmasked = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001290
1291 desc->chip->ack(irq);
1292
Thomas Gleixner418ca1f02006-07-01 22:32:41 +01001293 bank = get_irq_data(irq);
David Brownelle5c56ed2006-12-06 17:13:59 -08001294#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001295 if (bank->method == METHOD_MPUIO)
1296 isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
David Brownelle5c56ed2006-12-06 17:13:59 -08001297#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001298#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001299 if (bank->method == METHOD_GPIO_1510)
1300 isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
1301#endif
1302#if defined(CONFIG_ARCH_OMAP16XX)
1303 if (bank->method == METHOD_GPIO_1610)
1304 isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
1305#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001306#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001307 if (bank->method == METHOD_GPIO_7XX)
1308 isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001309#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001310#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001311 if (bank->method == METHOD_GPIO_24XX)
1312 isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1313#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301314#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001315 if (bank->method == METHOD_GPIO_44XX)
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301316 isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1317#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001318 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +01001319 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -07001320 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001321
Imre Deakea6dedd2006-06-26 16:16:00 -07001322 enabled = _get_gpio_irqbank_mask(bank);
1323 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001324
1325 if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
1326 isr &= 0x0000ffff;
1327
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001328 if (cpu_class_is_omap2()) {
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001329 level_mask = bank->level_mask & enabled;
Imre Deakea6dedd2006-06-26 16:16:00 -07001330 }
Tony Lindgren6e60e792006-04-02 17:46:23 +01001331
1332 /* clear edge sensitive interrupts before handler(s) are
1333 called so that we don't miss any interrupt occurred while
1334 executing them */
1335 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
1336 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
1337 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
1338
1339 /* if there is only edge sensitive GPIO pin interrupts
1340 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -07001341 if (!level_mask && !unmasked) {
1342 unmasked = 1;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001343 desc->chip->unmask(irq);
Imre Deakea6dedd2006-06-26 16:16:00 -07001344 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001345
Imre Deakea6dedd2006-06-26 16:16:00 -07001346 isr |= retrigger;
1347 retrigger = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001348 if (!isr)
1349 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001350
Tony Lindgren92105bb2005-09-07 17:20:26 +01001351 gpio_irq = bank->virtual_irq_start;
1352 for (; isr != 0; isr >>= 1, gpio_irq++) {
Cory Maccarrone4318f362010-01-08 10:29:04 -08001353 gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
1354
Tony Lindgren92105bb2005-09-07 17:20:26 +01001355 if (!(isr & 1))
1356 continue;
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001357
Cory Maccarrone4318f362010-01-08 10:29:04 -08001358#ifdef CONFIG_ARCH_OMAP1
1359 /*
1360 * Some chips can't respond to both rising and falling
1361 * at the same time. If this irq was requested with
1362 * both flags, we need to flip the ICR data for the IRQ
1363 * to respond to the IRQ for the opposite direction.
1364 * This will be indicated in the bank toggle_mask.
1365 */
1366 if (bank->toggle_mask & (1 << gpio_index))
1367 _toggle_gpio_edge_triggering(bank, gpio_index);
1368#endif
1369
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +01001370 generic_handle_irq(gpio_irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001371 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001372 }
Imre Deakea6dedd2006-06-26 16:16:00 -07001373 /* if bank has any level sensitive GPIO pin interrupt
1374 configured, we must unmask the bank interrupt only after
1375 handler(s) are executed in order to avoid spurious bank
1376 interrupt */
1377 if (!unmasked)
1378 desc->chip->unmask(irq);
1379
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001380}
1381
Tony Lindgren4196dd62006-09-25 12:41:38 +03001382static void gpio_irq_shutdown(unsigned int irq)
1383{
1384 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001385 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001386
1387 _reset_gpio(bank, gpio);
1388}
1389
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001390static void gpio_ack_irq(unsigned int irq)
1391{
1392 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001393 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001394
1395 _clear_gpio_irqstatus(bank, gpio);
1396}
1397
1398static void gpio_mask_irq(unsigned int irq)
1399{
1400 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001401 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001402
1403 _set_gpio_irqenable(bank, gpio, 0);
Kevin Hilman55b60192009-06-04 15:57:10 -07001404 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001405}
1406
1407static void gpio_unmask_irq(unsigned int irq)
1408{
1409 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001410 struct gpio_bank *bank = get_irq_chip_data(irq);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001411 unsigned int irq_mask = 1 << get_gpio_index(gpio);
Kevin Hilman55b60192009-06-04 15:57:10 -07001412 struct irq_desc *desc = irq_to_desc(irq);
1413 u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
1414
1415 if (trigger)
1416 _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001417
1418 /* For level-triggered GPIOs, the clearing must be done after
1419 * the HW source is cleared, thus after the handler has run */
1420 if (bank->level_mask & irq_mask) {
1421 _set_gpio_irqenable(bank, gpio, 0);
1422 _clear_gpio_irqstatus(bank, gpio);
1423 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001424
Kevin Hilman4de8c752008-01-16 21:56:14 -08001425 _set_gpio_irqenable(bank, gpio, 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001426}
1427
David Brownelle5c56ed2006-12-06 17:13:59 -08001428static struct irq_chip gpio_irq_chip = {
1429 .name = "GPIO",
1430 .shutdown = gpio_irq_shutdown,
1431 .ack = gpio_ack_irq,
1432 .mask = gpio_mask_irq,
1433 .unmask = gpio_unmask_irq,
1434 .set_type = gpio_irq_type,
1435 .set_wake = gpio_wake_enable,
1436};
1437
1438/*---------------------------------------------------------------------*/
1439
1440#ifdef CONFIG_ARCH_OMAP1
1441
1442/* MPUIO uses the always-on 32k clock */
1443
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001444static void mpuio_ack_irq(unsigned int irq)
1445{
1446 /* The ISR is reset automatically, so do nothing here. */
1447}
1448
1449static void mpuio_mask_irq(unsigned int irq)
1450{
1451 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001452 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001453
1454 _set_gpio_irqenable(bank, gpio, 0);
1455}
1456
1457static void mpuio_unmask_irq(unsigned int irq)
1458{
1459 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001460 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001461
1462 _set_gpio_irqenable(bank, gpio, 1);
1463}
1464
David Brownelle5c56ed2006-12-06 17:13:59 -08001465static struct irq_chip mpuio_irq_chip = {
1466 .name = "MPUIO",
1467 .ack = mpuio_ack_irq,
1468 .mask = mpuio_mask_irq,
1469 .unmask = mpuio_unmask_irq,
Tony Lindgren92105bb2005-09-07 17:20:26 +01001470 .set_type = gpio_irq_type,
David Brownell11a78b72006-12-06 17:14:11 -08001471#ifdef CONFIG_ARCH_OMAP16XX
1472 /* REVISIT: assuming only 16xx supports MPUIO wake events */
1473 .set_wake = gpio_wake_enable,
1474#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001475};
1476
David Brownelle5c56ed2006-12-06 17:13:59 -08001477
1478#define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
1479
David Brownell11a78b72006-12-06 17:14:11 -08001480
1481#ifdef CONFIG_ARCH_OMAP16XX
1482
1483#include <linux/platform_device.h>
1484
Magnus Damm79ee0312009-07-08 13:22:04 +02001485static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001486{
Magnus Damm79ee0312009-07-08 13:22:04 +02001487 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001488 struct gpio_bank *bank = platform_get_drvdata(pdev);
1489 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
David Brownella6472532008-03-03 04:33:30 -08001490 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001491
David Brownella6472532008-03-03 04:33:30 -08001492 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001493 bank->saved_wakeup = __raw_readl(mask_reg);
1494 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001495 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001496
1497 return 0;
1498}
1499
Magnus Damm79ee0312009-07-08 13:22:04 +02001500static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001501{
Magnus Damm79ee0312009-07-08 13:22:04 +02001502 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001503 struct gpio_bank *bank = platform_get_drvdata(pdev);
1504 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
David Brownella6472532008-03-03 04:33:30 -08001505 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001506
David Brownella6472532008-03-03 04:33:30 -08001507 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001508 __raw_writel(bank->saved_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001509 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001510
1511 return 0;
1512}
1513
Alexey Dobriyan47145212009-12-14 18:00:08 -08001514static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +02001515 .suspend_noirq = omap_mpuio_suspend_noirq,
1516 .resume_noirq = omap_mpuio_resume_noirq,
1517};
1518
David Brownell11a78b72006-12-06 17:14:11 -08001519/* use platform_driver for this, now that there's no longer any
1520 * point to sys_device (other than not disturbing old code).
1521 */
1522static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -08001523 .driver = {
1524 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +02001525 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -08001526 },
1527};
1528
1529static struct platform_device omap_mpuio_device = {
1530 .name = "mpuio",
1531 .id = -1,
1532 .dev = {
1533 .driver = &omap_mpuio_driver.driver,
1534 }
1535 /* could list the /proc/iomem resources */
1536};
1537
1538static inline void mpuio_init(void)
1539{
David Brownellfcf126d2007-04-02 12:46:47 -07001540 platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
1541
David Brownell11a78b72006-12-06 17:14:11 -08001542 if (platform_driver_register(&omap_mpuio_driver) == 0)
1543 (void) platform_device_register(&omap_mpuio_device);
1544}
1545
1546#else
1547static inline void mpuio_init(void) {}
1548#endif /* 16xx */
1549
David Brownelle5c56ed2006-12-06 17:13:59 -08001550#else
1551
1552extern struct irq_chip mpuio_irq_chip;
1553
1554#define bank_is_mpuio(bank) 0
David Brownell11a78b72006-12-06 17:14:11 -08001555static inline void mpuio_init(void) {}
David Brownelle5c56ed2006-12-06 17:13:59 -08001556
1557#endif
1558
1559/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001560
David Brownell52e31342008-03-03 12:43:23 -08001561/* REVISIT these are stupid implementations! replace by ones that
1562 * don't switch on METHOD_* and which mostly avoid spinlocks
1563 */
1564
1565static int gpio_input(struct gpio_chip *chip, unsigned offset)
1566{
1567 struct gpio_bank *bank;
1568 unsigned long flags;
1569
1570 bank = container_of(chip, struct gpio_bank, chip);
1571 spin_lock_irqsave(&bank->lock, flags);
1572 _set_gpio_direction(bank, offset, 1);
1573 spin_unlock_irqrestore(&bank->lock, flags);
1574 return 0;
1575}
1576
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001577static int gpio_is_input(struct gpio_bank *bank, int mask)
1578{
1579 void __iomem *reg = bank->base;
1580
1581 switch (bank->method) {
1582 case METHOD_MPUIO:
1583 reg += OMAP_MPUIO_IO_CNTL;
1584 break;
1585 case METHOD_GPIO_1510:
1586 reg += OMAP1510_GPIO_DIR_CONTROL;
1587 break;
1588 case METHOD_GPIO_1610:
1589 reg += OMAP1610_GPIO_DIRECTION;
1590 break;
Alistair Buxton7c006922009-09-22 10:02:58 +01001591 case METHOD_GPIO_7XX:
1592 reg += OMAP7XX_GPIO_DIR_CONTROL;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001593 break;
1594 case METHOD_GPIO_24XX:
1595 reg += OMAP24XX_GPIO_OE;
1596 break;
Charulatha V9f096862010-05-14 12:05:27 -07001597 case METHOD_GPIO_44XX:
1598 reg += OMAP4_GPIO_OE;
1599 break;
1600 default:
1601 WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
1602 return -EINVAL;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001603 }
1604 return __raw_readl(reg) & mask;
1605}
1606
David Brownell52e31342008-03-03 12:43:23 -08001607static int gpio_get(struct gpio_chip *chip, unsigned offset)
1608{
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001609 struct gpio_bank *bank;
1610 void __iomem *reg;
1611 int gpio;
1612 u32 mask;
1613
1614 gpio = chip->base + offset;
1615 bank = get_gpio_bank(gpio);
1616 reg = bank->base;
1617 mask = 1 << get_gpio_index(gpio);
1618
1619 if (gpio_is_input(bank, mask))
1620 return _get_gpio_datain(bank, gpio);
1621 else
1622 return _get_gpio_dataout(bank, gpio);
David Brownell52e31342008-03-03 12:43:23 -08001623}
1624
1625static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
1626{
1627 struct gpio_bank *bank;
1628 unsigned long flags;
1629
1630 bank = container_of(chip, struct gpio_bank, chip);
1631 spin_lock_irqsave(&bank->lock, flags);
1632 _set_gpio_dataout(bank, offset, value);
1633 _set_gpio_direction(bank, offset, 0);
1634 spin_unlock_irqrestore(&bank->lock, flags);
1635 return 0;
1636}
1637
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001638static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
1639 unsigned debounce)
1640{
1641 struct gpio_bank *bank;
1642 unsigned long flags;
1643
1644 bank = container_of(chip, struct gpio_bank, chip);
1645 spin_lock_irqsave(&bank->lock, flags);
1646 _set_gpio_debounce(bank, offset, debounce);
1647 spin_unlock_irqrestore(&bank->lock, flags);
1648
1649 return 0;
1650}
1651
David Brownell52e31342008-03-03 12:43:23 -08001652static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1653{
1654 struct gpio_bank *bank;
1655 unsigned long flags;
1656
1657 bank = container_of(chip, struct gpio_bank, chip);
1658 spin_lock_irqsave(&bank->lock, flags);
1659 _set_gpio_dataout(bank, offset, value);
1660 spin_unlock_irqrestore(&bank->lock, flags);
1661}
1662
David Brownella007b702008-12-10 17:35:25 -08001663static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
1664{
1665 struct gpio_bank *bank;
1666
1667 bank = container_of(chip, struct gpio_bank, chip);
1668 return bank->virtual_irq_start + offset;
1669}
1670
David Brownell52e31342008-03-03 12:43:23 -08001671/*---------------------------------------------------------------------*/
1672
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001673static int initialized;
Tony Lindgren56213ca2010-02-12 12:26:46 -08001674#if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001675static struct clk * gpio_ick;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001676#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001677
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001678#if defined(CONFIG_ARCH_OMAP2)
1679static struct clk * gpio_fck;
1680#endif
1681
1682#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001683static struct clk * gpio5_ick;
1684static struct clk * gpio5_fck;
1685#endif
1686
Santosh Shilimkar44169072009-05-28 14:16:04 -07001687#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001688static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
1689#endif
1690
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001691static void __init omap_gpio_show_rev(void)
1692{
1693 u32 rev;
1694
1695 if (cpu_is_omap16xx())
1696 rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
1697 else if (cpu_is_omap24xx() || cpu_is_omap34xx())
1698 rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1699 else if (cpu_is_omap44xx())
1700 rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
1701 else
1702 return;
1703
1704 printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
1705 (rev >> 4) & 0x0f, rev & 0x0f);
1706}
1707
David Brownell8ba55c52008-02-26 11:10:50 -08001708/* This lock class tells lockdep that GPIO irqs are in a different
1709 * category than their parents, so it won't report false recursion.
1710 */
1711static struct lock_class_key gpio_lock_class;
1712
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001713static int __init _omap_gpio_init(void)
1714{
1715 int i;
David Brownell52e31342008-03-03 12:43:23 -08001716 int gpio = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001717 struct gpio_bank *bank;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001718 int bank_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001719 char clk_name[11];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001720
1721 initialized = 1;
1722
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001723#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren6e60e792006-04-02 17:46:23 +01001724 if (cpu_is_omap15xx()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001725 gpio_ick = clk_get(NULL, "arm_gpio_ck");
1726 if (IS_ERR(gpio_ick))
Tony Lindgren92105bb2005-09-07 17:20:26 +01001727 printk("Could not get arm_gpio_ck\n");
1728 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001729 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001730 }
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001731#endif
1732#if defined(CONFIG_ARCH_OMAP2)
1733 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001734 gpio_ick = clk_get(NULL, "gpios_ick");
1735 if (IS_ERR(gpio_ick))
1736 printk("Could not get gpios_ick\n");
1737 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001738 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001739 gpio_fck = clk_get(NULL, "gpios_fck");
Komal Shah1630b522006-09-25 12:51:08 +03001740 if (IS_ERR(gpio_fck))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001741 printk("Could not get gpios_fck\n");
1742 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001743 clk_enable(gpio_fck);
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001744
1745 /*
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001746 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001747 */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001748#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001749 if (cpu_is_omap2430()) {
1750 gpio5_ick = clk_get(NULL, "gpio5_ick");
1751 if (IS_ERR(gpio5_ick))
1752 printk("Could not get gpio5_ick\n");
1753 else
1754 clk_enable(gpio5_ick);
1755 gpio5_fck = clk_get(NULL, "gpio5_fck");
1756 if (IS_ERR(gpio5_fck))
1757 printk("Could not get gpio5_fck\n");
1758 else
1759 clk_enable(gpio5_fck);
1760 }
1761#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001762 }
1763#endif
1764
Santosh Shilimkar44169072009-05-28 14:16:04 -07001765#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
1766 if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001767 for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
1768 sprintf(clk_name, "gpio%d_ick", i + 1);
1769 gpio_iclks[i] = clk_get(NULL, clk_name);
1770 if (IS_ERR(gpio_iclks[i]))
1771 printk(KERN_ERR "Could not get %s\n", clk_name);
1772 else
1773 clk_enable(gpio_iclks[i]);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001774 }
1775 }
1776#endif
1777
Tony Lindgren92105bb2005-09-07 17:20:26 +01001778
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001779#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren6e60e792006-04-02 17:46:23 +01001780 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001781 gpio_bank_count = 2;
1782 gpio_bank = gpio_bank_1510;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001783 bank_size = SZ_2K;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001784 }
1785#endif
1786#if defined(CONFIG_ARCH_OMAP16XX)
1787 if (cpu_is_omap16xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001788 gpio_bank_count = 5;
1789 gpio_bank = gpio_bank_1610;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001790 bank_size = SZ_2K;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001791 }
1792#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001793#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1794 if (cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001795 gpio_bank_count = 7;
Alistair Buxton7c006922009-09-22 10:02:58 +01001796 gpio_bank = gpio_bank_7xx;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001797 bank_size = SZ_2K;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001798 }
1799#endif
Tony Lindgren088ef952010-02-12 12:26:47 -08001800#ifdef CONFIG_ARCH_OMAP2
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001801 if (cpu_is_omap242x()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001802 gpio_bank_count = 4;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001803 gpio_bank = gpio_bank_242x;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001804 }
1805 if (cpu_is_omap243x()) {
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001806 gpio_bank_count = 5;
1807 gpio_bank = gpio_bank_243x;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001808 }
1809#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001810#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001811 if (cpu_is_omap34xx()) {
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001812 gpio_bank_count = OMAP34XX_NR_GPIOS;
1813 gpio_bank = gpio_bank_34xx;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001814 }
1815#endif
Santosh Shilimkar44169072009-05-28 14:16:04 -07001816#ifdef CONFIG_ARCH_OMAP4
1817 if (cpu_is_omap44xx()) {
Santosh Shilimkar44169072009-05-28 14:16:04 -07001818 gpio_bank_count = OMAP34XX_NR_GPIOS;
1819 gpio_bank = gpio_bank_44xx;
Santosh Shilimkar44169072009-05-28 14:16:04 -07001820 }
1821#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001822 for (i = 0; i < gpio_bank_count; i++) {
1823 int j, gpio_count = 16;
1824
1825 bank = &gpio_bank[i];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001826 spin_lock_init(&bank->lock);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001827
1828 /* Static mapping, never released */
1829 bank->base = ioremap(bank->pbase, bank_size);
1830 if (!bank->base) {
1831 printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
1832 continue;
1833 }
1834
David Brownelle5c56ed2006-12-06 17:13:59 -08001835 if (bank_is_mpuio(bank))
Russell King7c7095a2008-09-05 15:49:14 +01001836 __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
Tony Lindgrend11ac972008-01-12 15:35:04 -08001837 if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001838 __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
1839 __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
1840 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001841 if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001842 __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
1843 __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001844 __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001845 }
Alistair Buxton7c006922009-09-22 10:02:58 +01001846 if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
1847 __raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
1848 __raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001849
Alistair Buxton7c006922009-09-22 10:02:58 +01001850 gpio_count = 32; /* 7xx has 32-bit GPIOs */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001851 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001852
Tony Lindgren140455f2010-02-12 12:26:48 -08001853#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001854 if ((bank->method == METHOD_GPIO_24XX) ||
1855 (bank->method == METHOD_GPIO_44XX)) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001856 static const u32 non_wakeup_gpios[] = {
1857 0xe203ffc0, 0x08700040
1858 };
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001859
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001860 if (cpu_is_omap44xx()) {
1861 __raw_writel(0xffffffff, bank->base +
1862 OMAP4_GPIO_IRQSTATUSCLR0);
1863 __raw_writew(0x0015, bank->base +
1864 OMAP4_GPIO_SYSCONFIG);
1865 __raw_writel(0x00000000, bank->base +
1866 OMAP4_GPIO_DEBOUNCENABLE);
1867 /*
1868 * Initialize interface clock ungated,
1869 * module enabled
1870 */
1871 __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
1872 } else {
1873 __raw_writel(0x00000000, bank->base +
1874 OMAP24XX_GPIO_IRQENABLE1);
1875 __raw_writel(0xffffffff, bank->base +
1876 OMAP24XX_GPIO_IRQSTATUS1);
1877 __raw_writew(0x0015, bank->base +
1878 OMAP24XX_GPIO_SYSCONFIG);
1879 __raw_writel(0x00000000, bank->base +
1880 OMAP24XX_GPIO_DEBOUNCE_EN);
1881
1882 /*
1883 * Initialize interface clock ungated,
1884 * module enabled
1885 */
1886 __raw_writel(0, bank->base +
1887 OMAP24XX_GPIO_CTRL);
1888 }
Tero Kristoa118b5f2008-12-22 14:27:12 +02001889 if (cpu_is_omap24xx() &&
1890 i < ARRAY_SIZE(non_wakeup_gpios))
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001891 bank->non_wakeup_gpios = non_wakeup_gpios[i];
Tony Lindgren92105bb2005-09-07 17:20:26 +01001892 gpio_count = 32;
1893 }
1894#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001895
1896 bank->mod_usage = 0;
David Brownell52e31342008-03-03 12:43:23 -08001897 /* REVISIT eventually switch from OMAP-specific gpio structs
1898 * over to the generic ones
1899 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001900 bank->chip.request = omap_gpio_request;
1901 bank->chip.free = omap_gpio_free;
David Brownell52e31342008-03-03 12:43:23 -08001902 bank->chip.direction_input = gpio_input;
1903 bank->chip.get = gpio_get;
1904 bank->chip.direction_output = gpio_output;
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001905 bank->chip.set_debounce = gpio_debounce;
David Brownell52e31342008-03-03 12:43:23 -08001906 bank->chip.set = gpio_set;
David Brownella007b702008-12-10 17:35:25 -08001907 bank->chip.to_irq = gpio_2irq;
David Brownell52e31342008-03-03 12:43:23 -08001908 if (bank_is_mpuio(bank)) {
1909 bank->chip.label = "mpuio";
Russell King69114a42008-09-03 10:15:26 +01001910#ifdef CONFIG_ARCH_OMAP16XX
David Brownelld8f388d2008-07-25 01:46:07 -07001911 bank->chip.dev = &omap_mpuio_device.dev;
1912#endif
David Brownell52e31342008-03-03 12:43:23 -08001913 bank->chip.base = OMAP_MPUIO(0);
1914 } else {
1915 bank->chip.label = "gpio";
1916 bank->chip.base = gpio;
1917 gpio += gpio_count;
1918 }
1919 bank->chip.ngpio = gpio_count;
1920
1921 gpiochip_add(&bank->chip);
1922
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001923 for (j = bank->virtual_irq_start;
1924 j < bank->virtual_irq_start + gpio_count; j++) {
David Brownell8ba55c52008-02-26 11:10:50 -08001925 lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
David Brownell58781012006-12-06 17:14:10 -08001926 set_irq_chip_data(j, bank);
David Brownelle5c56ed2006-12-06 17:13:59 -08001927 if (bank_is_mpuio(bank))
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001928 set_irq_chip(j, &mpuio_irq_chip);
1929 else
1930 set_irq_chip(j, &gpio_irq_chip);
Russell King10dd5ce2006-11-23 11:41:32 +00001931 set_irq_handler(j, handle_simple_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001932 set_irq_flags(j, IRQF_VALID);
1933 }
1934 set_irq_chained_handler(bank->irq, gpio_irq_handler);
1935 set_irq_data(bank->irq, bank);
Jouni Hogander89db9482008-12-10 17:35:24 -08001936
Santosh Shilimkar44169072009-05-28 14:16:04 -07001937 if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
Jouni Hogander89db9482008-12-10 17:35:24 -08001938 sprintf(clk_name, "gpio%d_dbck", i + 1);
1939 bank->dbck = clk_get(NULL, clk_name);
1940 if (IS_ERR(bank->dbck))
1941 printk(KERN_ERR "Could not get %s\n", clk_name);
1942 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001943 }
1944
1945 /* Enable system clock for GPIO module.
1946 * The CAM_CLK_CTRL *is* really the right place. */
Tony Lindgren92105bb2005-09-07 17:20:26 +01001947 if (cpu_is_omap16xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001948 omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
1949
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001950 /* Enable autoidle for the OCP interface */
1951 if (cpu_is_omap24xx())
1952 omap_writel(1 << 0, 0x48019010);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001953 if (cpu_is_omap34xx())
1954 omap_writel(1 << 0, 0x48306814);
Tony Lindgrend11ac972008-01-12 15:35:04 -08001955
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001956 omap_gpio_show_rev();
1957
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001958 return 0;
1959}
1960
Tony Lindgren140455f2010-02-12 12:26:48 -08001961#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001962static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
1963{
1964 int i;
1965
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001966 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001967 return 0;
1968
1969 for (i = 0; i < gpio_bank_count; i++) {
1970 struct gpio_bank *bank = &gpio_bank[i];
1971 void __iomem *wake_status;
1972 void __iomem *wake_clear;
1973 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001974 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001975
1976 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001977#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001978 case METHOD_GPIO_1610:
1979 wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
1980 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1981 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1982 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001983#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001984#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001985 case METHOD_GPIO_24XX:
Tero Kristo723fdb72008-11-26 14:35:16 -08001986 wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001987 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1988 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1989 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001990#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301991#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001992 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301993 wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
1994 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
1995 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
1996 break;
1997#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001998 default:
1999 continue;
2000 }
2001
David Brownella6472532008-03-03 04:33:30 -08002002 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01002003 bank->saved_wakeup = __raw_readl(wake_status);
2004 __raw_writel(0xffffffff, wake_clear);
2005 __raw_writel(bank->suspend_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08002006 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01002007 }
2008
2009 return 0;
2010}
2011
2012static int omap_gpio_resume(struct sys_device *dev)
2013{
2014 int i;
2015
Tero Kristo723fdb72008-11-26 14:35:16 -08002016 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01002017 return 0;
2018
2019 for (i = 0; i < gpio_bank_count; i++) {
2020 struct gpio_bank *bank = &gpio_bank[i];
2021 void __iomem *wake_clear;
2022 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08002023 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01002024
2025 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08002026#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01002027 case METHOD_GPIO_1610:
2028 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
2029 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
2030 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08002031#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08002032#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01002033 case METHOD_GPIO_24XX:
Tony Lindgren0d9356c2006-09-25 12:41:45 +03002034 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
2035 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
Tony Lindgren92105bb2005-09-07 17:20:26 +01002036 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08002037#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302038#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002039 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302040 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
2041 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
2042 break;
2043#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01002044 default:
2045 continue;
2046 }
2047
David Brownella6472532008-03-03 04:33:30 -08002048 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01002049 __raw_writel(0xffffffff, wake_clear);
2050 __raw_writel(bank->saved_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08002051 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01002052 }
2053
2054 return 0;
2055}
2056
2057static struct sysdev_class omap_gpio_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002058 .name = "gpio",
Tony Lindgren92105bb2005-09-07 17:20:26 +01002059 .suspend = omap_gpio_suspend,
2060 .resume = omap_gpio_resume,
2061};
2062
2063static struct sys_device omap_gpio_device = {
2064 .id = 0,
2065 .cls = &omap_gpio_sysclass,
2066};
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002067
2068#endif
2069
Tony Lindgren140455f2010-02-12 12:26:48 -08002070#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002071
2072static int workaround_enabled;
2073
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002074void omap2_gpio_prepare_for_idle(int power_state)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002075{
2076 int i, c = 0;
Tero Kristoa118b5f2008-12-22 14:27:12 +02002077 int min = 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002078
Tero Kristoa118b5f2008-12-22 14:27:12 +02002079 if (cpu_is_omap34xx())
2080 min = 1;
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002081
Tero Kristoa118b5f2008-12-22 14:27:12 +02002082 for (i = min; i < gpio_bank_count; i++) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002083 struct gpio_bank *bank = &gpio_bank[i];
2084 u32 l1, l2;
2085
Kevin Hilman8865b9b2009-01-27 11:15:34 -08002086 if (bank->dbck_enable_mask)
2087 clk_disable(bank->dbck);
2088
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002089 if (power_state > PWRDM_POWER_OFF)
2090 continue;
2091
2092 /* If going to OFF, remove triggering for all
2093 * non-wakeup GPIOs. Otherwise spurious IRQs will be
2094 * generated. See OMAP2420 Errata item 1.101. */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002095 if (!(bank->enabled_non_wakeup_gpios))
2096 continue;
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002097
2098 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
2099 bank->saved_datain = __raw_readl(bank->base +
2100 OMAP24XX_GPIO_DATAIN);
2101 l1 = __raw_readl(bank->base +
2102 OMAP24XX_GPIO_FALLINGDETECT);
2103 l2 = __raw_readl(bank->base +
2104 OMAP24XX_GPIO_RISINGDETECT);
2105 }
2106
2107 if (cpu_is_omap44xx()) {
2108 bank->saved_datain = __raw_readl(bank->base +
2109 OMAP4_GPIO_DATAIN);
2110 l1 = __raw_readl(bank->base +
2111 OMAP4_GPIO_FALLINGDETECT);
2112 l2 = __raw_readl(bank->base +
2113 OMAP4_GPIO_RISINGDETECT);
2114 }
2115
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002116 bank->saved_fallingdetect = l1;
2117 bank->saved_risingdetect = l2;
2118 l1 &= ~bank->enabled_non_wakeup_gpios;
2119 l2 &= ~bank->enabled_non_wakeup_gpios;
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002120
2121 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
2122 __raw_writel(l1, bank->base +
2123 OMAP24XX_GPIO_FALLINGDETECT);
2124 __raw_writel(l2, bank->base +
2125 OMAP24XX_GPIO_RISINGDETECT);
2126 }
2127
2128 if (cpu_is_omap44xx()) {
2129 __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
2130 __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
2131 }
2132
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002133 c++;
2134 }
2135 if (!c) {
2136 workaround_enabled = 0;
2137 return;
2138 }
2139 workaround_enabled = 1;
2140}
2141
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002142void omap2_gpio_resume_after_idle(void)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002143{
2144 int i;
Tero Kristoa118b5f2008-12-22 14:27:12 +02002145 int min = 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002146
Tero Kristoa118b5f2008-12-22 14:27:12 +02002147 if (cpu_is_omap34xx())
2148 min = 1;
2149 for (i = min; i < gpio_bank_count; i++) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002150 struct gpio_bank *bank = &gpio_bank[i];
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002151 u32 l, gen, gen0, gen1;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002152
Kevin Hilman8865b9b2009-01-27 11:15:34 -08002153 if (bank->dbck_enable_mask)
2154 clk_enable(bank->dbck);
2155
Kevin Hilman43ffcd92009-01-27 11:09:24 -08002156 if (!workaround_enabled)
2157 continue;
2158
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002159 if (!(bank->enabled_non_wakeup_gpios))
2160 continue;
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002161
2162 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
2163 __raw_writel(bank->saved_fallingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002164 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002165 __raw_writel(bank->saved_risingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002166 bank->base + OMAP24XX_GPIO_RISINGDETECT);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002167 l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
2168 }
2169
2170 if (cpu_is_omap44xx()) {
2171 __raw_writel(bank->saved_fallingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302172 bank->base + OMAP4_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002173 __raw_writel(bank->saved_risingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302174 bank->base + OMAP4_GPIO_RISINGDETECT);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002175 l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
2176 }
2177
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002178 /* Check if any of the non-wakeup interrupt GPIOs have changed
2179 * state. If so, generate an IRQ by software. This is
2180 * horribly racy, but it's the best we can do to work around
2181 * this silicon bug. */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002182 l ^= bank->saved_datain;
Tero Kristoa118b5f2008-12-22 14:27:12 +02002183 l &= bank->enabled_non_wakeup_gpios;
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002184
2185 /*
2186 * No need to generate IRQs for the rising edge for gpio IRQs
2187 * configured with falling edge only; and vice versa.
2188 */
2189 gen0 = l & bank->saved_fallingdetect;
2190 gen0 &= bank->saved_datain;
2191
2192 gen1 = l & bank->saved_risingdetect;
2193 gen1 &= ~(bank->saved_datain);
2194
2195 /* FIXME: Consider GPIO IRQs with level detections properly! */
2196 gen = l & (~(bank->saved_fallingdetect) &
2197 ~(bank->saved_risingdetect));
2198 /* Consider all GPIO IRQs needed to be updated */
2199 gen |= gen0 | gen1;
2200
2201 if (gen) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002202 u32 old0, old1;
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002203
Sergio Aguirref00d6492010-03-03 16:21:08 +00002204 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002205 old0 = __raw_readl(bank->base +
2206 OMAP24XX_GPIO_LEVELDETECT0);
2207 old1 = __raw_readl(bank->base +
2208 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002209 __raw_writel(old0 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002210 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002211 __raw_writel(old1 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002212 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002213 __raw_writel(old0, bank->base +
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002214 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002215 __raw_writel(old1, bank->base +
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002216 OMAP24XX_GPIO_LEVELDETECT1);
2217 }
2218
2219 if (cpu_is_omap44xx()) {
2220 old0 = __raw_readl(bank->base +
2221 OMAP4_GPIO_LEVELDETECT0);
2222 old1 = __raw_readl(bank->base +
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302223 OMAP4_GPIO_LEVELDETECT1);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002224 __raw_writel(old0 | l, bank->base +
2225 OMAP4_GPIO_LEVELDETECT0);
2226 __raw_writel(old1 | l, bank->base +
2227 OMAP4_GPIO_LEVELDETECT1);
2228 __raw_writel(old0, bank->base +
2229 OMAP4_GPIO_LEVELDETECT0);
2230 __raw_writel(old1, bank->base +
2231 OMAP4_GPIO_LEVELDETECT1);
2232 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002233 }
2234 }
2235
2236}
2237
Tony Lindgren92105bb2005-09-07 17:20:26 +01002238#endif
2239
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08002240#ifdef CONFIG_ARCH_OMAP3
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302241/* save the registers of bank 2-6 */
2242void omap_gpio_save_context(void)
2243{
2244 int i;
2245
2246 /* saving banks from 2-6 only since GPIO1 is in WKUP */
2247 for (i = 1; i < gpio_bank_count; i++) {
2248 struct gpio_bank *bank = &gpio_bank[i];
2249 gpio_context[i].sysconfig =
2250 __raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
2251 gpio_context[i].irqenable1 =
2252 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
2253 gpio_context[i].irqenable2 =
2254 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
2255 gpio_context[i].wake_en =
2256 __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
2257 gpio_context[i].ctrl =
2258 __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
2259 gpio_context[i].oe =
2260 __raw_readl(bank->base + OMAP24XX_GPIO_OE);
2261 gpio_context[i].leveldetect0 =
2262 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2263 gpio_context[i].leveldetect1 =
2264 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2265 gpio_context[i].risingdetect =
2266 __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
2267 gpio_context[i].fallingdetect =
2268 __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2269 gpio_context[i].dataout =
2270 __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302271 }
2272}
2273
2274/* restore the required registers of bank 2-6 */
2275void omap_gpio_restore_context(void)
2276{
2277 int i;
2278
2279 for (i = 1; i < gpio_bank_count; i++) {
2280 struct gpio_bank *bank = &gpio_bank[i];
2281 __raw_writel(gpio_context[i].sysconfig,
2282 bank->base + OMAP24XX_GPIO_SYSCONFIG);
2283 __raw_writel(gpio_context[i].irqenable1,
2284 bank->base + OMAP24XX_GPIO_IRQENABLE1);
2285 __raw_writel(gpio_context[i].irqenable2,
2286 bank->base + OMAP24XX_GPIO_IRQENABLE2);
2287 __raw_writel(gpio_context[i].wake_en,
2288 bank->base + OMAP24XX_GPIO_WAKE_EN);
2289 __raw_writel(gpio_context[i].ctrl,
2290 bank->base + OMAP24XX_GPIO_CTRL);
2291 __raw_writel(gpio_context[i].oe,
2292 bank->base + OMAP24XX_GPIO_OE);
2293 __raw_writel(gpio_context[i].leveldetect0,
2294 bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2295 __raw_writel(gpio_context[i].leveldetect1,
2296 bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2297 __raw_writel(gpio_context[i].risingdetect,
2298 bank->base + OMAP24XX_GPIO_RISINGDETECT);
2299 __raw_writel(gpio_context[i].fallingdetect,
2300 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2301 __raw_writel(gpio_context[i].dataout,
2302 bank->base + OMAP24XX_GPIO_DATAOUT);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302303 }
2304}
2305#endif
2306
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002307/*
2308 * This may get called early from board specific init
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002309 * for boards that have interrupts routed via FPGA.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002310 */
David Brownell277d58e2006-12-06 17:13:59 -08002311int __init omap_gpio_init(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002312{
2313 if (!initialized)
2314 return _omap_gpio_init();
2315 else
2316 return 0;
2317}
2318
Tony Lindgren92105bb2005-09-07 17:20:26 +01002319static int __init omap_gpio_sysinit(void)
2320{
2321 int ret = 0;
2322
2323 if (!initialized)
2324 ret = _omap_gpio_init();
2325
David Brownell11a78b72006-12-06 17:14:11 -08002326 mpuio_init();
2327
Tony Lindgren140455f2010-02-12 12:26:48 -08002328#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08002329 if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01002330 if (ret == 0) {
2331 ret = sysdev_class_register(&omap_gpio_sysclass);
2332 if (ret == 0)
2333 ret = sysdev_register(&omap_gpio_device);
2334 }
2335 }
2336#endif
2337
2338 return ret;
2339}
2340
Tony Lindgren92105bb2005-09-07 17:20:26 +01002341arch_initcall(omap_gpio_sysinit);