blob: 2f39db7df31cd4c5cc520c4907628051909953b9 [file] [log] [blame]
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -08001#ifndef _IPATH_KERNEL_H
2#define _IPATH_KERNEL_H
3/*
Bryan O'Sullivan759d5762006-07-01 04:35:49 -07004 * Copyright (c) 2006 QLogic, Inc. All rights reserved.
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -08005 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
6 *
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
12 *
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
15 * conditions are met:
16 *
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer.
20 *
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
25 *
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 * SOFTWARE.
34 */
35
36/*
37 * This header file is the base header file for infinipath kernel code
38 * ipath_user.h serves a similar purpose for user code.
39 */
40
41#include <linux/interrupt.h>
Bryan O'Sullivan1fd3b402006-09-28 09:00:13 -070042#include <linux/pci.h>
43#include <linux/dma-mapping.h>
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -080044#include <asm/io.h>
45
46#include "ipath_common.h"
47#include "ipath_debug.h"
48#include "ipath_registers.h"
49
50/* only s/w major version of InfiniPath we can handle */
51#define IPATH_CHIP_VERS_MAJ 2U
52
53/* don't care about this except printing */
54#define IPATH_CHIP_VERS_MIN 0U
55
56/* temporary, maybe always */
57extern struct infinipath_stats ipath_stats;
58
59#define IPATH_CHIP_SWVERSION IPATH_CHIP_VERS_MAJ
60
61struct ipath_portdata {
62 void **port_rcvegrbuf;
63 dma_addr_t *port_rcvegrbuf_phys;
64 /* rcvhdrq base, needs mmap before useful */
65 void *port_rcvhdrq;
66 /* kernel virtual address where hdrqtail is updated */
Bryan O'Sullivan1fd3b402006-09-28 09:00:13 -070067 void *port_rcvhdrtail_kvaddr;
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -080068 /*
69 * temp buffer for expected send setup, allocated at open, instead
70 * of each setup call
71 */
72 void *port_tid_pg_list;
73 /* when waiting for rcv or pioavail */
74 wait_queue_head_t port_wait;
75 /*
76 * rcvegr bufs base, physical, must fit
77 * in 44 bits so 32 bit programs mmap64 44 bit works)
78 */
79 dma_addr_t port_rcvegr_phys;
80 /* mmap of hdrq, must fit in 44 bits */
81 dma_addr_t port_rcvhdrq_phys;
Bryan O'Sullivanf37bda92006-07-01 04:36:03 -070082 dma_addr_t port_rcvhdrqtailaddr_phys;
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -080083 /*
Bryan O'Sullivan9929b0f2006-09-28 08:59:59 -070084 * number of opens (including slave subports) on this instance
85 * (ignoring forks, dup, etc. for now)
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -080086 */
87 int port_cnt;
88 /*
89 * how much space to leave at start of eager TID entries for
90 * protocol use, on each TID
91 */
92 /* instead of calculating it */
93 unsigned port_port;
Bryan O'Sullivan9929b0f2006-09-28 08:59:59 -070094 /* non-zero if port is being shared. */
95 u16 port_subport_cnt;
96 /* non-zero if port is being shared. */
97 u16 port_subport_id;
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -080098 /* chip offset of PIO buffers for this port */
99 u32 port_piobufs;
100 /* how many alloc_pages() chunks in port_rcvegrbuf_pages */
101 u32 port_rcvegrbuf_chunks;
102 /* how many egrbufs per chunk */
103 u32 port_rcvegrbufs_perchunk;
104 /* order for port_rcvegrbuf_pages */
105 size_t port_rcvegrbuf_size;
106 /* rcvhdrq size (for freeing) */
107 size_t port_rcvhdrq_size;
108 /* next expected TID to check when looking for free */
109 u32 port_tidcursor;
110 /* next expected TID to check */
111 unsigned long port_flag;
112 /* WAIT_RCV that timed out, no interrupt */
113 u32 port_rcvwait_to;
114 /* WAIT_PIO that timed out, no interrupt */
115 u32 port_piowait_to;
116 /* WAIT_RCV already happened, no wait */
117 u32 port_rcvnowait;
118 /* WAIT_PIO already happened, no wait */
119 u32 port_pionowait;
120 /* total number of rcvhdrqfull errors */
121 u32 port_hdrqfull;
122 /* pid of process using this port */
123 pid_t port_pid;
124 /* same size as task_struct .comm[] */
125 char port_comm[16];
126 /* pkeys set by this use of this port */
127 u16 port_pkeys[4];
128 /* so file ops can get at unit */
129 struct ipath_devdata *port_dd;
Bryan O'Sullivan9929b0f2006-09-28 08:59:59 -0700130 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
131 void *subport_uregbase;
132 /* An array of pages for the eager receive buffers * N */
133 void *subport_rcvegrbuf;
134 /* An array of pages for the eager header queue entries * N */
135 void *subport_rcvhdr_base;
136 /* The version of the library which opened this port */
137 u32 userversion;
138 /* Bitmask of active slaves */
139 u32 active_slaves;
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800140};
141
142struct sk_buff;
143
144/*
145 * control information for layered drivers
146 */
147struct _ipath_layer {
148 void *l_arg;
149};
150
Bryan O'Sullivan1fd3b402006-09-28 09:00:13 -0700151struct ipath_skbinfo {
152 struct sk_buff *skb;
153 dma_addr_t phys;
154};
155
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800156struct ipath_devdata {
157 struct list_head ipath_list;
158
159 struct ipath_kregs const *ipath_kregs;
160 struct ipath_cregs const *ipath_cregs;
161
162 /* mem-mapped pointer to base of chip regs */
163 u64 __iomem *ipath_kregbase;
164 /* end of mem-mapped chip space; range checking */
165 u64 __iomem *ipath_kregend;
166 /* physical address of chip for io_remap, etc. */
167 unsigned long ipath_physaddr;
168 /* base of memory alloced for ipath_kregbase, for free */
169 u64 *ipath_kregalloc;
170 /*
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800171 * virtual address where port0 rcvhdrqtail updated for this unit.
172 * only written to by the chip, not the driver.
173 */
174 volatile __le64 *ipath_hdrqtailptr;
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800175 /* ipath_cfgports pointers */
176 struct ipath_portdata **ipath_pd;
177 /* sk_buffs used by port 0 eager receive queue */
Bryan O'Sullivan1fd3b402006-09-28 09:00:13 -0700178 struct ipath_skbinfo *ipath_port0_skbinfo;
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800179 /* kvirt address of 1st 2k pio buffer */
180 void __iomem *ipath_pio2kbase;
181 /* kvirt address of 1st 4k pio buffer */
182 void __iomem *ipath_pio4kbase;
183 /*
184 * points to area where PIOavail registers will be DMA'ed.
185 * Has to be on a page of it's own, because the page will be
186 * mapped into user program space. This copy is *ONLY* ever
187 * written by DMA, not by the driver! Need a copy per device
188 * when we get to multiple devices
189 */
190 volatile __le64 *ipath_pioavailregs_dma;
191 /* physical address where updates occur */
192 dma_addr_t ipath_pioavailregs_phys;
193 struct _ipath_layer ipath_layer;
194 /* setup intr */
195 int (*ipath_f_intrsetup)(struct ipath_devdata *);
196 /* setup on-chip bus config */
197 int (*ipath_f_bus)(struct ipath_devdata *, struct pci_dev *);
198 /* hard reset chip */
199 int (*ipath_f_reset)(struct ipath_devdata *);
200 int (*ipath_f_get_boardname)(struct ipath_devdata *, char *,
201 size_t);
202 void (*ipath_f_init_hwerrors)(struct ipath_devdata *);
203 void (*ipath_f_handle_hwerrors)(struct ipath_devdata *, char *,
204 size_t);
205 void (*ipath_f_quiet_serdes)(struct ipath_devdata *);
206 int (*ipath_f_bringup_serdes)(struct ipath_devdata *);
207 int (*ipath_f_early_init)(struct ipath_devdata *);
208 void (*ipath_f_clear_tids)(struct ipath_devdata *, unsigned);
209 void (*ipath_f_put_tid)(struct ipath_devdata *, u64 __iomem*,
210 u32, unsigned long);
211 void (*ipath_f_tidtemplate)(struct ipath_devdata *);
212 void (*ipath_f_cleanup)(struct ipath_devdata *);
213 void (*ipath_f_setextled)(struct ipath_devdata *, u64, u64);
214 /* fill out chip-specific fields */
215 int (*ipath_f_get_base_info)(struct ipath_portdata *, void *);
Bryan O'Sullivan51f65eb2006-11-08 17:44:58 -0800216 /* free irq */
217 void (*ipath_f_free_irq)(struct ipath_devdata *);
Bryan O'Sullivanb1c1b6a2006-08-25 11:24:31 -0700218 struct ipath_ibdev *verbs_dev;
219 struct timer_list verbs_timer;
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800220 /* total dwords sent (summed from counter) */
221 u64 ipath_sword;
222 /* total dwords rcvd (summed from counter) */
223 u64 ipath_rword;
224 /* total packets sent (summed from counter) */
225 u64 ipath_spkts;
226 /* total packets rcvd (summed from counter) */
227 u64 ipath_rpkts;
228 /* ipath_statusp initially points to this. */
229 u64 _ipath_status;
230 /* GUID for this interface, in network order */
231 __be64 ipath_guid;
232 /*
233 * aggregrate of error bits reported since last cleared, for
234 * limiting of error reporting
235 */
236 ipath_err_t ipath_lasterror;
237 /*
238 * aggregrate of error bits reported since last cleared, for
239 * limiting of hwerror reporting
240 */
241 ipath_err_t ipath_lasthwerror;
242 /*
243 * errors masked because they occur too fast, also includes errors
244 * that are always ignored (ipath_ignorederrs)
245 */
246 ipath_err_t ipath_maskederrs;
247 /* time in jiffies at which to re-enable maskederrs */
248 unsigned long ipath_unmasktime;
249 /*
250 * errors always ignored (masked), at least for a given
251 * chip/device, because they are wrong or not useful
252 */
253 ipath_err_t ipath_ignorederrs;
254 /* count of egrfull errors, combined for all ports */
255 u64 ipath_last_tidfull;
256 /* for ipath_qcheck() */
257 u64 ipath_lastport0rcv_cnt;
258 /* template for writing TIDs */
259 u64 ipath_tidtemplate;
260 /* value to write to free TIDs */
261 u64 ipath_tidinvalid;
Bryan O'Sullivan525d0ca2006-08-25 11:24:39 -0700262 /* IBA6120 rcv interrupt setup */
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800263 u64 ipath_rhdrhead_intr_off;
264
265 /* size of memory at ipath_kregbase */
266 u32 ipath_kregsize;
267 /* number of registers used for pioavail */
268 u32 ipath_pioavregs;
269 /* IPATH_POLL, etc. */
270 u32 ipath_flags;
Bryan O'Sullivan0fd41362006-08-25 11:24:34 -0700271 /* ipath_flags driver is waiting for */
272 u32 ipath_state_wanted;
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800273 /* last buffer for user use, first buf for kernel use is this
274 * index. */
275 u32 ipath_lastport_piobuf;
276 /* is a stats timer active */
277 u32 ipath_stats_timer_active;
278 /* dwords sent read from counter */
279 u32 ipath_lastsword;
280 /* dwords received read from counter */
281 u32 ipath_lastrword;
282 /* sent packets read from counter */
283 u32 ipath_lastspkts;
284 /* received packets read from counter */
285 u32 ipath_lastrpkts;
286 /* pio bufs allocated per port */
287 u32 ipath_pbufsport;
288 /*
289 * number of ports configured as max; zero is set to number chip
290 * supports, less gives more pio bufs/port, etc.
291 */
292 u32 ipath_cfgports;
293 /* port0 rcvhdrq head offset */
294 u32 ipath_port0head;
295 /* count of port 0 hdrqfull errors */
296 u32 ipath_p0_hdrqfull;
297
298 /*
299 * (*cfgports) used to suppress multiple instances of same
300 * port staying stuck at same point
301 */
302 u32 *ipath_lastrcvhdrqtails;
303 /*
304 * (*cfgports) used to suppress multiple instances of same
305 * port staying stuck at same point
306 */
307 u32 *ipath_lastegrheads;
308 /*
309 * index of last piobuffer we used. Speeds up searching, by
310 * starting at this point. Doesn't matter if multiple cpu's use and
311 * update, last updater is only write that matters. Whenever it
312 * wraps, we update shadow copies. Need a copy per device when we
313 * get to multiple devices
314 */
315 u32 ipath_lastpioindex;
316 /* max length of freezemsg */
317 u32 ipath_freezelen;
318 /*
319 * consecutive times we wanted a PIO buffer but were unable to
320 * get one
321 */
322 u32 ipath_consec_nopiobuf;
323 /*
324 * hint that we should update ipath_pioavailshadow before
325 * looking for a PIO buffer
326 */
327 u32 ipath_upd_pio_shadow;
328 /* so we can rewrite it after a chip reset */
329 u32 ipath_pcibar0;
330 /* so we can rewrite it after a chip reset */
331 u32 ipath_pcibar1;
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800332
Bryan O'Sullivan51f65eb2006-11-08 17:44:58 -0800333 /* interrupt number */
334 int ipath_irq;
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800335 /* HT/PCI Vendor ID (here for NodeInfo) */
336 u16 ipath_vendorid;
337 /* HT/PCI Device ID (here for NodeInfo) */
338 u16 ipath_deviceid;
339 /* offset in HT config space of slave/primary interface block */
340 u8 ipath_ht_slave_off;
341 /* for write combining settings */
342 unsigned long ipath_wc_cookie;
Bryan O'Sullivan957670a2006-09-28 09:00:15 -0700343 unsigned long ipath_wc_base;
344 unsigned long ipath_wc_len;
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800345 /* ref count for each pkey */
346 atomic_t ipath_pkeyrefs[4];
347 /* shadow copy of all exptids physaddr; used only by funcsim */
348 u64 *ipath_tidsimshadow;
349 /* shadow copy of struct page *'s for exp tid pages */
350 struct page **ipath_pageshadow;
Bryan O'Sullivan1fd3b402006-09-28 09:00:13 -0700351 /* shadow copy of dma handles for exp tid pages */
352 dma_addr_t *ipath_physshadow;
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800353 /* lock to workaround chip bug 9437 */
354 spinlock_t ipath_tid_lock;
355
356 /*
357 * IPATH_STATUS_*,
358 * this address is mapped readonly into user processes so they can
359 * get status cheaply, whenever they want.
360 */
361 u64 *ipath_statusp;
362 /* freeze msg if hw error put chip in freeze */
363 char *ipath_freezemsg;
364 /* pci access data structure */
365 struct pci_dev *pcidev;
Bryan O'Sullivana2acb2f2006-07-01 04:35:52 -0700366 struct cdev *user_cdev;
367 struct cdev *diag_cdev;
368 struct class_device *user_class_dev;
369 struct class_device *diag_class_dev;
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800370 /* timer used to prevent stats overflow, error throttling, etc. */
371 struct timer_list ipath_stats_timer;
372 /* check for stale messages in rcv queue */
373 /* only allow one intr at a time. */
374 unsigned long ipath_rcv_pending;
Bryan O'Sullivan35783ec2006-07-01 04:36:15 -0700375 void *ipath_dummy_hdrq; /* used after port close */
376 dma_addr_t ipath_dummy_hdrq_phys;
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800377
378 /*
379 * Shadow copies of registers; size indicates read access size.
380 * Most of them are readonly, but some are write-only register,
381 * where we manipulate the bits in the shadow copy, and then write
382 * the shadow copy to infinipath.
383 *
384 * We deliberately make most of these 32 bits, since they have
385 * restricted range. For any that we read, we won't to generate 32
386 * bit accesses, since Opteron will generate 2 separate 32 bit HT
387 * transactions for a 64 bit read, and we want to avoid unnecessary
388 * HT transactions.
389 */
390
391 /* This is the 64 bit group */
392
393 /*
394 * shadow of pioavail, check to be sure it's large enough at
395 * init time.
396 */
397 unsigned long ipath_pioavailshadow[8];
398 /* shadow of kr_gpio_out, for rmw ops */
399 u64 ipath_gpio_out;
Arthur Jones8f140b42007-05-10 12:10:49 -0700400 /* shadow the gpio mask register */
401 u64 ipath_gpio_mask;
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800402 /* kr_revision shadow */
403 u64 ipath_revision;
404 /*
405 * shadow of ibcctrl, for interrupt handling of link changes,
406 * etc.
407 */
408 u64 ipath_ibcctrl;
409 /*
410 * last ibcstatus, to suppress "duplicate" status change messages,
411 * mostly from 2 to 3
412 */
413 u64 ipath_lastibcstat;
414 /* hwerrmask shadow */
415 ipath_err_t ipath_hwerrmask;
416 /* interrupt config reg shadow */
417 u64 ipath_intconfig;
418 /* kr_sendpiobufbase value */
419 u64 ipath_piobufbase;
420
421 /* these are the "32 bit" regs */
422
423 /*
424 * number of GUIDs in the flash for this interface; may need some
425 * rethinking for setting on other ifaces
426 */
427 u32 ipath_nguid;
428 /*
429 * the following two are 32-bit bitmasks, but {test,clear,set}_bit
430 * all expect bit fields to be "unsigned long"
431 */
432 /* shadow kr_rcvctrl */
433 unsigned long ipath_rcvctrl;
434 /* shadow kr_sendctrl */
435 unsigned long ipath_sendctrl;
Bryan O'Sullivan89d1e092006-09-28 09:00:18 -0700436 /* ports waiting for PIOavail intr */
437 unsigned long ipath_portpiowait;
438 unsigned long ipath_lastcancel; /* to not count armlaunch after cancel */
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800439
440 /* value we put in kr_rcvhdrcnt */
441 u32 ipath_rcvhdrcnt;
442 /* value we put in kr_rcvhdrsize */
443 u32 ipath_rcvhdrsize;
444 /* value we put in kr_rcvhdrentsize */
445 u32 ipath_rcvhdrentsize;
446 /* offset of last entry in rcvhdrq */
447 u32 ipath_hdrqlast;
448 /* kr_portcnt value */
449 u32 ipath_portcnt;
450 /* kr_pagealign value */
451 u32 ipath_palign;
452 /* number of "2KB" PIO buffers */
453 u32 ipath_piobcnt2k;
454 /* size in bytes of "2KB" PIO buffers */
455 u32 ipath_piosize2k;
456 /* number of "4KB" PIO buffers */
457 u32 ipath_piobcnt4k;
458 /* size in bytes of "4KB" PIO buffers */
459 u32 ipath_piosize4k;
460 /* kr_rcvegrbase value */
461 u32 ipath_rcvegrbase;
462 /* kr_rcvegrcnt value */
463 u32 ipath_rcvegrcnt;
464 /* kr_rcvtidbase value */
465 u32 ipath_rcvtidbase;
466 /* kr_rcvtidcnt value */
467 u32 ipath_rcvtidcnt;
468 /* kr_sendregbase */
469 u32 ipath_sregbase;
470 /* kr_userregbase */
471 u32 ipath_uregbase;
472 /* kr_counterregbase */
473 u32 ipath_cregbase;
474 /* shadow the control register contents */
475 u32 ipath_control;
476 /* shadow the gpio output contents */
477 u32 ipath_extctrl;
478 /* PCI revision register (HTC rev on FPGA) */
479 u32 ipath_pcirev;
480
481 /* chip address space used by 4k pio buffers */
482 u32 ipath_4kalign;
483 /* The MTU programmed for this unit */
484 u32 ipath_ibmtu;
485 /*
486 * The max size IB packet, included IB headers that we can send.
487 * Starts same as ipath_piosize, but is affected when ibmtu is
488 * changed, or by size of eager buffers
489 */
490 u32 ipath_ibmaxlen;
491 /*
492 * ibmaxlen at init time, limited by chip and by receive buffer
493 * size. Not changed after init.
494 */
495 u32 ipath_init_ibmaxlen;
496 /* size of each rcvegrbuffer */
497 u32 ipath_rcvegrbufsize;
498 /* width (2,4,8,16,32) from HT config reg */
499 u32 ipath_htwidth;
500 /* HT speed (200,400,800,1000) from HT config */
501 u32 ipath_htspeed;
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800502 /*
503 * number of sequential ibcstatus change for polling active/quiet
504 * (i.e., link not coming up).
505 */
506 u32 ipath_ibpollcnt;
507 /* low and high portions of MSI capability/vector */
508 u32 ipath_msi_lo;
509 /* saved after PCIe init for restore after reset */
510 u32 ipath_msi_hi;
511 /* MSI data (vector) saved for restore */
512 u16 ipath_msi_data;
513 /* MLID programmed for this instance */
514 u16 ipath_mlid;
515 /* LID programmed for this instance */
516 u16 ipath_lid;
517 /* list of pkeys programmed; 0 if not set */
518 u16 ipath_pkeys[4];
Bryan O'Sullivan8307c282006-07-01 04:36:13 -0700519 /*
520 * ASCII serial number, from flash, large enough for original
521 * all digit strings, and longer QLogic serial number format
522 */
523 u8 ipath_serial[16];
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800524 /* human readable board version */
525 u8 ipath_boardversion[80];
526 /* chip major rev, from ipath_revision */
527 u8 ipath_majrev;
528 /* chip minor rev, from ipath_revision */
529 u8 ipath_minrev;
530 /* board rev, from ipath_revision */
531 u8 ipath_boardrev;
532 /* unit # of this chip, if present */
533 int ipath_unit;
534 /* saved for restore after reset */
535 u8 ipath_pci_cacheline;
536 /* LID mask control */
537 u8 ipath_lmc;
Bryan O'Sullivan30fc5c32006-08-25 11:24:48 -0700538 /* Rx Polarity inversion (compensate for ~tx on partner) */
539 u8 ipath_rx_pol_inv;
Bryan O'Sullivanfba75202006-07-01 04:36:09 -0700540
541 /* local link integrity counter */
542 u32 ipath_lli_counter;
543 /* local link integrity errors */
544 u32 ipath_lli_errors;
Bryan O'Sullivan2c9446a2006-09-28 09:00:00 -0700545 /*
546 * Above counts only cases where _successive_ LocalLinkIntegrity
547 * errors were seen in the receive headers of kern-packets.
548 * Below are the three (monotonically increasing) counters
549 * maintained via GPIO interrupts on iba6120-rev2.
550 */
551 u32 ipath_rxfc_unsupvl_errs;
552 u32 ipath_overrun_thresh_errs;
553 u32 ipath_lli_errs;
Bryan O'Sullivanf62fe772006-09-28 09:00:11 -0700554
555 /*
556 * Not all devices managed by a driver instance are the same
557 * type, so these fields must be per-device.
558 */
559 u64 ipath_i_bitsextant;
560 ipath_err_t ipath_e_bitsextant;
561 ipath_err_t ipath_hwe_bitsextant;
562
563 /*
564 * Below should be computable from number of ports,
565 * since they are never modified.
566 */
567 u32 ipath_i_rcvavail_mask;
568 u32 ipath_i_rcvurg_mask;
569
570 /*
571 * Register bits for selecting i2c direction and values, used for
572 * I2C serial flash.
573 */
574 u16 ipath_gpio_sda_num;
575 u16 ipath_gpio_scl_num;
576 u64 ipath_gpio_sda;
577 u64 ipath_gpio_scl;
Michael Albaugh82466f02007-05-16 15:45:09 -0700578
579 /* used to override LED behavior */
580 u8 ipath_led_override; /* Substituted for normal value, if non-zero */
581 u16 ipath_led_override_timeoff; /* delta to next timer event */
582 u8 ipath_led_override_vals[2]; /* Alternates per blink-frame */
583 u8 ipath_led_override_phase; /* Just counts, LSB picks from vals[] */
584 atomic_t ipath_led_override_timer_active;
585 /* Used to flash LEDs in override mode */
586 struct timer_list ipath_led_override_timer;
587
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800588};
589
Bryan O'Sullivan9929b0f2006-09-28 08:59:59 -0700590/* Private data for file operations */
591struct ipath_filedata {
592 struct ipath_portdata *pd;
593 unsigned subport;
594 unsigned tidcursor;
595};
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800596extern struct list_head ipath_dev_list;
597extern spinlock_t ipath_devs_lock;
598extern struct ipath_devdata *ipath_lookup(int unit);
599
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800600int ipath_init_chip(struct ipath_devdata *, int);
601int ipath_enable_wc(struct ipath_devdata *dd);
602void ipath_disable_wc(struct ipath_devdata *dd);
603int ipath_count_units(int *npresentp, int *nupp, u32 *maxportsp);
604void ipath_shutdown_device(struct ipath_devdata *);
605
606struct file_operations;
Arjan van de Ven2b8693c2007-02-12 00:55:32 -0800607int ipath_cdev_init(int minor, char *name, const struct file_operations *fops,
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800608 struct cdev **cdevp, struct class_device **class_devp);
609void ipath_cdev_cleanup(struct cdev **cdevp,
610 struct class_device **class_devp);
611
Bryan O'Sullivana2acb2f2006-07-01 04:35:52 -0700612int ipath_diag_add(struct ipath_devdata *);
613void ipath_diag_remove(struct ipath_devdata *);
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800614
Bryan O'Sullivan0fd41362006-08-25 11:24:34 -0700615extern wait_queue_head_t ipath_state_wait;
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800616
617int ipath_user_add(struct ipath_devdata *dd);
Bryan O'Sullivana2acb2f2006-07-01 04:35:52 -0700618void ipath_user_remove(struct ipath_devdata *dd);
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800619
620struct sk_buff *ipath_alloc_skb(struct ipath_devdata *dd, gfp_t);
621
622extern int ipath_diag_inuse;
623
David Howells7d12e782006-10-05 14:55:46 +0100624irqreturn_t ipath_intr(int irq, void *devid);
Bryan O'Sullivan8ec10772007-03-15 14:44:55 -0700625int ipath_decode_err(char *buf, size_t blen, ipath_err_t err);
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800626#if __IPATH_INFO || __IPATH_DBG
627extern const char *ipath_ibcstatus_str[];
628#endif
629
630/* clean up any per-chip chip-specific stuff */
631void ipath_chip_cleanup(struct ipath_devdata *);
632/* clean up any chip type-specific stuff */
633void ipath_chip_done(void);
634
635/* check to see if we have to force ordering for write combining */
636int ipath_unordered_wc(void);
637
638void ipath_disarm_piobufs(struct ipath_devdata *, unsigned first,
639 unsigned cnt);
640
641int ipath_create_rcvhdrq(struct ipath_devdata *, struct ipath_portdata *);
Bryan O'Sullivanf37bda92006-07-01 04:36:03 -0700642void ipath_free_pddata(struct ipath_devdata *, struct ipath_portdata *);
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800643
644int ipath_parse_ushort(const char *str, unsigned short *valp);
645
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800646void ipath_kreceive(struct ipath_devdata *);
647int ipath_setrcvhdrsize(struct ipath_devdata *, unsigned);
648int ipath_reset_device(int);
649void ipath_get_faststats(unsigned long);
Bryan O'Sullivan34b2aaf2006-08-25 11:24:32 -0700650int ipath_set_linkstate(struct ipath_devdata *, u8);
651int ipath_set_mtu(struct ipath_devdata *, u16);
652int ipath_set_lid(struct ipath_devdata *, u32, u8);
Bryan O'Sullivan30fc5c32006-08-25 11:24:48 -0700653int ipath_set_rx_pol_inv(struct ipath_devdata *dd, u8 new_pol_inv);
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800654
655/* for use in system calls, where we want to know device type, etc. */
Bryan O'Sullivan9929b0f2006-09-28 08:59:59 -0700656#define port_fp(fp) ((struct ipath_filedata *)(fp)->private_data)->pd
657#define subport_fp(fp) \
658 ((struct ipath_filedata *)(fp)->private_data)->subport
659#define tidcursor_fp(fp) \
660 ((struct ipath_filedata *)(fp)->private_data)->tidcursor
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800661
662/*
663 * values for ipath_flags
664 */
665/* The chip is up and initted */
666#define IPATH_INITTED 0x2
667 /* set if any user code has set kr_rcvhdrsize */
668#define IPATH_RCVHDRSZ_SET 0x4
669 /* The chip is present and valid for accesses */
670#define IPATH_PRESENT 0x8
671 /* HT link0 is only 8 bits wide, ignore upper byte crc
672 * errors, etc. */
673#define IPATH_8BIT_IN_HT0 0x10
674 /* HT link1 is only 8 bits wide, ignore upper byte crc
675 * errors, etc. */
676#define IPATH_8BIT_IN_HT1 0x20
677 /* The link is down */
678#define IPATH_LINKDOWN 0x40
679 /* The link level is up (0x11) */
680#define IPATH_LINKINIT 0x80
681 /* The link is in the armed (0x21) state */
682#define IPATH_LINKARMED 0x100
683 /* The link is in the active (0x31) state */
684#define IPATH_LINKACTIVE 0x200
685 /* link current state is unknown */
686#define IPATH_LINKUNK 0x400
687 /* no IB cable, or no device on IB cable */
688#define IPATH_NOCABLE 0x4000
689 /* Supports port zero per packet receive interrupts via
690 * GPIO */
691#define IPATH_GPIO_INTR 0x8000
692 /* uses the coded 4byte TID, not 8 byte */
693#define IPATH_4BYTE_TID 0x10000
694 /* packet/word counters are 32 bit, else those 4 counters
695 * are 64bit */
696#define IPATH_32BITCOUNTERS 0x20000
697 /* can miss port0 rx interrupts */
698#define IPATH_POLL_RX_INTR 0x40000
699#define IPATH_DISABLED 0x80000 /* administratively disabled */
Bryan O'Sullivan2c9446a2006-09-28 09:00:00 -0700700 /* Use GPIO interrupts for new counters */
701#define IPATH_GPIO_ERRINTRS 0x100000
702
703/* Bits in GPIO for the added interrupts */
704#define IPATH_GPIO_PORT0_BIT 2
705#define IPATH_GPIO_RXUVL_BIT 3
706#define IPATH_GPIO_OVRUN_BIT 4
707#define IPATH_GPIO_LLI_BIT 5
708#define IPATH_GPIO_ERRINTR_MASK 0x38
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800709
710/* portdata flag bit offsets */
711 /* waiting for a packet to arrive */
712#define IPATH_PORT_WAITING_RCV 2
713 /* waiting for a PIO buffer to be available */
714#define IPATH_PORT_WAITING_PIO 3
Ralph Campbell947d7612007-03-15 14:44:48 -0700715 /* master has not finished initializing */
716#define IPATH_PORT_MASTER_UNINIT 4
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800717
718/* free up any allocated data at closes */
719void ipath_free_data(struct ipath_portdata *dd);
720int ipath_waitfor_mdio_cmdready(struct ipath_devdata *);
721int ipath_waitfor_complete(struct ipath_devdata *, ipath_kreg, u64, u64 *);
722u32 __iomem *ipath_getpiobuf(struct ipath_devdata *, u32 *);
Bryan O'Sullivan525d0ca2006-08-25 11:24:39 -0700723void ipath_init_iba6120_funcs(struct ipath_devdata *);
724void ipath_init_iba6110_funcs(struct ipath_devdata *);
Bryan O'Sullivanf2080fa2006-05-23 11:32:34 -0700725void ipath_get_eeprom_info(struct ipath_devdata *);
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800726u64 ipath_snap_cntr(struct ipath_devdata *, ipath_creg);
Bryan O'Sullivan9783ab42007-03-15 14:45:07 -0700727void ipath_disarm_senderrbufs(struct ipath_devdata *, int);
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800728
729/*
Michael Albaugh82466f02007-05-16 15:45:09 -0700730 * Set LED override, only the two LSBs have "public" meaning, but
731 * any non-zero value substitutes them for the Link and LinkTrain
732 * LED states.
733 */
734#define IPATH_LED_PHYS 1 /* Physical (linktraining) GREEN LED */
735#define IPATH_LED_LOG 2 /* Logical (link) YELLOW LED */
736void ipath_set_led_override(struct ipath_devdata *dd, unsigned int val);
737
738/*
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800739 * number of words used for protocol header if not set by ipath_userinit();
740 */
741#define IPATH_DFLT_RCVHDRSIZE 9
742
743#define IPATH_MDIO_CMD_WRITE 1
744#define IPATH_MDIO_CMD_READ 2
745#define IPATH_MDIO_CLD_DIV 25 /* to get 2.5 Mhz mdio clock */
746#define IPATH_MDIO_CMDVALID 0x40000000 /* bit 30 */
747#define IPATH_MDIO_DATAVALID 0x80000000 /* bit 31 */
748#define IPATH_MDIO_CTRL_STD 0x0
749
750static inline u64 ipath_mdio_req(int cmd, int dev, int reg, int data)
751{
752 return (((u64) IPATH_MDIO_CLD_DIV) << 32) |
753 (cmd << 26) |
754 (dev << 21) |
755 (reg << 16) |
756 (data & 0xFFFF);
757}
758
759 /* signal and fifo status, in bank 31 */
760#define IPATH_MDIO_CTRL_XGXS_REG_8 0x8
761 /* controls loopback, redundancy */
762#define IPATH_MDIO_CTRL_8355_REG_1 0x10
763 /* premph, encdec, etc. */
764#define IPATH_MDIO_CTRL_8355_REG_2 0x11
765 /* Kchars, etc. */
766#define IPATH_MDIO_CTRL_8355_REG_6 0x15
767#define IPATH_MDIO_CTRL_8355_REG_9 0x18
768#define IPATH_MDIO_CTRL_8355_REG_10 0x1D
769
770int ipath_get_user_pages(unsigned long, size_t, struct page **);
771int ipath_get_user_pages_nocopy(unsigned long, struct page **);
772void ipath_release_user_pages(struct page **, size_t);
773void ipath_release_user_pages_on_close(struct page **, size_t);
774int ipath_eeprom_read(struct ipath_devdata *, u8, void *, int);
775int ipath_eeprom_write(struct ipath_devdata *, u8, const void *, int);
776
777/* these are used for the registers that vary with port */
778void ipath_write_kreg_port(const struct ipath_devdata *, ipath_kreg,
779 unsigned, u64);
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800780
781/*
782 * We could have a single register get/put routine, that takes a group type,
783 * but this is somewhat clearer and cleaner. It also gives us some error
784 * checking. 64 bit register reads should always work, but are inefficient
785 * on opteron (the northbridge always generates 2 separate HT 32 bit reads),
786 * so we use kreg32 wherever possible. User register and counter register
787 * reads are always 32 bit reads, so only one form of those routines.
788 */
789
790/*
791 * At the moment, none of the s-registers are writable, so no
792 * ipath_write_sreg(), and none of the c-registers are writable, so no
793 * ipath_write_creg().
794 */
795
796/**
797 * ipath_read_ureg32 - read 32-bit virtualized per-port register
798 * @dd: device
799 * @regno: register number
800 * @port: port number
801 *
802 * Return the contents of a register that is virtualized to be per port.
Bryan O'Sullivan685f97e2006-07-01 04:35:53 -0700803 * Returns -1 on errors (not distinguishable from valid contents at
804 * runtime; we may add a separate error variable at some point).
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800805 */
806static inline u32 ipath_read_ureg32(const struct ipath_devdata *dd,
807 ipath_ureg regno, int port)
808{
Bryan O'Sullivanc71c30d2006-04-24 14:23:03 -0700809 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800810 return 0;
811
812 return readl(regno + (u64 __iomem *)
813 (dd->ipath_uregbase +
814 (char __iomem *)dd->ipath_kregbase +
815 dd->ipath_palign * port));
816}
817
818/**
819 * ipath_write_ureg - write 32-bit virtualized per-port register
820 * @dd: device
821 * @regno: register number
822 * @value: value
823 * @port: port
824 *
825 * Write the contents of a register that is virtualized to be per port.
826 */
827static inline void ipath_write_ureg(const struct ipath_devdata *dd,
828 ipath_ureg regno, u64 value, int port)
829{
830 u64 __iomem *ubase = (u64 __iomem *)
831 (dd->ipath_uregbase + (char __iomem *) dd->ipath_kregbase +
832 dd->ipath_palign * port);
833 if (dd->ipath_kregbase)
834 writeq(value, &ubase[regno]);
835}
836
837static inline u32 ipath_read_kreg32(const struct ipath_devdata *dd,
838 ipath_kreg regno)
839{
Bryan O'Sullivanc71c30d2006-04-24 14:23:03 -0700840 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800841 return -1;
842 return readl((u32 __iomem *) & dd->ipath_kregbase[regno]);
843}
844
845static inline u64 ipath_read_kreg64(const struct ipath_devdata *dd,
846 ipath_kreg regno)
847{
Bryan O'Sullivanc71c30d2006-04-24 14:23:03 -0700848 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800849 return -1;
850
851 return readq(&dd->ipath_kregbase[regno]);
852}
853
854static inline void ipath_write_kreg(const struct ipath_devdata *dd,
855 ipath_kreg regno, u64 value)
856{
857 if (dd->ipath_kregbase)
858 writeq(value, &dd->ipath_kregbase[regno]);
859}
860
861static inline u64 ipath_read_creg(const struct ipath_devdata *dd,
862 ipath_sreg regno)
863{
Bryan O'Sullivanc71c30d2006-04-24 14:23:03 -0700864 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800865 return 0;
866
867 return readq(regno + (u64 __iomem *)
868 (dd->ipath_cregbase +
869 (char __iomem *)dd->ipath_kregbase));
870}
871
872static inline u32 ipath_read_creg32(const struct ipath_devdata *dd,
873 ipath_sreg regno)
874{
Bryan O'Sullivanc71c30d2006-04-24 14:23:03 -0700875 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800876 return 0;
877 return readl(regno + (u64 __iomem *)
878 (dd->ipath_cregbase +
879 (char __iomem *)dd->ipath_kregbase));
880}
881
882/*
883 * sysfs interface.
884 */
885
886struct device_driver;
887
Bryan O'Sullivanb55f4f02006-08-25 11:24:33 -0700888extern const char ib_ipath_version[];
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800889
890int ipath_driver_create_group(struct device_driver *);
891void ipath_driver_remove_group(struct device_driver *);
892
893int ipath_device_create_group(struct device *, struct ipath_devdata *);
894void ipath_device_remove_group(struct device *, struct ipath_devdata *);
895int ipath_expose_reset(struct device *);
896
897int ipath_init_ipathfs(void);
898void ipath_exit_ipathfs(void);
899int ipathfs_add_device(struct ipath_devdata *);
900int ipathfs_remove_device(struct ipath_devdata *);
901
902/*
Bryan O'Sullivan1fd3b402006-09-28 09:00:13 -0700903 * dma_addr wrappers - all 0's invalid for hw
904 */
905dma_addr_t ipath_map_page(struct pci_dev *, struct page *, unsigned long,
906 size_t, int);
907dma_addr_t ipath_map_single(struct pci_dev *, void *, size_t, int);
908
909/*
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800910 * Flush write combining store buffers (if present) and perform a write
911 * barrier.
912 */
913#if defined(CONFIG_X86_64)
914#define ipath_flush_wc() asm volatile("sfence" ::: "memory")
915#else
916#define ipath_flush_wc() wmb()
917#endif
918
919extern unsigned ipath_debug; /* debugging bit mask */
920
Bryan O'Sullivan9783ab42007-03-15 14:45:07 -0700921#define IPATH_MAX_PARITY_ATTEMPTS 10000 /* max times to try recovery */
922
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800923const char *ipath_get_unit_name(int unit);
924
925extern struct mutex ipath_mutex;
926
Bryan O'Sullivanb55f4f02006-08-25 11:24:33 -0700927#define IPATH_DRV_NAME "ib_ipath"
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800928#define IPATH_MAJOR 233
Bryan O'Sullivana2acb2f2006-07-01 04:35:52 -0700929#define IPATH_USER_MINOR_BASE 0
Bryan O'Sullivan98341f22006-08-25 11:24:36 -0700930#define IPATH_DIAGPKT_MINOR 127
Bryan O'Sullivana2acb2f2006-07-01 04:35:52 -0700931#define IPATH_DIAG_MINOR_BASE 129
932#define IPATH_NMINORS 255
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800933
934#define ipath_dev_err(dd,fmt,...) \
935 do { \
936 const struct ipath_devdata *__dd = (dd); \
937 if (__dd->pcidev) \
938 dev_err(&__dd->pcidev->dev, "%s: " fmt, \
939 ipath_get_unit_name(__dd->ipath_unit), \
940 ##__VA_ARGS__); \
941 else \
942 printk(KERN_ERR IPATH_DRV_NAME ": %s: " fmt, \
943 ipath_get_unit_name(__dd->ipath_unit), \
944 ##__VA_ARGS__); \
945 } while (0)
946
947#if _IPATH_DEBUGGING
948
949# define __IPATH_DBG_WHICH(which,fmt,...) \
950 do { \
951 if(unlikely(ipath_debug&(which))) \
952 printk(KERN_DEBUG IPATH_DRV_NAME ": %s: " fmt, \
953 __func__,##__VA_ARGS__); \
954 } while(0)
955
956# define ipath_dbg(fmt,...) \
957 __IPATH_DBG_WHICH(__IPATH_DBG,fmt,##__VA_ARGS__)
958# define ipath_cdbg(which,fmt,...) \
959 __IPATH_DBG_WHICH(__IPATH_##which##DBG,fmt,##__VA_ARGS__)
960
961#else /* ! _IPATH_DEBUGGING */
962
963# define ipath_dbg(fmt,...)
964# define ipath_cdbg(which,fmt,...)
965
966#endif /* _IPATH_DEBUGGING */
967
Bryan O'Sullivan8d588f82006-09-28 09:00:08 -0700968/*
969 * this is used for formatting hw error messages...
970 */
971struct ipath_hwerror_msgs {
972 u64 mask;
973 const char *msg;
974};
975
976#define INFINIPATH_HWE_MSG(a, b) { .mask = INFINIPATH_HWE_##a, .msg = b }
977
978/* in ipath_intr.c... */
979void ipath_format_hwerrors(u64 hwerrs,
980 const struct ipath_hwerror_msgs *hwerrmsgs,
981 size_t nhwerrmsgs,
982 char *msg, size_t lmsg);
983
Bryan O'Sullivand41d3ae2006-03-29 15:23:25 -0800984#endif /* _IPATH_KERNEL_H */