blob: 7b0640bc0079f2d1aab13204ba01da99e1e2b315 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
42#include <linux/sched.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020043#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050044#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
48#include <asm/io.h>
49
50#define DRV_NAME "ahci"
Jeff Garzikead5de92005-05-31 11:53:57 -040051#define DRV_VERSION "1.01"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
53
54enum {
55 AHCI_PCI_BAR = 5,
56 AHCI_MAX_SG = 168, /* hardware max is 64K */
57 AHCI_DMA_BOUNDARY = 0xffffffff,
58 AHCI_USE_CLUSTERING = 0,
59 AHCI_CMD_SLOT_SZ = 32 * 32,
60 AHCI_RX_FIS_SZ = 256,
61 AHCI_CMD_TBL_HDR = 0x80,
Jeff Garzika0ea7322005-06-04 01:13:15 -040062 AHCI_CMD_TBL_CDB = 0x40,
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR + (AHCI_MAX_SG * 16),
64 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_SZ +
65 AHCI_RX_FIS_SZ,
66 AHCI_IRQ_ON_SG = (1 << 31),
67 AHCI_CMD_ATAPI = (1 << 5),
68 AHCI_CMD_WRITE = (1 << 6),
69
70 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
71
72 board_ahci = 0,
73
74 /* global controller registers */
75 HOST_CAP = 0x00, /* host capabilities */
76 HOST_CTL = 0x04, /* global host control */
77 HOST_IRQ_STAT = 0x08, /* interrupt status */
78 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
79 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
80
81 /* HOST_CTL bits */
82 HOST_RESET = (1 << 0), /* reset controller; self-clear */
83 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
84 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
85
86 /* HOST_CAP bits */
87 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
88
89 /* registers for each SATA port */
90 PORT_LST_ADDR = 0x00, /* command list DMA addr */
91 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
92 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
93 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
94 PORT_IRQ_STAT = 0x10, /* interrupt status */
95 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
96 PORT_CMD = 0x18, /* port command */
97 PORT_TFDATA = 0x20, /* taskfile data */
98 PORT_SIG = 0x24, /* device TF signature */
99 PORT_CMD_ISSUE = 0x38, /* command issue */
100 PORT_SCR = 0x28, /* SATA phy register block */
101 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
102 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
103 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
104 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
105
106 /* PORT_IRQ_{STAT,MASK} bits */
107 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
108 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
109 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
110 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
111 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
112 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
113 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
114 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
115
116 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
117 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
118 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
119 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
120 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
121 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
122 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
123 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
124 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
125
126 PORT_IRQ_FATAL = PORT_IRQ_TF_ERR |
127 PORT_IRQ_HBUS_ERR |
128 PORT_IRQ_HBUS_DATA_ERR |
129 PORT_IRQ_IF_ERR,
130 DEF_PORT_IRQ = PORT_IRQ_FATAL | PORT_IRQ_PHYRDY |
131 PORT_IRQ_CONNECT | PORT_IRQ_SG_DONE |
132 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_FIS |
133 PORT_IRQ_DMAS_FIS | PORT_IRQ_PIOS_FIS |
134 PORT_IRQ_D2H_REG_FIS,
135
136 /* PORT_CMD bits */
137 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
138 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
139 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
140 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
141 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
142 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
143
144 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
145 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
146 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400147
148 /* hpriv->flags bits */
149 AHCI_FLAG_MSI = (1 << 0),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150};
151
152struct ahci_cmd_hdr {
153 u32 opts;
154 u32 status;
155 u32 tbl_addr;
156 u32 tbl_addr_hi;
157 u32 reserved[4];
158};
159
160struct ahci_sg {
161 u32 addr;
162 u32 addr_hi;
163 u32 reserved;
164 u32 flags_size;
165};
166
167struct ahci_host_priv {
168 unsigned long flags;
169 u32 cap; /* cache of HOST_CAP register */
170 u32 port_map; /* cache of HOST_PORTS_IMPL reg */
171};
172
173struct ahci_port_priv {
174 struct ahci_cmd_hdr *cmd_slot;
175 dma_addr_t cmd_slot_dma;
176 void *cmd_tbl;
177 dma_addr_t cmd_tbl_dma;
178 struct ahci_sg *cmd_tbl_sg;
179 void *rx_fis;
180 dma_addr_t rx_fis_dma;
181};
182
183static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
184static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
185static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
186static int ahci_qc_issue(struct ata_queued_cmd *qc);
187static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
188static void ahci_phy_reset(struct ata_port *ap);
189static void ahci_irq_clear(struct ata_port *ap);
190static void ahci_eng_timeout(struct ata_port *ap);
191static int ahci_port_start(struct ata_port *ap);
192static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
194static void ahci_qc_prep(struct ata_queued_cmd *qc);
195static u8 ahci_check_status(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc);
Jeff Garzik907f4672005-05-12 15:03:42 -0400197static void ahci_remove_one (struct pci_dev *pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198
Jeff Garzik193515d2005-11-07 00:59:37 -0500199static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 .module = THIS_MODULE,
201 .name = DRV_NAME,
202 .ioctl = ata_scsi_ioctl,
203 .queuecommand = ata_scsi_queuecmd,
204 .eh_strategy_handler = ata_scsi_error,
205 .can_queue = ATA_DEF_QUEUE,
206 .this_id = ATA_SHT_THIS_ID,
207 .sg_tablesize = AHCI_MAX_SG,
208 .max_sectors = ATA_MAX_SECTORS,
209 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
210 .emulated = ATA_SHT_EMULATED,
211 .use_clustering = AHCI_USE_CLUSTERING,
212 .proc_name = DRV_NAME,
213 .dma_boundary = AHCI_DMA_BOUNDARY,
214 .slave_configure = ata_scsi_slave_config,
215 .bios_param = ata_std_bios_param,
216 .ordered_flush = 1,
217};
218
Jeff Garzik057ace52005-10-22 14:27:05 -0400219static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 .port_disable = ata_port_disable,
221
222 .check_status = ahci_check_status,
223 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 .dev_select = ata_noop_dev_select,
225
226 .tf_read = ahci_tf_read,
227
228 .phy_reset = ahci_phy_reset,
229
230 .qc_prep = ahci_qc_prep,
231 .qc_issue = ahci_qc_issue,
232
233 .eng_timeout = ahci_eng_timeout,
234
235 .irq_handler = ahci_interrupt,
236 .irq_clear = ahci_irq_clear,
237
238 .scr_read = ahci_scr_read,
239 .scr_write = ahci_scr_write,
240
241 .port_start = ahci_port_start,
242 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243};
244
245static struct ata_port_info ahci_port_info[] = {
246 /* board_ahci */
247 {
248 .sht = &ahci_sht,
249 .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
250 ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
251 ATA_FLAG_PIO_DMA,
Brett Russ7da79312005-09-01 21:53:34 -0400252 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
254 .port_ops = &ahci_ops,
255 },
256};
257
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500258static const struct pci_device_id ahci_pci_tbl[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 { PCI_VENDOR_ID_INTEL, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
260 board_ahci }, /* ICH6 */
261 { PCI_VENDOR_ID_INTEL, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
262 board_ahci }, /* ICH6M */
263 { PCI_VENDOR_ID_INTEL, 0x27c1, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
264 board_ahci }, /* ICH7 */
265 { PCI_VENDOR_ID_INTEL, 0x27c5, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
266 board_ahci }, /* ICH7M */
267 { PCI_VENDOR_ID_INTEL, 0x27c3, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
268 board_ahci }, /* ICH7R */
269 { PCI_VENDOR_ID_AL, 0x5288, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
270 board_ahci }, /* ULi M5288 */
Jason Gaston680d3232005-04-16 15:24:45 -0700271 { PCI_VENDOR_ID_INTEL, 0x2681, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
272 board_ahci }, /* ESB2 */
273 { PCI_VENDOR_ID_INTEL, 0x2682, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
274 board_ahci }, /* ESB2 */
275 { PCI_VENDOR_ID_INTEL, 0x2683, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
276 board_ahci }, /* ESB2 */
Jason Gaston3db368f2005-08-10 06:18:43 -0700277 { PCI_VENDOR_ID_INTEL, 0x27c6, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
278 board_ahci }, /* ICH7-M DH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 { } /* terminate list */
280};
281
282
283static struct pci_driver ahci_pci_driver = {
284 .name = DRV_NAME,
285 .id_table = ahci_pci_tbl,
286 .probe = ahci_init_one,
Jeff Garzik907f4672005-05-12 15:03:42 -0400287 .remove = ahci_remove_one,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288};
289
290
291static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
292{
293 return base + 0x100 + (port * 0x80);
294}
295
Jeff Garzikea6ba102005-08-30 05:18:18 -0400296static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297{
Jeff Garzikea6ba102005-08-30 05:18:18 -0400298 return (void __iomem *) ahci_port_base_ul((unsigned long)base, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299}
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301static int ahci_port_start(struct ata_port *ap)
302{
303 struct device *dev = ap->host_set->dev;
304 struct ahci_host_priv *hpriv = ap->host_set->private_data;
305 struct ahci_port_priv *pp;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400306 void __iomem *mmio = ap->host_set->mmio_base;
307 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
308 void *mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 dma_addr_t mem_dma;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500310 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 pp = kmalloc(sizeof(*pp), GFP_KERNEL);
Tejun Heo0a139e72005-06-26 23:52:50 +0900313 if (!pp)
314 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 memset(pp, 0, sizeof(*pp));
316
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500317 rc = ata_pad_alloc(ap, dev);
318 if (rc) {
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400319 kfree(pp);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500320 return rc;
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400321 }
322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
324 if (!mem) {
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500325 ata_pad_free(ap, dev);
Tejun Heo0a139e72005-06-26 23:52:50 +0900326 kfree(pp);
327 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 }
329 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
330
331 /*
332 * First item in chunk of DMA memory: 32-slot command table,
333 * 32 bytes each in size
334 */
335 pp->cmd_slot = mem;
336 pp->cmd_slot_dma = mem_dma;
337
338 mem += AHCI_CMD_SLOT_SZ;
339 mem_dma += AHCI_CMD_SLOT_SZ;
340
341 /*
342 * Second item: Received-FIS area
343 */
344 pp->rx_fis = mem;
345 pp->rx_fis_dma = mem_dma;
346
347 mem += AHCI_RX_FIS_SZ;
348 mem_dma += AHCI_RX_FIS_SZ;
349
350 /*
351 * Third item: data area for storing a single command
352 * and its scatter-gather table
353 */
354 pp->cmd_tbl = mem;
355 pp->cmd_tbl_dma = mem_dma;
356
357 pp->cmd_tbl_sg = mem + AHCI_CMD_TBL_HDR;
358
359 ap->private_data = pp;
360
361 if (hpriv->cap & HOST_CAP_64)
362 writel((pp->cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
363 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
364 readl(port_mmio + PORT_LST_ADDR); /* flush */
365
366 if (hpriv->cap & HOST_CAP_64)
367 writel((pp->rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
368 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
369 readl(port_mmio + PORT_FIS_ADDR); /* flush */
370
371 writel(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
372 PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
373 PORT_CMD_START, port_mmio + PORT_CMD);
374 readl(port_mmio + PORT_CMD); /* flush */
375
376 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377}
378
379
380static void ahci_port_stop(struct ata_port *ap)
381{
382 struct device *dev = ap->host_set->dev;
383 struct ahci_port_priv *pp = ap->private_data;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400384 void __iomem *mmio = ap->host_set->mmio_base;
385 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 u32 tmp;
387
388 tmp = readl(port_mmio + PORT_CMD);
389 tmp &= ~(PORT_CMD_START | PORT_CMD_FIS_RX);
390 writel(tmp, port_mmio + PORT_CMD);
391 readl(port_mmio + PORT_CMD); /* flush */
392
393 /* spec says 500 msecs for each PORT_CMD_{START,FIS_RX} bit, so
394 * this is slightly incorrect.
395 */
396 msleep(500);
397
398 ap->private_data = NULL;
399 dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
400 pp->cmd_slot, pp->cmd_slot_dma);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500401 ata_pad_free(ap, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 kfree(pp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403}
404
405static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
406{
407 unsigned int sc_reg;
408
409 switch (sc_reg_in) {
410 case SCR_STATUS: sc_reg = 0; break;
411 case SCR_CONTROL: sc_reg = 1; break;
412 case SCR_ERROR: sc_reg = 2; break;
413 case SCR_ACTIVE: sc_reg = 3; break;
414 default:
415 return 0xffffffffU;
416 }
417
Al Viro1e4f2a92005-10-21 06:46:02 +0100418 return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419}
420
421
422static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
423 u32 val)
424{
425 unsigned int sc_reg;
426
427 switch (sc_reg_in) {
428 case SCR_STATUS: sc_reg = 0; break;
429 case SCR_CONTROL: sc_reg = 1; break;
430 case SCR_ERROR: sc_reg = 2; break;
431 case SCR_ACTIVE: sc_reg = 3; break;
432 default:
433 return;
434 }
435
Al Viro1e4f2a92005-10-21 06:46:02 +0100436 writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437}
438
439static void ahci_phy_reset(struct ata_port *ap)
440{
441 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
442 struct ata_taskfile tf;
443 struct ata_device *dev = &ap->device[0];
444 u32 tmp;
445
446 __sata_phy_reset(ap);
447
448 if (ap->flags & ATA_FLAG_PORT_DISABLED)
449 return;
450
451 tmp = readl(port_mmio + PORT_SIG);
452 tf.lbah = (tmp >> 24) & 0xff;
453 tf.lbam = (tmp >> 16) & 0xff;
454 tf.lbal = (tmp >> 8) & 0xff;
455 tf.nsect = (tmp) & 0xff;
456
457 dev->class = ata_dev_classify(&tf);
458 if (!ata_dev_present(dev))
459 ata_port_disable(ap);
460}
461
462static u8 ahci_check_status(struct ata_port *ap)
463{
Al Viro1e4f2a92005-10-21 06:46:02 +0100464 void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465
466 return readl(mmio + PORT_TFDATA) & 0xFF;
467}
468
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
470{
471 struct ahci_port_priv *pp = ap->private_data;
472 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
473
474 ata_tf_from_fis(d2h_fis, tf);
475}
476
Jeff Garzik828d09d2005-11-12 01:27:07 -0500477static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478{
479 struct ahci_port_priv *pp = qc->ap->private_data;
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400480 struct scatterlist *sg;
481 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500482 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
484 VPRINTK("ENTER\n");
485
486 /*
487 * Next, the S/G list.
488 */
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400489 ahci_sg = pp->cmd_tbl_sg;
490 ata_for_each_sg(sg, qc) {
491 dma_addr_t addr = sg_dma_address(sg);
492 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400494 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
495 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
496 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -0500497
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400498 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500499 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 }
Jeff Garzik828d09d2005-11-12 01:27:07 -0500501
502 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503}
504
505static void ahci_qc_prep(struct ata_queued_cmd *qc)
506{
Jeff Garzika0ea7322005-06-04 01:13:15 -0400507 struct ata_port *ap = qc->ap;
508 struct ahci_port_priv *pp = ap->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 u32 opts;
510 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -0500511 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512
513 /*
514 * Fill in command slot information (currently only one slot,
515 * slot 0, is currently since we don't do queueing)
516 */
517
Jeff Garzik828d09d2005-11-12 01:27:07 -0500518 opts = cmd_fis_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 if (qc->tf.flags & ATA_TFLAG_WRITE)
520 opts |= AHCI_CMD_WRITE;
Jeff Garzika0ea7322005-06-04 01:13:15 -0400521 if (is_atapi_taskfile(&qc->tf))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 opts |= AHCI_CMD_ATAPI;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523
524 pp->cmd_slot[0].opts = cpu_to_le32(opts);
525 pp->cmd_slot[0].status = 0;
526 pp->cmd_slot[0].tbl_addr = cpu_to_le32(pp->cmd_tbl_dma & 0xffffffff);
527 pp->cmd_slot[0].tbl_addr_hi = cpu_to_le32((pp->cmd_tbl_dma >> 16) >> 16);
528
529 /*
530 * Fill in command table information. First, the header,
531 * a SATA Register - Host to Device command FIS.
532 */
533 ata_tf_to_fis(&qc->tf, pp->cmd_tbl, 0);
Jeff Garzika0ea7322005-06-04 01:13:15 -0400534 if (opts & AHCI_CMD_ATAPI) {
535 memset(pp->cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
536 memcpy(pp->cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, ap->cdb_len);
537 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538
539 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
540 return;
541
Jeff Garzik828d09d2005-11-12 01:27:07 -0500542 n_elem = ahci_fill_sg(qc);
543
544 pp->cmd_slot[0].opts |= cpu_to_le32(n_elem << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545}
546
547static void ahci_intr_error(struct ata_port *ap, u32 irq_stat)
548{
Jeff Garzikea6ba102005-08-30 05:18:18 -0400549 void __iomem *mmio = ap->host_set->mmio_base;
550 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 u32 tmp;
552 int work;
553
554 /* stop DMA */
555 tmp = readl(port_mmio + PORT_CMD);
556 tmp &= ~PORT_CMD_START;
557 writel(tmp, port_mmio + PORT_CMD);
558
559 /* wait for engine to stop. TODO: this could be
560 * as long as 500 msec
561 */
562 work = 1000;
563 while (work-- > 0) {
564 tmp = readl(port_mmio + PORT_CMD);
565 if ((tmp & PORT_CMD_LIST_ON) == 0)
566 break;
567 udelay(10);
568 }
569
570 /* clear SATA phy error, if any */
571 tmp = readl(port_mmio + PORT_SCR_ERR);
572 writel(tmp, port_mmio + PORT_SCR_ERR);
573
574 /* if DRQ/BSY is set, device needs to be reset.
575 * if so, issue COMRESET
576 */
577 tmp = readl(port_mmio + PORT_TFDATA);
578 if (tmp & (ATA_BUSY | ATA_DRQ)) {
579 writel(0x301, port_mmio + PORT_SCR_CTL);
580 readl(port_mmio + PORT_SCR_CTL); /* flush */
581 udelay(10);
582 writel(0x300, port_mmio + PORT_SCR_CTL);
583 readl(port_mmio + PORT_SCR_CTL); /* flush */
584 }
585
586 /* re-start DMA */
587 tmp = readl(port_mmio + PORT_CMD);
588 tmp |= PORT_CMD_START;
589 writel(tmp, port_mmio + PORT_CMD);
590 readl(port_mmio + PORT_CMD); /* flush */
591
592 printk(KERN_WARNING "ata%u: error occurred, port reset\n", ap->id);
593}
594
595static void ahci_eng_timeout(struct ata_port *ap)
596{
Jeff Garzikb8f61532005-08-25 22:01:20 -0400597 struct ata_host_set *host_set = ap->host_set;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400598 void __iomem *mmio = host_set->mmio_base;
599 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 struct ata_queued_cmd *qc;
Jeff Garzikb8f61532005-08-25 22:01:20 -0400601 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602
603 DPRINTK("ENTER\n");
604
Jeff Garzikb8f61532005-08-25 22:01:20 -0400605 spin_lock_irqsave(&host_set->lock, flags);
606
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 ahci_intr_error(ap, readl(port_mmio + PORT_IRQ_STAT));
608
609 qc = ata_qc_from_tag(ap, ap->active_tag);
610 if (!qc) {
611 printk(KERN_ERR "ata%u: BUG: timeout without command\n",
612 ap->id);
613 } else {
614 /* hack alert! We cannot use the supplied completion
615 * function from inside the ->eh_strategy_handler() thread.
616 * libata is the only user of ->eh_strategy_handler() in
617 * any kernel, so the default scsi_done() assumes it is
618 * not being called from the SCSI EH.
619 */
620 qc->scsidone = scsi_finish_command;
Jeff Garzika7dac442005-10-30 04:44:42 -0500621 ata_qc_complete(qc, AC_ERR_OTHER);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 }
623
Jeff Garzikb8f61532005-08-25 22:01:20 -0400624 spin_unlock_irqrestore(&host_set->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625}
626
627static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
628{
Jeff Garzikea6ba102005-08-30 05:18:18 -0400629 void __iomem *mmio = ap->host_set->mmio_base;
630 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 u32 status, serr, ci;
632
633 serr = readl(port_mmio + PORT_SCR_ERR);
634 writel(serr, port_mmio + PORT_SCR_ERR);
635
636 status = readl(port_mmio + PORT_IRQ_STAT);
637 writel(status, port_mmio + PORT_IRQ_STAT);
638
639 ci = readl(port_mmio + PORT_CMD_ISSUE);
640 if (likely((ci & 0x1) == 0)) {
641 if (qc) {
642 ata_qc_complete(qc, 0);
643 qc = NULL;
644 }
645 }
646
647 if (status & PORT_IRQ_FATAL) {
648 ahci_intr_error(ap, status);
649 if (qc)
Jeff Garzika7dac442005-10-30 04:44:42 -0500650 ata_qc_complete(qc, AC_ERR_OTHER);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 }
652
653 return 1;
654}
655
656static void ahci_irq_clear(struct ata_port *ap)
657{
658 /* TODO */
659}
660
661static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
662{
663 struct ata_host_set *host_set = dev_instance;
664 struct ahci_host_priv *hpriv;
665 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400666 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 u32 irq_stat, irq_ack = 0;
668
669 VPRINTK("ENTER\n");
670
671 hpriv = host_set->private_data;
672 mmio = host_set->mmio_base;
673
674 /* sigh. 0xffffffff is a valid return from h/w */
675 irq_stat = readl(mmio + HOST_IRQ_STAT);
676 irq_stat &= hpriv->port_map;
677 if (!irq_stat)
678 return IRQ_NONE;
679
680 spin_lock(&host_set->lock);
681
682 for (i = 0; i < host_set->n_ports; i++) {
683 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684
Jeff Garzik67846b32005-10-05 02:58:32 -0400685 if (!(irq_stat & (1 << i)))
686 continue;
687
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 ap = host_set->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -0400689 if (ap) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 struct ata_queued_cmd *qc;
691 qc = ata_qc_from_tag(ap, ap->active_tag);
Jeff Garzik67846b32005-10-05 02:58:32 -0400692 if (!ahci_host_intr(ap, qc))
693 if (ata_ratelimit()) {
694 struct pci_dev *pdev =
Jeff Garzika9524a72005-10-30 14:39:11 -0500695 to_pci_dev(ap->host_set->dev);
696 dev_printk(KERN_WARNING, &pdev->dev,
697 "unhandled interrupt on port %u\n",
698 i);
Jeff Garzik67846b32005-10-05 02:58:32 -0400699 }
700
701 VPRINTK("port %u\n", i);
702 } else {
703 VPRINTK("port %u (no irq)\n", i);
704 if (ata_ratelimit()) {
705 struct pci_dev *pdev =
Jeff Garzika9524a72005-10-30 14:39:11 -0500706 to_pci_dev(ap->host_set->dev);
707 dev_printk(KERN_WARNING, &pdev->dev,
708 "interrupt on disabled port %u\n", i);
Jeff Garzik67846b32005-10-05 02:58:32 -0400709 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 }
Jeff Garzik67846b32005-10-05 02:58:32 -0400711
712 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 }
714
715 if (irq_ack) {
716 writel(irq_ack, mmio + HOST_IRQ_STAT);
717 handled = 1;
718 }
719
720 spin_unlock(&host_set->lock);
721
722 VPRINTK("EXIT\n");
723
724 return IRQ_RETVAL(handled);
725}
726
727static int ahci_qc_issue(struct ata_queued_cmd *qc)
728{
729 struct ata_port *ap = qc->ap;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400730 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 writel(1, port_mmio + PORT_CMD_ISSUE);
733 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
734
735 return 0;
736}
737
738static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
739 unsigned int port_idx)
740{
741 VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
742 base = ahci_port_base_ul(base, port_idx);
743 VPRINTK("base now==0x%lx\n", base);
744
745 port->cmd_addr = base;
746 port->scr_addr = base + PORT_SCR;
747
748 VPRINTK("EXIT\n");
749}
750
751static int ahci_host_init(struct ata_probe_ent *probe_ent)
752{
753 struct ahci_host_priv *hpriv = probe_ent->private_data;
754 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
755 void __iomem *mmio = probe_ent->mmio_base;
756 u32 tmp, cap_save;
757 u16 tmp16;
758 unsigned int i, j, using_dac;
759 int rc;
760 void __iomem *port_mmio;
761
762 cap_save = readl(mmio + HOST_CAP);
763 cap_save &= ( (1<<28) | (1<<17) );
764 cap_save |= (1 << 27);
765
766 /* global controller reset */
767 tmp = readl(mmio + HOST_CTL);
768 if ((tmp & HOST_RESET) == 0) {
769 writel(tmp | HOST_RESET, mmio + HOST_CTL);
770 readl(mmio + HOST_CTL); /* flush */
771 }
772
773 /* reset must complete within 1 second, or
774 * the hardware should be considered fried.
775 */
776 ssleep(1);
777
778 tmp = readl(mmio + HOST_CTL);
779 if (tmp & HOST_RESET) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500780 dev_printk(KERN_ERR, &pdev->dev,
781 "controller reset failed (0x%x)\n", tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 return -EIO;
783 }
784
785 writel(HOST_AHCI_EN, mmio + HOST_CTL);
786 (void) readl(mmio + HOST_CTL); /* flush */
787 writel(cap_save, mmio + HOST_CAP);
788 writel(0xf, mmio + HOST_PORTS_IMPL);
789 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
790
791 pci_read_config_word(pdev, 0x92, &tmp16);
792 tmp16 |= 0xf;
793 pci_write_config_word(pdev, 0x92, tmp16);
794
795 hpriv->cap = readl(mmio + HOST_CAP);
796 hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
797 probe_ent->n_ports = (hpriv->cap & 0x1f) + 1;
798
799 VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
800 hpriv->cap, hpriv->port_map, probe_ent->n_ports);
801
802 using_dac = hpriv->cap & HOST_CAP_64;
803 if (using_dac &&
804 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
805 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
806 if (rc) {
807 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
808 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500809 dev_printk(KERN_ERR, &pdev->dev,
810 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 return rc;
812 }
813 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 } else {
815 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
816 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500817 dev_printk(KERN_ERR, &pdev->dev,
818 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 return rc;
820 }
821 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
822 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500823 dev_printk(KERN_ERR, &pdev->dev,
824 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 return rc;
826 }
827 }
828
829 for (i = 0; i < probe_ent->n_ports; i++) {
830#if 0 /* BIOSen initialize this incorrectly */
831 if (!(hpriv->port_map & (1 << i)))
832 continue;
833#endif
834
835 port_mmio = ahci_port_base(mmio, i);
836 VPRINTK("mmio %p port_mmio %p\n", mmio, port_mmio);
837
838 ahci_setup_port(&probe_ent->port[i],
839 (unsigned long) mmio, i);
840
841 /* make sure port is not active */
842 tmp = readl(port_mmio + PORT_CMD);
843 VPRINTK("PORT_CMD 0x%x\n", tmp);
844 if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
845 PORT_CMD_FIS_RX | PORT_CMD_START)) {
846 tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
847 PORT_CMD_FIS_RX | PORT_CMD_START);
848 writel(tmp, port_mmio + PORT_CMD);
849 readl(port_mmio + PORT_CMD); /* flush */
850
851 /* spec says 500 msecs for each bit, so
852 * this is slightly incorrect.
853 */
854 msleep(500);
855 }
856
857 writel(PORT_CMD_SPIN_UP, port_mmio + PORT_CMD);
858
859 j = 0;
860 while (j < 100) {
861 msleep(10);
862 tmp = readl(port_mmio + PORT_SCR_STAT);
863 if ((tmp & 0xf) == 0x3)
864 break;
865 j++;
866 }
867
868 tmp = readl(port_mmio + PORT_SCR_ERR);
869 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
870 writel(tmp, port_mmio + PORT_SCR_ERR);
871
872 /* ack any pending irq events for this port */
873 tmp = readl(port_mmio + PORT_IRQ_STAT);
874 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
875 if (tmp)
876 writel(tmp, port_mmio + PORT_IRQ_STAT);
877
878 writel(1 << i, mmio + HOST_IRQ_STAT);
879
880 /* set irq mask (enables interrupts) */
881 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
882 }
883
884 tmp = readl(mmio + HOST_CTL);
885 VPRINTK("HOST_CTL 0x%x\n", tmp);
886 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
887 tmp = readl(mmio + HOST_CTL);
888 VPRINTK("HOST_CTL 0x%x\n", tmp);
889
890 pci_set_master(pdev);
891
892 return 0;
893}
894
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895static void ahci_print_info(struct ata_probe_ent *probe_ent)
896{
897 struct ahci_host_priv *hpriv = probe_ent->private_data;
898 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
Jeff Garzikea6ba102005-08-30 05:18:18 -0400899 void __iomem *mmio = probe_ent->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 u32 vers, cap, impl, speed;
901 const char *speed_s;
902 u16 cc;
903 const char *scc_s;
904
905 vers = readl(mmio + HOST_VERSION);
906 cap = hpriv->cap;
907 impl = hpriv->port_map;
908
909 speed = (cap >> 20) & 0xf;
910 if (speed == 1)
911 speed_s = "1.5";
912 else if (speed == 2)
913 speed_s = "3";
914 else
915 speed_s = "?";
916
917 pci_read_config_word(pdev, 0x0a, &cc);
918 if (cc == 0x0101)
919 scc_s = "IDE";
920 else if (cc == 0x0106)
921 scc_s = "SATA";
922 else if (cc == 0x0104)
923 scc_s = "RAID";
924 else
925 scc_s = "unknown";
926
Jeff Garzika9524a72005-10-30 14:39:11 -0500927 dev_printk(KERN_INFO, &pdev->dev,
928 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
930 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931
932 (vers >> 24) & 0xff,
933 (vers >> 16) & 0xff,
934 (vers >> 8) & 0xff,
935 vers & 0xff,
936
937 ((cap >> 8) & 0x1f) + 1,
938 (cap & 0x1f) + 1,
939 speed_s,
940 impl,
941 scc_s);
942
Jeff Garzika9524a72005-10-30 14:39:11 -0500943 dev_printk(KERN_INFO, &pdev->dev,
944 "flags: "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 "%s%s%s%s%s%s"
946 "%s%s%s%s%s%s%s\n"
947 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948
949 cap & (1 << 31) ? "64bit " : "",
950 cap & (1 << 30) ? "ncq " : "",
951 cap & (1 << 28) ? "ilck " : "",
952 cap & (1 << 27) ? "stag " : "",
953 cap & (1 << 26) ? "pm " : "",
954 cap & (1 << 25) ? "led " : "",
955
956 cap & (1 << 24) ? "clo " : "",
957 cap & (1 << 19) ? "nz " : "",
958 cap & (1 << 18) ? "only " : "",
959 cap & (1 << 17) ? "pmp " : "",
960 cap & (1 << 15) ? "pio " : "",
961 cap & (1 << 14) ? "slum " : "",
962 cap & (1 << 13) ? "part " : ""
963 );
964}
965
966static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
967{
968 static int printed_version;
969 struct ata_probe_ent *probe_ent = NULL;
970 struct ahci_host_priv *hpriv;
971 unsigned long base;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400972 void __iomem *mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 unsigned int board_idx = (unsigned int) ent->driver_data;
Jeff Garzik907f4672005-05-12 15:03:42 -0400974 int have_msi, pci_dev_busy = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 int rc;
976
977 VPRINTK("ENTER\n");
978
979 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -0500980 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981
982 rc = pci_enable_device(pdev);
983 if (rc)
984 return rc;
985
986 rc = pci_request_regions(pdev, DRV_NAME);
987 if (rc) {
988 pci_dev_busy = 1;
989 goto err_out;
990 }
991
Jeff Garzik907f4672005-05-12 15:03:42 -0400992 if (pci_enable_msi(pdev) == 0)
993 have_msi = 1;
994 else {
995 pci_intx(pdev, 1);
996 have_msi = 0;
997 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
999 probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
1000 if (probe_ent == NULL) {
1001 rc = -ENOMEM;
Jeff Garzik907f4672005-05-12 15:03:42 -04001002 goto err_out_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 }
1004
1005 memset(probe_ent, 0, sizeof(*probe_ent));
1006 probe_ent->dev = pci_dev_to_dev(pdev);
1007 INIT_LIST_HEAD(&probe_ent->node);
1008
Jeff Garzik374b1872005-08-30 05:42:52 -04001009 mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 if (mmio_base == NULL) {
1011 rc = -ENOMEM;
1012 goto err_out_free_ent;
1013 }
1014 base = (unsigned long) mmio_base;
1015
1016 hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
1017 if (!hpriv) {
1018 rc = -ENOMEM;
1019 goto err_out_iounmap;
1020 }
1021 memset(hpriv, 0, sizeof(*hpriv));
1022
1023 probe_ent->sht = ahci_port_info[board_idx].sht;
1024 probe_ent->host_flags = ahci_port_info[board_idx].host_flags;
1025 probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
1026 probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
1027 probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
1028
1029 probe_ent->irq = pdev->irq;
1030 probe_ent->irq_flags = SA_SHIRQ;
1031 probe_ent->mmio_base = mmio_base;
1032 probe_ent->private_data = hpriv;
1033
Jeff Garzik4b0060f2005-06-04 00:50:22 -04001034 if (have_msi)
1035 hpriv->flags |= AHCI_FLAG_MSI;
Jeff Garzik907f4672005-05-12 15:03:42 -04001036
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 /* initialize adapter */
1038 rc = ahci_host_init(probe_ent);
1039 if (rc)
1040 goto err_out_hpriv;
1041
1042 ahci_print_info(probe_ent);
1043
1044 /* FIXME: check ata_device_add return value */
1045 ata_device_add(probe_ent);
1046 kfree(probe_ent);
1047
1048 return 0;
1049
1050err_out_hpriv:
1051 kfree(hpriv);
1052err_out_iounmap:
Jeff Garzik374b1872005-08-30 05:42:52 -04001053 pci_iounmap(pdev, mmio_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054err_out_free_ent:
1055 kfree(probe_ent);
Jeff Garzik907f4672005-05-12 15:03:42 -04001056err_out_msi:
1057 if (have_msi)
1058 pci_disable_msi(pdev);
1059 else
1060 pci_intx(pdev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 pci_release_regions(pdev);
1062err_out:
1063 if (!pci_dev_busy)
1064 pci_disable_device(pdev);
1065 return rc;
1066}
1067
Jeff Garzik907f4672005-05-12 15:03:42 -04001068static void ahci_remove_one (struct pci_dev *pdev)
1069{
1070 struct device *dev = pci_dev_to_dev(pdev);
1071 struct ata_host_set *host_set = dev_get_drvdata(dev);
1072 struct ahci_host_priv *hpriv = host_set->private_data;
1073 struct ata_port *ap;
1074 unsigned int i;
1075 int have_msi;
1076
1077 for (i = 0; i < host_set->n_ports; i++) {
1078 ap = host_set->ports[i];
1079
1080 scsi_remove_host(ap->host);
1081 }
1082
Jeff Garzik4b0060f2005-06-04 00:50:22 -04001083 have_msi = hpriv->flags & AHCI_FLAG_MSI;
Jeff Garzik907f4672005-05-12 15:03:42 -04001084 free_irq(host_set->irq, host_set);
Jeff Garzik907f4672005-05-12 15:03:42 -04001085
1086 for (i = 0; i < host_set->n_ports; i++) {
1087 ap = host_set->ports[i];
1088
1089 ata_scsi_release(ap->host);
1090 scsi_host_put(ap->host);
1091 }
1092
Jeff Garzike005f012005-08-30 04:18:28 -04001093 kfree(hpriv);
Jeff Garzik374b1872005-08-30 05:42:52 -04001094 pci_iounmap(pdev, host_set->mmio_base);
Jeff Garzikead5de92005-05-31 11:53:57 -04001095 kfree(host_set);
1096
Jeff Garzik907f4672005-05-12 15:03:42 -04001097 if (have_msi)
1098 pci_disable_msi(pdev);
1099 else
1100 pci_intx(pdev, 0);
1101 pci_release_regions(pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -04001102 pci_disable_device(pdev);
1103 dev_set_drvdata(dev, NULL);
1104}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105
1106static int __init ahci_init(void)
1107{
1108 return pci_module_init(&ahci_pci_driver);
1109}
1110
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111static void __exit ahci_exit(void)
1112{
1113 pci_unregister_driver(&ahci_pci_driver);
1114}
1115
1116
1117MODULE_AUTHOR("Jeff Garzik");
1118MODULE_DESCRIPTION("AHCI SATA low-level driver");
1119MODULE_LICENSE("GPL");
1120MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001121MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
1123module_init(ahci_init);
1124module_exit(ahci_exit);