blob: b8d7eb351d830f82f503ebb905b55d8f325760f3 [file] [log] [blame]
Rong Wang161e7732011-11-17 23:17:04 +08001/*
2 * Driver for CSR SiRFprimaII onboard UARTs.
3 *
4 * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
5 *
6 * Licensed under GPLv2 or later.
7 */
8
9#include <linux/module.h>
10#include <linux/ioport.h>
11#include <linux/platform_device.h>
12#include <linux/init.h>
13#include <linux/sysrq.h>
14#include <linux/console.h>
15#include <linux/tty.h>
16#include <linux/tty_flip.h>
17#include <linux/serial_core.h>
18#include <linux/serial.h>
19#include <linux/clk.h>
20#include <linux/of.h>
21#include <linux/slab.h>
22#include <linux/io.h>
Qipan Li2eb56182013-08-15 06:52:15 +080023#include <linux/of_gpio.h>
Qipan Li8316d042013-08-19 11:47:53 +080024#include <linux/dmaengine.h>
25#include <linux/dma-direction.h>
26#include <linux/dma-mapping.h>
27#include <linux/sirfsoc_dma.h>
Rong Wang161e7732011-11-17 23:17:04 +080028#include <asm/irq.h>
29#include <asm/mach/irq.h>
Rong Wang161e7732011-11-17 23:17:04 +080030
31#include "sirfsoc_uart.h"
32
33static unsigned int
34sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count);
35static unsigned int
36sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count);
37static struct uart_driver sirfsoc_uart_drv;
38
Qipan Li8316d042013-08-19 11:47:53 +080039static void sirfsoc_uart_tx_dma_complete_callback(void *param);
40static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port);
41static void sirfsoc_uart_rx_dma_complete_callback(void *param);
Rong Wang161e7732011-11-17 23:17:04 +080042static const struct sirfsoc_baudrate_to_regv baudrate_to_regv[] = {
43 {4000000, 2359296},
44 {3500000, 1310721},
45 {3000000, 1572865},
46 {2500000, 1245186},
47 {2000000, 1572866},
48 {1500000, 1245188},
49 {1152000, 1638404},
50 {1000000, 1572869},
51 {921600, 1114120},
52 {576000, 1245196},
53 {500000, 1245198},
54 {460800, 1572876},
55 {230400, 1310750},
56 {115200, 1310781},
57 {57600, 1310843},
58 {38400, 1114328},
59 {19200, 1114545},
60 {9600, 1114979},
61};
62
63static struct sirfsoc_uart_port sirfsoc_uart_ports[SIRFSOC_UART_NR] = {
64 [0] = {
65 .port = {
66 .iotype = UPIO_MEM,
67 .flags = UPF_BOOT_AUTOCONF,
68 .line = 0,
69 },
70 },
71 [1] = {
72 .port = {
73 .iotype = UPIO_MEM,
74 .flags = UPF_BOOT_AUTOCONF,
75 .line = 1,
76 },
77 },
78 [2] = {
79 .port = {
80 .iotype = UPIO_MEM,
81 .flags = UPF_BOOT_AUTOCONF,
82 .line = 2,
83 },
84 },
Barry Song5425e032012-12-25 17:32:04 +080085 [3] = {
86 .port = {
87 .iotype = UPIO_MEM,
88 .flags = UPF_BOOT_AUTOCONF,
89 .line = 3,
90 },
91 },
92 [4] = {
93 .port = {
94 .iotype = UPIO_MEM,
95 .flags = UPF_BOOT_AUTOCONF,
96 .line = 4,
97 },
98 },
Rong Wang161e7732011-11-17 23:17:04 +080099};
100
101static inline struct sirfsoc_uart_port *to_sirfport(struct uart_port *port)
102{
103 return container_of(port, struct sirfsoc_uart_port, port);
104}
105
106static inline unsigned int sirfsoc_uart_tx_empty(struct uart_port *port)
107{
108 unsigned long reg;
Qipan Li5df83112013-08-12 18:15:35 +0800109 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
110 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
111 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
112 reg = rd_regl(port, ureg->sirfsoc_tx_fifo_status);
113
114 return (reg & ufifo_st->ff_empty(port->line)) ? TIOCSER_TEMT : 0;
Rong Wang161e7732011-11-17 23:17:04 +0800115}
116
117static unsigned int sirfsoc_uart_get_mctrl(struct uart_port *port)
118{
119 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800120 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Qipan Li2eb56182013-08-15 06:52:15 +0800121 if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
Rong Wang161e7732011-11-17 23:17:04 +0800122 goto cts_asserted;
Qipan Li2eb56182013-08-15 06:52:15 +0800123 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
Qipan Li5df83112013-08-12 18:15:35 +0800124 if (!(rd_regl(port, ureg->sirfsoc_afc_ctrl) &
125 SIRFUART_AFC_CTS_STATUS))
Rong Wang161e7732011-11-17 23:17:04 +0800126 goto cts_asserted;
127 else
128 goto cts_deasserted;
Qipan Li2eb56182013-08-15 06:52:15 +0800129 } else {
130 if (!gpio_get_value(sirfport->cts_gpio))
131 goto cts_asserted;
132 else
133 goto cts_deasserted;
Rong Wang161e7732011-11-17 23:17:04 +0800134 }
135cts_deasserted:
136 return TIOCM_CAR | TIOCM_DSR;
137cts_asserted:
138 return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
139}
140
141static void sirfsoc_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
142{
143 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800144 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Rong Wang161e7732011-11-17 23:17:04 +0800145 unsigned int assert = mctrl & TIOCM_RTS;
146 unsigned int val = assert ? SIRFUART_AFC_CTRL_RX_THD : 0x0;
147 unsigned int current_val;
Qipan Li2eb56182013-08-15 06:52:15 +0800148
149 if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
150 return;
151 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
Qipan Li5df83112013-08-12 18:15:35 +0800152 current_val = rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0xFF;
Rong Wang161e7732011-11-17 23:17:04 +0800153 val |= current_val;
Qipan Li5df83112013-08-12 18:15:35 +0800154 wr_regl(port, ureg->sirfsoc_afc_ctrl, val);
Qipan Li2eb56182013-08-15 06:52:15 +0800155 } else {
156 if (!val)
157 gpio_set_value(sirfport->rts_gpio, 1);
158 else
159 gpio_set_value(sirfport->rts_gpio, 0);
Rong Wang161e7732011-11-17 23:17:04 +0800160 }
161}
162
163static void sirfsoc_uart_stop_tx(struct uart_port *port)
164{
Barry Song909102d2013-08-07 13:35:38 +0800165 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800166 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
167 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Barry Song909102d2013-08-07 13:35:38 +0800168
Qipan Li8316d042013-08-19 11:47:53 +0800169 if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no)) {
170 if (sirfport->tx_dma_state == TX_DMA_RUNNING) {
171 dmaengine_pause(sirfport->tx_dma_chan);
172 sirfport->tx_dma_state = TX_DMA_PAUSE;
173 } else {
174 if (!sirfport->is_marco)
175 wr_regl(port, ureg->sirfsoc_int_en_reg,
176 rd_regl(port, ureg->sirfsoc_int_en_reg) &
177 ~uint_en->sirfsoc_txfifo_empty_en);
178 else
179 wr_regl(port, SIRFUART_INT_EN_CLR,
180 uint_en->sirfsoc_txfifo_empty_en);
181 }
182 } else {
183 if (!sirfport->is_marco)
184 wr_regl(port, ureg->sirfsoc_int_en_reg,
185 rd_regl(port, ureg->sirfsoc_int_en_reg) &
186 ~uint_en->sirfsoc_txfifo_empty_en);
187 else
188 wr_regl(port, SIRFUART_INT_EN_CLR,
189 uint_en->sirfsoc_txfifo_empty_en);
190 }
191}
192
193static void sirfsoc_uart_tx_with_dma(struct sirfsoc_uart_port *sirfport)
194{
195 struct uart_port *port = &sirfport->port;
196 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
197 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
198 struct circ_buf *xmit = &port->state->xmit;
199 unsigned long tran_size;
200 unsigned long tran_start;
201 unsigned long pio_tx_size;
202
203 tran_size = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
204 tran_start = (unsigned long)(xmit->buf + xmit->tail);
205 if (uart_circ_empty(xmit) || uart_tx_stopped(port) ||
206 !tran_size)
207 return;
208 if (sirfport->tx_dma_state == TX_DMA_PAUSE) {
209 dmaengine_resume(sirfport->tx_dma_chan);
210 return;
211 }
212 if (sirfport->tx_dma_state == TX_DMA_RUNNING)
213 return;
214 if (!sirfport->is_marco)
Qipan Li5df83112013-08-12 18:15:35 +0800215 wr_regl(port, ureg->sirfsoc_int_en_reg,
Qipan Li8316d042013-08-19 11:47:53 +0800216 rd_regl(port, ureg->sirfsoc_int_en_reg)&
217 ~(uint_en->sirfsoc_txfifo_empty_en));
218 else
Qipan Li5df83112013-08-12 18:15:35 +0800219 wr_regl(port, SIRFUART_INT_EN_CLR,
220 uint_en->sirfsoc_txfifo_empty_en);
Qipan Li8316d042013-08-19 11:47:53 +0800221 /*
222 * DMA requires buffer address and buffer length are both aligned with
223 * 4 bytes, so we use PIO for
224 * 1. if address is not aligned with 4bytes, use PIO for the first 1~3
225 * bytes, and move to DMA for the left part aligned with 4bytes
226 * 2. if buffer length is not aligned with 4bytes, use DMA for aligned
227 * part first, move to PIO for the left 1~3 bytes
228 */
229 if (tran_size < 4 || BYTES_TO_ALIGN(tran_start)) {
230 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
231 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
232 rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)|
233 SIRFUART_IO_MODE);
234 if (BYTES_TO_ALIGN(tran_start)) {
235 pio_tx_size = sirfsoc_uart_pio_tx_chars(sirfport,
236 BYTES_TO_ALIGN(tran_start));
237 tran_size -= pio_tx_size;
238 }
239 if (tran_size < 4)
240 sirfsoc_uart_pio_tx_chars(sirfport, tran_size);
241 if (!sirfport->is_marco)
242 wr_regl(port, ureg->sirfsoc_int_en_reg,
243 rd_regl(port, ureg->sirfsoc_int_en_reg)|
244 uint_en->sirfsoc_txfifo_empty_en);
245 else
246 wr_regl(port, ureg->sirfsoc_int_en_reg,
247 uint_en->sirfsoc_txfifo_empty_en);
248 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
249 } else {
250 /* tx transfer mode switch into dma mode */
251 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
252 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
253 rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)&
254 ~SIRFUART_IO_MODE);
255 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
256 tran_size &= ~(0x3);
Qipan Li5df83112013-08-12 18:15:35 +0800257
Qipan Li8316d042013-08-19 11:47:53 +0800258 sirfport->tx_dma_addr = dma_map_single(port->dev,
259 xmit->buf + xmit->tail,
260 tran_size, DMA_TO_DEVICE);
261 sirfport->tx_dma_desc = dmaengine_prep_slave_single(
262 sirfport->tx_dma_chan, sirfport->tx_dma_addr,
263 tran_size, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
264 if (!sirfport->tx_dma_desc) {
265 dev_err(port->dev, "DMA prep slave single fail\n");
266 return;
267 }
268 sirfport->tx_dma_desc->callback =
269 sirfsoc_uart_tx_dma_complete_callback;
270 sirfport->tx_dma_desc->callback_param = (void *)sirfport;
271 sirfport->transfer_size = tran_size;
272
273 dmaengine_submit(sirfport->tx_dma_desc);
274 dma_async_issue_pending(sirfport->tx_dma_chan);
275 sirfport->tx_dma_state = TX_DMA_RUNNING;
276 }
Rong Wang161e7732011-11-17 23:17:04 +0800277}
278
Jingoo Hanada1f442013-08-08 17:41:43 +0900279static void sirfsoc_uart_start_tx(struct uart_port *port)
Rong Wang161e7732011-11-17 23:17:04 +0800280{
281 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800282 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
283 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li8316d042013-08-19 11:47:53 +0800284 if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no))
285 sirfsoc_uart_tx_with_dma(sirfport);
286 else {
287 sirfsoc_uart_pio_tx_chars(sirfport, 1);
288 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
289 if (!sirfport->is_marco)
290 wr_regl(port, ureg->sirfsoc_int_en_reg,
291 rd_regl(port, ureg->sirfsoc_int_en_reg)|
292 uint_en->sirfsoc_txfifo_empty_en);
293 else
294 wr_regl(port, ureg->sirfsoc_int_en_reg,
295 uint_en->sirfsoc_txfifo_empty_en);
296 }
Rong Wang161e7732011-11-17 23:17:04 +0800297}
298
299static void sirfsoc_uart_stop_rx(struct uart_port *port)
300{
Barry Song909102d2013-08-07 13:35:38 +0800301 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800302 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
303 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li8316d042013-08-19 11:47:53 +0800304
Qipan Li5df83112013-08-12 18:15:35 +0800305 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
Qipan Li8316d042013-08-19 11:47:53 +0800306 if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no)) {
307 if (!sirfport->is_marco)
308 wr_regl(port, ureg->sirfsoc_int_en_reg,
309 rd_regl(port, ureg->sirfsoc_int_en_reg) &
310 ~(SIRFUART_RX_DMA_INT_EN(port, uint_en) |
311 uint_en->sirfsoc_rx_done_en));
312 else
313 wr_regl(port, SIRFUART_INT_EN_CLR,
314 SIRFUART_RX_DMA_INT_EN(port, uint_en)|
315 uint_en->sirfsoc_rx_done_en);
316 dmaengine_terminate_all(sirfport->rx_dma_chan);
317 } else {
318 if (!sirfport->is_marco)
319 wr_regl(port, ureg->sirfsoc_int_en_reg,
320 rd_regl(port, ureg->sirfsoc_int_en_reg)&
321 ~(SIRFUART_RX_IO_INT_EN(port, uint_en)));
322 else
323 wr_regl(port, SIRFUART_INT_EN_CLR,
324 SIRFUART_RX_IO_INT_EN(port, uint_en));
325 }
Rong Wang161e7732011-11-17 23:17:04 +0800326}
327
328static void sirfsoc_uart_disable_ms(struct uart_port *port)
329{
330 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800331 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
332 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Barry Song909102d2013-08-07 13:35:38 +0800333
Rong Wang161e7732011-11-17 23:17:04 +0800334 if (!sirfport->hw_flow_ctrl)
335 return;
Qipan Li2eb56182013-08-15 06:52:15 +0800336 sirfport->ms_enabled = false;
337 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
338 wr_regl(port, ureg->sirfsoc_afc_ctrl,
339 rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0x3FF);
340 if (!sirfport->is_marco)
341 wr_regl(port, ureg->sirfsoc_int_en_reg,
342 rd_regl(port, ureg->sirfsoc_int_en_reg)&
343 ~uint_en->sirfsoc_cts_en);
344 else
345 wr_regl(port, SIRFUART_INT_EN_CLR,
346 uint_en->sirfsoc_cts_en);
Qipan Li5df83112013-08-12 18:15:35 +0800347 } else
Qipan Li2eb56182013-08-15 06:52:15 +0800348 disable_irq(gpio_to_irq(sirfport->cts_gpio));
349}
350
351static irqreturn_t sirfsoc_uart_usp_cts_handler(int irq, void *dev_id)
352{
353 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
354 struct uart_port *port = &sirfport->port;
355 if (gpio_is_valid(sirfport->cts_gpio) && sirfport->ms_enabled)
356 uart_handle_cts_change(port,
357 !gpio_get_value(sirfport->cts_gpio));
358 return IRQ_HANDLED;
Rong Wang161e7732011-11-17 23:17:04 +0800359}
360
361static void sirfsoc_uart_enable_ms(struct uart_port *port)
362{
363 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800364 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
365 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Barry Song909102d2013-08-07 13:35:38 +0800366
Rong Wang161e7732011-11-17 23:17:04 +0800367 if (!sirfport->hw_flow_ctrl)
368 return;
Qipan Li2eb56182013-08-15 06:52:15 +0800369 sirfport->ms_enabled = true;
370 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
371 wr_regl(port, ureg->sirfsoc_afc_ctrl,
372 rd_regl(port, ureg->sirfsoc_afc_ctrl) |
373 SIRFUART_AFC_TX_EN | SIRFUART_AFC_RX_EN);
374 if (!sirfport->is_marco)
375 wr_regl(port, ureg->sirfsoc_int_en_reg,
376 rd_regl(port, ureg->sirfsoc_int_en_reg)
377 | uint_en->sirfsoc_cts_en);
378 else
379 wr_regl(port, ureg->sirfsoc_int_en_reg,
380 uint_en->sirfsoc_cts_en);
Qipan Li5df83112013-08-12 18:15:35 +0800381 } else
Qipan Li2eb56182013-08-15 06:52:15 +0800382 enable_irq(gpio_to_irq(sirfport->cts_gpio));
Rong Wang161e7732011-11-17 23:17:04 +0800383}
384
385static void sirfsoc_uart_break_ctl(struct uart_port *port, int break_state)
386{
Qipan Li5df83112013-08-12 18:15:35 +0800387 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
388 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
389 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
390 unsigned long ulcon = rd_regl(port, ureg->sirfsoc_line_ctrl);
391 if (break_state)
392 ulcon |= SIRFUART_SET_BREAK;
393 else
394 ulcon &= ~SIRFUART_SET_BREAK;
395 wr_regl(port, ureg->sirfsoc_line_ctrl, ulcon);
396 }
Rong Wang161e7732011-11-17 23:17:04 +0800397}
398
399static unsigned int
400sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count)
401{
Qipan Li5df83112013-08-12 18:15:35 +0800402 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
403 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
404 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
Rong Wang161e7732011-11-17 23:17:04 +0800405 unsigned int ch, rx_count = 0;
Qipan Li5df83112013-08-12 18:15:35 +0800406 struct tty_struct *tty;
407 tty = tty_port_tty_get(&port->state->port);
408 if (!tty)
409 return -ENODEV;
410 while (!(rd_regl(port, ureg->sirfsoc_rx_fifo_status) &
411 ufifo_st->ff_empty(port->line))) {
412 ch = rd_regl(port, ureg->sirfsoc_rx_fifo_data) |
413 SIRFUART_DUMMY_READ;
Rong Wang161e7732011-11-17 23:17:04 +0800414 if (unlikely(uart_handle_sysrq_char(port, ch)))
415 continue;
416 uart_insert_char(port, 0, 0, ch, TTY_NORMAL);
417 rx_count++;
418 if (rx_count >= max_rx_count)
419 break;
420 }
421
Qipan Li8316d042013-08-19 11:47:53 +0800422 sirfport->rx_io_count += rx_count;
Rong Wang161e7732011-11-17 23:17:04 +0800423 port->icount.rx += rx_count;
Jiri Slaby2e124b42013-01-03 15:53:06 +0100424 tty_flip_buffer_push(&port->state->port);
Rong Wang161e7732011-11-17 23:17:04 +0800425
426 return rx_count;
427}
428
429static unsigned int
430sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count)
431{
432 struct uart_port *port = &sirfport->port;
Qipan Li5df83112013-08-12 18:15:35 +0800433 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
434 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
Rong Wang161e7732011-11-17 23:17:04 +0800435 struct circ_buf *xmit = &port->state->xmit;
436 unsigned int num_tx = 0;
437 while (!uart_circ_empty(xmit) &&
Qipan Li5df83112013-08-12 18:15:35 +0800438 !(rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
439 ufifo_st->ff_full(port->line)) &&
Rong Wang161e7732011-11-17 23:17:04 +0800440 count--) {
Qipan Li5df83112013-08-12 18:15:35 +0800441 wr_regl(port, ureg->sirfsoc_tx_fifo_data,
442 xmit->buf[xmit->tail]);
Rong Wang161e7732011-11-17 23:17:04 +0800443 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
444 port->icount.tx++;
445 num_tx++;
446 }
447 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
448 uart_write_wakeup(port);
449 return num_tx;
450}
451
Qipan Li8316d042013-08-19 11:47:53 +0800452static void sirfsoc_uart_tx_dma_complete_callback(void *param)
453{
454 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
455 struct uart_port *port = &sirfport->port;
456 struct circ_buf *xmit = &port->state->xmit;
457 unsigned long flags;
458
459 xmit->tail = (xmit->tail + sirfport->transfer_size) &
460 (UART_XMIT_SIZE - 1);
461 port->icount.tx += sirfport->transfer_size;
462 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
463 uart_write_wakeup(port);
464 if (sirfport->tx_dma_addr)
465 dma_unmap_single(port->dev, sirfport->tx_dma_addr,
466 sirfport->transfer_size, DMA_TO_DEVICE);
467 spin_lock_irqsave(&sirfport->tx_lock, flags);
468 sirfport->tx_dma_state = TX_DMA_IDLE;
469 sirfsoc_uart_tx_with_dma(sirfport);
470 spin_unlock_irqrestore(&sirfport->tx_lock, flags);
471}
472
473static void sirfsoc_uart_insert_rx_buf_to_tty(
474 struct sirfsoc_uart_port *sirfport, int count)
475{
476 struct uart_port *port = &sirfport->port;
477 struct tty_port *tport = &port->state->port;
478 int inserted;
479
480 inserted = tty_insert_flip_string(tport,
481 sirfport->rx_dma_items[sirfport->rx_completed].xmit.buf, count);
482 port->icount.rx += inserted;
483 tty_flip_buffer_push(tport);
484}
485
486static void sirfsoc_rx_submit_one_dma_desc(struct uart_port *port, int index)
487{
488 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
489
490 sirfport->rx_dma_items[index].xmit.tail =
491 sirfport->rx_dma_items[index].xmit.head = 0;
492 sirfport->rx_dma_items[index].desc =
493 dmaengine_prep_slave_single(sirfport->rx_dma_chan,
494 sirfport->rx_dma_items[index].dma_addr, SIRFSOC_RX_DMA_BUF_SIZE,
495 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
496 if (!sirfport->rx_dma_items[index].desc) {
497 dev_err(port->dev, "DMA slave single fail\n");
498 return;
499 }
500 sirfport->rx_dma_items[index].desc->callback =
501 sirfsoc_uart_rx_dma_complete_callback;
502 sirfport->rx_dma_items[index].desc->callback_param = sirfport;
503 sirfport->rx_dma_items[index].cookie =
504 dmaengine_submit(sirfport->rx_dma_items[index].desc);
505 dma_async_issue_pending(sirfport->rx_dma_chan);
506}
507
508static void sirfsoc_rx_tmo_process_tl(unsigned long param)
509{
510 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
511 struct uart_port *port = &sirfport->port;
512 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
513 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
514 struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
515 unsigned int count;
516 unsigned long flags;
517
518 spin_lock_irqsave(&sirfport->rx_lock, flags);
519 while (sirfport->rx_completed != sirfport->rx_issued) {
520 sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
521 SIRFSOC_RX_DMA_BUF_SIZE);
522 sirfsoc_rx_submit_one_dma_desc(port, sirfport->rx_completed++);
523 sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
524 }
525 count = CIRC_CNT(sirfport->rx_dma_items[sirfport->rx_issued].xmit.head,
526 sirfport->rx_dma_items[sirfport->rx_issued].xmit.tail,
527 SIRFSOC_RX_DMA_BUF_SIZE);
528 if (count > 0)
529 sirfsoc_uart_insert_rx_buf_to_tty(sirfport, count);
530 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
531 rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
532 SIRFUART_IO_MODE);
533 sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
534 spin_unlock_irqrestore(&sirfport->rx_lock, flags);
535 if (sirfport->rx_io_count == 4) {
536 spin_lock_irqsave(&sirfport->rx_lock, flags);
537 sirfport->rx_io_count = 0;
538 wr_regl(port, ureg->sirfsoc_int_st_reg,
539 uint_st->sirfsoc_rx_done);
540 if (!sirfport->is_marco)
541 wr_regl(port, ureg->sirfsoc_int_en_reg,
542 rd_regl(port, ureg->sirfsoc_int_en_reg) &
543 ~(uint_en->sirfsoc_rx_done_en));
544 else
545 wr_regl(port, SIRFUART_INT_EN_CLR,
546 uint_en->sirfsoc_rx_done_en);
547 spin_unlock_irqrestore(&sirfport->rx_lock, flags);
548
549 sirfsoc_uart_start_next_rx_dma(port);
550 } else {
551 spin_lock_irqsave(&sirfport->rx_lock, flags);
552 wr_regl(port, ureg->sirfsoc_int_st_reg,
553 uint_st->sirfsoc_rx_done);
554 if (!sirfport->is_marco)
555 wr_regl(port, ureg->sirfsoc_int_en_reg,
556 rd_regl(port, ureg->sirfsoc_int_en_reg) |
557 (uint_en->sirfsoc_rx_done_en));
558 else
559 wr_regl(port, ureg->sirfsoc_int_en_reg,
560 uint_en->sirfsoc_rx_done_en);
561 spin_unlock_irqrestore(&sirfport->rx_lock, flags);
562 }
563}
564
565static void sirfsoc_uart_handle_rx_tmo(struct sirfsoc_uart_port *sirfport)
566{
567 struct uart_port *port = &sirfport->port;
568 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
569 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
570 struct dma_tx_state tx_state;
571 spin_lock(&sirfport->rx_lock);
572
573 dmaengine_tx_status(sirfport->rx_dma_chan,
574 sirfport->rx_dma_items[sirfport->rx_issued].cookie, &tx_state);
575 dmaengine_terminate_all(sirfport->rx_dma_chan);
576 sirfport->rx_dma_items[sirfport->rx_issued].xmit.head =
577 SIRFSOC_RX_DMA_BUF_SIZE - tx_state.residue;
578 if (!sirfport->is_marco)
579 wr_regl(port, ureg->sirfsoc_int_en_reg,
580 rd_regl(port, ureg->sirfsoc_int_en_reg) &
581 ~(uint_en->sirfsoc_rx_timeout_en));
582 else
583 wr_regl(port, SIRFUART_INT_EN_CLR,
584 uint_en->sirfsoc_rx_timeout_en);
585 spin_unlock(&sirfport->rx_lock);
586 tasklet_schedule(&sirfport->rx_tmo_process_tasklet);
587}
588
589static void sirfsoc_uart_handle_rx_done(struct sirfsoc_uart_port *sirfport)
590{
591 struct uart_port *port = &sirfport->port;
592 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
593 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
594 struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
595
596 sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
597 if (sirfport->rx_io_count == 4) {
598 sirfport->rx_io_count = 0;
599 if (!sirfport->is_marco)
600 wr_regl(port, ureg->sirfsoc_int_en_reg,
601 rd_regl(port, ureg->sirfsoc_int_en_reg) &
602 ~(uint_en->sirfsoc_rx_done_en));
603 else
604 wr_regl(port, SIRFUART_INT_EN_CLR,
605 uint_en->sirfsoc_rx_done_en);
606 wr_regl(port, ureg->sirfsoc_int_st_reg,
607 uint_st->sirfsoc_rx_timeout);
608 sirfsoc_uart_start_next_rx_dma(port);
609 }
610}
611
Rong Wang161e7732011-11-17 23:17:04 +0800612static irqreturn_t sirfsoc_uart_isr(int irq, void *dev_id)
613{
614 unsigned long intr_status;
615 unsigned long cts_status;
616 unsigned long flag = TTY_NORMAL;
617 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
618 struct uart_port *port = &sirfport->port;
Qipan Li5df83112013-08-12 18:15:35 +0800619 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
620 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
621 struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
622 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Rong Wang161e7732011-11-17 23:17:04 +0800623 struct uart_state *state = port->state;
624 struct circ_buf *xmit = &port->state->xmit;
Barry Song5425e032012-12-25 17:32:04 +0800625 spin_lock(&port->lock);
Qipan Li5df83112013-08-12 18:15:35 +0800626 intr_status = rd_regl(port, ureg->sirfsoc_int_st_reg);
627 wr_regl(port, ureg->sirfsoc_int_st_reg, intr_status);
Qipan Li8316d042013-08-19 11:47:53 +0800628 intr_status &= rd_regl(port, ureg->sirfsoc_int_en_reg);
Qipan Li5df83112013-08-12 18:15:35 +0800629 if (unlikely(intr_status & (SIRFUART_ERR_INT_STAT(port, uint_st)))) {
630 if (intr_status & uint_st->sirfsoc_rxd_brk) {
631 port->icount.brk++;
Rong Wang161e7732011-11-17 23:17:04 +0800632 if (uart_handle_break(port))
633 goto recv_char;
Rong Wang161e7732011-11-17 23:17:04 +0800634 }
Qipan Li5df83112013-08-12 18:15:35 +0800635 if (intr_status & uint_st->sirfsoc_rx_oflow)
Rong Wang161e7732011-11-17 23:17:04 +0800636 port->icount.overrun++;
Qipan Li5df83112013-08-12 18:15:35 +0800637 if (intr_status & uint_st->sirfsoc_frm_err) {
Rong Wang161e7732011-11-17 23:17:04 +0800638 port->icount.frame++;
639 flag = TTY_FRAME;
640 }
Qipan Li5df83112013-08-12 18:15:35 +0800641 if (intr_status & uint_st->sirfsoc_parity_err)
Rong Wang161e7732011-11-17 23:17:04 +0800642 flag = TTY_PARITY;
Qipan Li5df83112013-08-12 18:15:35 +0800643 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
644 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
645 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
Rong Wang161e7732011-11-17 23:17:04 +0800646 intr_status &= port->read_status_mask;
647 uart_insert_char(port, intr_status,
Qipan Li5df83112013-08-12 18:15:35 +0800648 uint_en->sirfsoc_rx_oflow_en, 0, flag);
649 tty_flip_buffer_push(&state->port);
Rong Wang161e7732011-11-17 23:17:04 +0800650 }
651recv_char:
Qipan Li5df83112013-08-12 18:15:35 +0800652 if ((sirfport->uart_reg->uart_type == SIRF_REAL_UART) &&
Qipan Li8316d042013-08-19 11:47:53 +0800653 (intr_status & SIRFUART_CTS_INT_ST(uint_st)) &&
654 !sirfport->tx_dma_state) {
Qipan Li5df83112013-08-12 18:15:35 +0800655 cts_status = rd_regl(port, ureg->sirfsoc_afc_ctrl) &
656 SIRFUART_AFC_CTS_STATUS;
657 if (cts_status != 0)
658 cts_status = 0;
659 else
660 cts_status = 1;
661 uart_handle_cts_change(port, cts_status);
662 wake_up_interruptible(&state->port.delta_msr_wait);
Rong Wang161e7732011-11-17 23:17:04 +0800663 }
Qipan Li8316d042013-08-19 11:47:53 +0800664 if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no)) {
665 if (intr_status & uint_st->sirfsoc_rx_timeout)
666 sirfsoc_uart_handle_rx_tmo(sirfport);
667 if (intr_status & uint_st->sirfsoc_rx_done)
668 sirfsoc_uart_handle_rx_done(sirfport);
669 } else {
670 if (intr_status & SIRFUART_RX_IO_INT_ST(uint_st))
671 sirfsoc_uart_pio_rx_chars(port,
672 SIRFSOC_UART_IO_RX_MAX_CNT);
673 }
Qipan Li5df83112013-08-12 18:15:35 +0800674 if (intr_status & uint_st->sirfsoc_txfifo_empty) {
Qipan Li8316d042013-08-19 11:47:53 +0800675 if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no))
676 sirfsoc_uart_tx_with_dma(sirfport);
677 else {
678 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
679 spin_unlock(&port->lock);
680 return IRQ_HANDLED;
681 } else {
682 sirfsoc_uart_pio_tx_chars(sirfport,
Rong Wang161e7732011-11-17 23:17:04 +0800683 SIRFSOC_UART_IO_TX_REASONABLE_CNT);
Qipan Li8316d042013-08-19 11:47:53 +0800684 if ((uart_circ_empty(xmit)) &&
Qipan Li5df83112013-08-12 18:15:35 +0800685 (rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
Qipan Li8316d042013-08-19 11:47:53 +0800686 ufifo_st->ff_empty(port->line)))
687 sirfsoc_uart_stop_tx(port);
688 }
Rong Wang161e7732011-11-17 23:17:04 +0800689 }
690 }
Barry Song5425e032012-12-25 17:32:04 +0800691 spin_unlock(&port->lock);
Rong Wang161e7732011-11-17 23:17:04 +0800692 return IRQ_HANDLED;
693}
694
Qipan Li8316d042013-08-19 11:47:53 +0800695static void sirfsoc_uart_rx_dma_complete_tl(unsigned long param)
696{
697 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
698 struct uart_port *port = &sirfport->port;
699 unsigned long flags;
700 spin_lock_irqsave(&sirfport->rx_lock, flags);
701 while (sirfport->rx_completed != sirfport->rx_issued) {
702 sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
703 SIRFSOC_RX_DMA_BUF_SIZE);
704 sirfsoc_rx_submit_one_dma_desc(port, sirfport->rx_completed++);
705 sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
706 }
707 spin_unlock_irqrestore(&sirfport->rx_lock, flags);
708}
709
710static void sirfsoc_uart_rx_dma_complete_callback(void *param)
711{
712 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
713 spin_lock(&sirfport->rx_lock);
714 sirfport->rx_issued++;
715 sirfport->rx_issued %= SIRFSOC_RX_LOOP_BUF_CNT;
716 spin_unlock(&sirfport->rx_lock);
717 tasklet_schedule(&sirfport->rx_dma_complete_tasklet);
718}
719
720/* submit rx dma task into dmaengine */
721static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port)
722{
723 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
724 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
725 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
726 unsigned long flags;
727 int i;
728 spin_lock_irqsave(&sirfport->rx_lock, flags);
729 sirfport->rx_io_count = 0;
730 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
731 rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) &
732 ~SIRFUART_IO_MODE);
733 spin_unlock_irqrestore(&sirfport->rx_lock, flags);
734 for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
735 sirfsoc_rx_submit_one_dma_desc(port, i);
736 sirfport->rx_completed = sirfport->rx_issued = 0;
737 spin_lock_irqsave(&sirfport->rx_lock, flags);
738 if (!sirfport->is_marco)
739 wr_regl(port, ureg->sirfsoc_int_en_reg,
740 rd_regl(port, ureg->sirfsoc_int_en_reg) |
741 SIRFUART_RX_DMA_INT_EN(port, uint_en));
742 else
743 wr_regl(port, ureg->sirfsoc_int_en_reg,
744 SIRFUART_RX_DMA_INT_EN(port, uint_en));
745 spin_unlock_irqrestore(&sirfport->rx_lock, flags);
746}
747
Rong Wang161e7732011-11-17 23:17:04 +0800748static void sirfsoc_uart_start_rx(struct uart_port *port)
749{
Barry Song909102d2013-08-07 13:35:38 +0800750 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800751 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
752 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li8316d042013-08-19 11:47:53 +0800753
754 sirfport->rx_io_count = 0;
Qipan Li5df83112013-08-12 18:15:35 +0800755 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
756 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
757 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
Qipan Li8316d042013-08-19 11:47:53 +0800758 if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no))
759 sirfsoc_uart_start_next_rx_dma(port);
760 else {
761 if (!sirfport->is_marco)
762 wr_regl(port, ureg->sirfsoc_int_en_reg,
763 rd_regl(port, ureg->sirfsoc_int_en_reg) |
764 SIRFUART_RX_IO_INT_EN(port, uint_en));
765 else
766 wr_regl(port, ureg->sirfsoc_int_en_reg,
767 SIRFUART_RX_IO_INT_EN(port, uint_en));
768 }
Rong Wang161e7732011-11-17 23:17:04 +0800769}
770
771static unsigned int
Qipan Li5df83112013-08-12 18:15:35 +0800772sirfsoc_usp_calc_sample_div(unsigned long set_rate,
773 unsigned long ioclk_rate, unsigned long *sample_reg)
774{
775 unsigned long min_delta = ~0UL;
776 unsigned short sample_div;
777 unsigned long ioclk_div = 0;
778 unsigned long temp_delta;
779
780 for (sample_div = SIRF_MIN_SAMPLE_DIV;
781 sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
782 temp_delta = ioclk_rate -
783 (ioclk_rate + (set_rate * sample_div) / 2)
784 / (set_rate * sample_div) * set_rate * sample_div;
785
786 temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
787 if (temp_delta < min_delta) {
788 ioclk_div = (2 * ioclk_rate /
789 (set_rate * sample_div) + 1) / 2 - 1;
790 if (ioclk_div > SIRF_IOCLK_DIV_MAX)
791 continue;
792 min_delta = temp_delta;
793 *sample_reg = sample_div;
794 if (!temp_delta)
795 break;
796 }
797 }
798 return ioclk_div;
799}
800
801static unsigned int
802sirfsoc_uart_calc_sample_div(unsigned long baud_rate,
803 unsigned long ioclk_rate, unsigned long *set_baud)
Rong Wang161e7732011-11-17 23:17:04 +0800804{
805 unsigned long min_delta = ~0UL;
806 unsigned short sample_div;
807 unsigned int regv = 0;
808 unsigned long ioclk_div;
809 unsigned long baud_tmp;
810 int temp_delta;
811
812 for (sample_div = SIRF_MIN_SAMPLE_DIV;
813 sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
814 ioclk_div = (ioclk_rate / (baud_rate * (sample_div + 1))) - 1;
815 if (ioclk_div > SIRF_IOCLK_DIV_MAX)
816 continue;
817 baud_tmp = ioclk_rate / ((ioclk_div + 1) * (sample_div + 1));
818 temp_delta = baud_tmp - baud_rate;
819 temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
820 if (temp_delta < min_delta) {
821 regv = regv & (~SIRF_IOCLK_DIV_MASK);
822 regv = regv | ioclk_div;
823 regv = regv & (~SIRF_SAMPLE_DIV_MASK);
824 regv = regv | (sample_div << SIRF_SAMPLE_DIV_SHIFT);
825 min_delta = temp_delta;
Qipan Li5df83112013-08-12 18:15:35 +0800826 *set_baud = baud_tmp;
Rong Wang161e7732011-11-17 23:17:04 +0800827 }
828 }
829 return regv;
830}
831
832static void sirfsoc_uart_set_termios(struct uart_port *port,
833 struct ktermios *termios,
834 struct ktermios *old)
835{
836 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800837 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
838 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Rong Wang161e7732011-11-17 23:17:04 +0800839 unsigned long config_reg = 0;
840 unsigned long baud_rate;
Qipan Li5df83112013-08-12 18:15:35 +0800841 unsigned long set_baud;
Rong Wang161e7732011-11-17 23:17:04 +0800842 unsigned long flags;
843 unsigned long ic;
844 unsigned int clk_div_reg = 0;
Qipan Li8316d042013-08-19 11:47:53 +0800845 unsigned long txfifo_op_reg, ioclk_rate;
Rong Wang161e7732011-11-17 23:17:04 +0800846 unsigned long rx_time_out;
847 int threshold_div;
Qipan Li5df83112013-08-12 18:15:35 +0800848 u32 data_bit_len, stop_bit_len, len_val;
849 unsigned long sample_div_reg = 0xf;
850 ioclk_rate = port->uartclk;
Rong Wang161e7732011-11-17 23:17:04 +0800851
Rong Wang161e7732011-11-17 23:17:04 +0800852 switch (termios->c_cflag & CSIZE) {
853 default:
854 case CS8:
Qipan Li5df83112013-08-12 18:15:35 +0800855 data_bit_len = 8;
Rong Wang161e7732011-11-17 23:17:04 +0800856 config_reg |= SIRFUART_DATA_BIT_LEN_8;
857 break;
858 case CS7:
Qipan Li5df83112013-08-12 18:15:35 +0800859 data_bit_len = 7;
Rong Wang161e7732011-11-17 23:17:04 +0800860 config_reg |= SIRFUART_DATA_BIT_LEN_7;
861 break;
862 case CS6:
Qipan Li5df83112013-08-12 18:15:35 +0800863 data_bit_len = 6;
Rong Wang161e7732011-11-17 23:17:04 +0800864 config_reg |= SIRFUART_DATA_BIT_LEN_6;
865 break;
866 case CS5:
Qipan Li5df83112013-08-12 18:15:35 +0800867 data_bit_len = 5;
Rong Wang161e7732011-11-17 23:17:04 +0800868 config_reg |= SIRFUART_DATA_BIT_LEN_5;
869 break;
870 }
Qipan Li5df83112013-08-12 18:15:35 +0800871 if (termios->c_cflag & CSTOPB) {
Rong Wang161e7732011-11-17 23:17:04 +0800872 config_reg |= SIRFUART_STOP_BIT_LEN_2;
Qipan Li5df83112013-08-12 18:15:35 +0800873 stop_bit_len = 2;
874 } else
875 stop_bit_len = 1;
876
Rong Wang161e7732011-11-17 23:17:04 +0800877 spin_lock_irqsave(&port->lock, flags);
Qipan Li5df83112013-08-12 18:15:35 +0800878 port->read_status_mask = uint_en->sirfsoc_rx_oflow_en;
Rong Wang161e7732011-11-17 23:17:04 +0800879 port->ignore_status_mask = 0;
Qipan Li5df83112013-08-12 18:15:35 +0800880 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
881 if (termios->c_iflag & INPCK)
882 port->read_status_mask |= uint_en->sirfsoc_frm_err_en |
883 uint_en->sirfsoc_parity_err_en;
Qipan Li2eb56182013-08-15 06:52:15 +0800884 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800885 if (termios->c_iflag & INPCK)
886 port->read_status_mask |= uint_en->sirfsoc_frm_err_en;
887 }
Rong Wang161e7732011-11-17 23:17:04 +0800888 if (termios->c_iflag & (BRKINT | PARMRK))
Qipan Li5df83112013-08-12 18:15:35 +0800889 port->read_status_mask |= uint_en->sirfsoc_rxd_brk_en;
890 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
891 if (termios->c_iflag & IGNPAR)
892 port->ignore_status_mask |=
893 uint_en->sirfsoc_frm_err_en |
894 uint_en->sirfsoc_parity_err_en;
895 if (termios->c_cflag & PARENB) {
896 if (termios->c_cflag & CMSPAR) {
897 if (termios->c_cflag & PARODD)
898 config_reg |= SIRFUART_STICK_BIT_MARK;
899 else
900 config_reg |= SIRFUART_STICK_BIT_SPACE;
901 } else if (termios->c_cflag & PARODD) {
902 config_reg |= SIRFUART_STICK_BIT_ODD;
903 } else {
904 config_reg |= SIRFUART_STICK_BIT_EVEN;
905 }
Rong Wang161e7732011-11-17 23:17:04 +0800906 }
Qipan Li2eb56182013-08-15 06:52:15 +0800907 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800908 if (termios->c_iflag & IGNPAR)
909 port->ignore_status_mask |=
910 uint_en->sirfsoc_frm_err_en;
911 if (termios->c_cflag & PARENB)
912 dev_warn(port->dev,
913 "USP-UART not support parity err\n");
914 }
915 if (termios->c_iflag & IGNBRK) {
916 port->ignore_status_mask |=
917 uint_en->sirfsoc_rxd_brk_en;
918 if (termios->c_iflag & IGNPAR)
919 port->ignore_status_mask |=
920 uint_en->sirfsoc_rx_oflow_en;
921 }
922 if ((termios->c_cflag & CREAD) == 0)
923 port->ignore_status_mask |= SIRFUART_DUMMY_READ;
Rong Wang161e7732011-11-17 23:17:04 +0800924 /* Hardware Flow Control Settings */
925 if (UART_ENABLE_MS(port, termios->c_cflag)) {
926 if (!sirfport->ms_enabled)
927 sirfsoc_uart_enable_ms(port);
928 } else {
929 if (sirfport->ms_enabled)
930 sirfsoc_uart_disable_ms(port);
931 }
Qipan Li5df83112013-08-12 18:15:35 +0800932 baud_rate = uart_get_baud_rate(port, termios, old, 0, 4000000);
933 if (ioclk_rate == 150000000) {
Barry Songac4ce712013-01-16 14:49:27 +0800934 for (ic = 0; ic < SIRF_BAUD_RATE_SUPPORT_NR; ic++)
935 if (baud_rate == baudrate_to_regv[ic].baud_rate)
936 clk_div_reg = baudrate_to_regv[ic].reg_val;
937 }
Qipan Li5df83112013-08-12 18:15:35 +0800938 set_baud = baud_rate;
939 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
940 if (unlikely(clk_div_reg == 0))
941 clk_div_reg = sirfsoc_uart_calc_sample_div(baud_rate,
942 ioclk_rate, &set_baud);
943 wr_regl(port, ureg->sirfsoc_divisor, clk_div_reg);
Qipan Li2eb56182013-08-15 06:52:15 +0800944 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800945 clk_div_reg = sirfsoc_usp_calc_sample_div(baud_rate,
946 ioclk_rate, &sample_div_reg);
947 sample_div_reg--;
948 set_baud = ((ioclk_rate / (clk_div_reg+1) - 1) /
949 (sample_div_reg + 1));
950 /* setting usp mode 2 */
951 len_val = ((1 << 0) | (1 << 8));
952 len_val |= ((clk_div_reg & 0x3ff) << 21);
953 wr_regl(port, ureg->sirfsoc_mode2,
954 len_val);
Barry Songac4ce712013-01-16 14:49:27 +0800955
Qipan Li5df83112013-08-12 18:15:35 +0800956 }
Rong Wang161e7732011-11-17 23:17:04 +0800957 if (tty_termios_baud_rate(termios))
Qipan Li5df83112013-08-12 18:15:35 +0800958 tty_termios_encode_baud_rate(termios, set_baud, set_baud);
959 /* set receive timeout && data bits len */
960 rx_time_out = SIRFSOC_UART_RX_TIMEOUT(set_baud, 20000);
961 rx_time_out = SIRFUART_RECV_TIMEOUT_VALUE(rx_time_out);
Qipan Li8316d042013-08-19 11:47:53 +0800962 txfifo_op_reg = rd_regl(port, ureg->sirfsoc_tx_fifo_op);
Qipan Li5df83112013-08-12 18:15:35 +0800963 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
964 wr_regl(port, ureg->sirfsoc_tx_fifo_op,
Qipan Li8316d042013-08-19 11:47:53 +0800965 (txfifo_op_reg & ~SIRFUART_FIFO_START));
Qipan Li5df83112013-08-12 18:15:35 +0800966 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
967 config_reg |= SIRFUART_RECV_TIMEOUT(port, rx_time_out);
968 wr_regl(port, ureg->sirfsoc_line_ctrl, config_reg);
Qipan Li2eb56182013-08-15 06:52:15 +0800969 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800970 /*tx frame ctrl*/
971 len_val = (data_bit_len - 1) << 0;
972 len_val |= (data_bit_len + 1 + stop_bit_len - 1) << 16;
973 len_val |= ((data_bit_len - 1) << 24);
974 len_val |= (((clk_div_reg & 0xc00) >> 10) << 30);
975 wr_regl(port, ureg->sirfsoc_tx_frame_ctrl, len_val);
976 /*rx frame ctrl*/
977 len_val = (data_bit_len - 1) << 0;
978 len_val |= (data_bit_len + 1 + stop_bit_len - 1) << 8;
979 len_val |= (data_bit_len - 1) << 16;
980 len_val |= (((clk_div_reg & 0xf000) >> 12) << 24);
981 wr_regl(port, ureg->sirfsoc_rx_frame_ctrl, len_val);
982 /*async param*/
983 wr_regl(port, ureg->sirfsoc_async_param_reg,
984 (SIRFUART_RECV_TIMEOUT(port, rx_time_out)) |
985 (sample_div_reg & 0x3f) << 16);
986 }
Qipan Li8316d042013-08-19 11:47:53 +0800987 if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no))
988 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_DMA_MODE);
989 else
990 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_IO_MODE);
991 if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no))
992 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_DMA_MODE);
993 else
994 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_IO_MODE);
Rong Wang161e7732011-11-17 23:17:04 +0800995 /* Reset Rx/Tx FIFO Threshold level for proper baudrate */
Qipan Li5df83112013-08-12 18:15:35 +0800996 if (set_baud < 1000000)
Rong Wang161e7732011-11-17 23:17:04 +0800997 threshold_div = 1;
998 else
999 threshold_div = 2;
Qipan Li8316d042013-08-19 11:47:53 +08001000 wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl,
1001 SIRFUART_FIFO_THD(port) / threshold_div);
1002 wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl,
1003 SIRFUART_FIFO_THD(port) / threshold_div);
1004 txfifo_op_reg |= SIRFUART_FIFO_START;
1005 wr_regl(port, ureg->sirfsoc_tx_fifo_op, txfifo_op_reg);
Qipan Li5df83112013-08-12 18:15:35 +08001006 uart_update_timeout(port, termios->c_cflag, set_baud);
Rong Wang161e7732011-11-17 23:17:04 +08001007 sirfsoc_uart_start_rx(port);
Qipan Li5df83112013-08-12 18:15:35 +08001008 wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_TX_EN | SIRFUART_RX_EN);
Rong Wang161e7732011-11-17 23:17:04 +08001009 spin_unlock_irqrestore(&port->lock, flags);
1010}
1011
Qipan Li8316d042013-08-19 11:47:53 +08001012static unsigned int sirfsoc_uart_init_tx_dma(struct uart_port *port)
1013{
1014 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
1015 dma_cap_mask_t dma_mask;
1016 struct dma_slave_config tx_slv_cfg = {
1017 .dst_maxburst = 2,
1018 };
1019
1020 dma_cap_zero(dma_mask);
1021 dma_cap_set(DMA_SLAVE, dma_mask);
1022 sirfport->tx_dma_chan = dma_request_channel(dma_mask,
1023 (dma_filter_fn)sirfsoc_dma_filter_id,
1024 (void *)sirfport->tx_dma_no);
1025 if (!sirfport->tx_dma_chan) {
1026 dev_err(port->dev, "Uart Request Dma Channel Fail %d\n",
1027 sirfport->tx_dma_no);
1028 return -EPROBE_DEFER;
1029 }
1030 dmaengine_slave_config(sirfport->tx_dma_chan, &tx_slv_cfg);
1031
1032 return 0;
1033}
1034
1035static unsigned int sirfsoc_uart_init_rx_dma(struct uart_port *port)
1036{
1037 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
1038 dma_cap_mask_t dma_mask;
1039 int ret;
1040 int i, j;
1041 struct dma_slave_config slv_cfg = {
1042 .src_maxburst = 2,
1043 };
1044
1045 dma_cap_zero(dma_mask);
1046 dma_cap_set(DMA_SLAVE, dma_mask);
1047 sirfport->rx_dma_chan = dma_request_channel(dma_mask,
1048 (dma_filter_fn)sirfsoc_dma_filter_id,
1049 (void *)sirfport->rx_dma_no);
1050 if (!sirfport->rx_dma_chan) {
1051 dev_err(port->dev, "Uart Request Dma Channel Fail %d\n",
1052 sirfport->rx_dma_no);
1053 ret = -EPROBE_DEFER;
1054 goto request_err;
1055 }
1056 for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++) {
1057 sirfport->rx_dma_items[i].xmit.buf =
1058 dma_alloc_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
1059 &sirfport->rx_dma_items[i].dma_addr, GFP_KERNEL);
1060 if (!sirfport->rx_dma_items[i].xmit.buf) {
1061 dev_err(port->dev, "Uart alloc bufa failed\n");
1062 ret = -ENOMEM;
1063 goto alloc_coherent_err;
1064 }
1065 sirfport->rx_dma_items[i].xmit.head =
1066 sirfport->rx_dma_items[i].xmit.tail = 0;
1067 }
1068 dmaengine_slave_config(sirfport->rx_dma_chan, &slv_cfg);
1069
1070 return 0;
1071alloc_coherent_err:
1072 for (j = 0; j < i; j++)
1073 dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
1074 sirfport->rx_dma_items[j].xmit.buf,
1075 sirfport->rx_dma_items[j].dma_addr);
1076 dma_release_channel(sirfport->rx_dma_chan);
1077request_err:
1078 return ret;
1079}
1080
1081static void sirfsoc_uart_uninit_tx_dma(struct sirfsoc_uart_port *sirfport)
1082{
1083 dmaengine_terminate_all(sirfport->tx_dma_chan);
1084 dma_release_channel(sirfport->tx_dma_chan);
1085}
1086
1087static void sirfsoc_uart_uninit_rx_dma(struct sirfsoc_uart_port *sirfport)
1088{
1089 int i;
1090 struct uart_port *port = &sirfport->port;
1091 dmaengine_terminate_all(sirfport->rx_dma_chan);
1092 dma_release_channel(sirfport->rx_dma_chan);
1093 for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
1094 dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
1095 sirfport->rx_dma_items[i].xmit.buf,
1096 sirfport->rx_dma_items[i].dma_addr);
1097}
1098
Rong Wang161e7732011-11-17 23:17:04 +08001099static int sirfsoc_uart_startup(struct uart_port *port)
1100{
1101 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li15cdcb12013-08-19 11:47:52 +08001102 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Rong Wang161e7732011-11-17 23:17:04 +08001103 unsigned int index = port->line;
1104 int ret;
1105 set_irq_flags(port->irq, IRQF_VALID | IRQF_NOAUTOEN);
1106 ret = request_irq(port->irq,
1107 sirfsoc_uart_isr,
1108 0,
1109 SIRFUART_PORT_NAME,
1110 sirfport);
1111 if (ret != 0) {
1112 dev_err(port->dev, "UART%d request IRQ line (%d) failed.\n",
1113 index, port->irq);
1114 goto irq_err;
1115 }
Qipan Li15cdcb12013-08-19 11:47:52 +08001116
1117 /* initial hardware settings */
1118 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
1119 rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl) |
1120 SIRFUART_IO_MODE);
1121 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
1122 rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
1123 SIRFUART_IO_MODE);
1124 wr_regl(port, ureg->sirfsoc_tx_dma_io_len, 0);
1125 wr_regl(port, ureg->sirfsoc_rx_dma_io_len, 0);
1126 wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_RX_EN | SIRFUART_TX_EN);
1127 if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
1128 wr_regl(port, ureg->sirfsoc_mode1,
1129 SIRFSOC_USP_ENDIAN_CTRL_LSBF |
1130 SIRFSOC_USP_EN);
1131 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_RESET);
1132 wr_regl(port, ureg->sirfsoc_tx_fifo_op, 0);
1133 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
1134 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
1135 wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl, SIRFUART_FIFO_THD(port));
1136 wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl, SIRFUART_FIFO_THD(port));
Qipan Li2eb56182013-08-15 06:52:15 +08001137
Qipan Li8316d042013-08-19 11:47:53 +08001138 if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no)) {
1139 ret = sirfsoc_uart_init_rx_dma(port);
1140 if (ret)
1141 goto init_rx_err;
1142 wr_regl(port, ureg->sirfsoc_rx_fifo_level_chk,
1143 SIRFUART_RX_FIFO_CHK_SC(port->line, 0x4) |
1144 SIRFUART_RX_FIFO_CHK_LC(port->line, 0xe) |
1145 SIRFUART_RX_FIFO_CHK_HC(port->line, 0x1b));
1146 }
1147 if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no)) {
1148 sirfsoc_uart_init_tx_dma(port);
1149 sirfport->tx_dma_state = TX_DMA_IDLE;
1150 wr_regl(port, ureg->sirfsoc_tx_fifo_level_chk,
1151 SIRFUART_TX_FIFO_CHK_SC(port->line, 0x1b) |
1152 SIRFUART_TX_FIFO_CHK_LC(port->line, 0xe) |
1153 SIRFUART_TX_FIFO_CHK_HC(port->line, 0x4));
1154 }
Qipan Li2eb56182013-08-15 06:52:15 +08001155 sirfport->ms_enabled = false;
1156 if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
1157 sirfport->hw_flow_ctrl) {
1158 set_irq_flags(gpio_to_irq(sirfport->cts_gpio),
1159 IRQF_VALID | IRQF_NOAUTOEN);
1160 ret = request_irq(gpio_to_irq(sirfport->cts_gpio),
1161 sirfsoc_uart_usp_cts_handler, IRQF_TRIGGER_FALLING |
1162 IRQF_TRIGGER_RISING, "usp_cts_irq", sirfport);
1163 if (ret != 0) {
1164 dev_err(port->dev, "UART-USP:request gpio irq fail\n");
1165 goto init_rx_err;
1166 }
1167 }
1168
Rong Wang161e7732011-11-17 23:17:04 +08001169 enable_irq(port->irq);
Qipan Li2eb56182013-08-15 06:52:15 +08001170
Qipan Li15cdcb12013-08-19 11:47:52 +08001171 return 0;
Qipan Li2eb56182013-08-15 06:52:15 +08001172init_rx_err:
1173 free_irq(port->irq, sirfport);
Rong Wang161e7732011-11-17 23:17:04 +08001174irq_err:
1175 return ret;
1176}
1177
1178static void sirfsoc_uart_shutdown(struct uart_port *port)
1179{
1180 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +08001181 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Barry Song909102d2013-08-07 13:35:38 +08001182 if (!sirfport->is_marco)
Qipan Li5df83112013-08-12 18:15:35 +08001183 wr_regl(port, ureg->sirfsoc_int_en_reg, 0);
Barry Song909102d2013-08-07 13:35:38 +08001184 else
1185 wr_regl(port, SIRFUART_INT_EN_CLR, ~0UL);
1186
Rong Wang161e7732011-11-17 23:17:04 +08001187 free_irq(port->irq, sirfport);
Qipan Li2eb56182013-08-15 06:52:15 +08001188 if (sirfport->ms_enabled)
Rong Wang161e7732011-11-17 23:17:04 +08001189 sirfsoc_uart_disable_ms(port);
Qipan Li2eb56182013-08-15 06:52:15 +08001190 if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
1191 sirfport->hw_flow_ctrl) {
1192 gpio_set_value(sirfport->rts_gpio, 1);
1193 free_irq(gpio_to_irq(sirfport->cts_gpio), sirfport);
Rong Wang161e7732011-11-17 23:17:04 +08001194 }
Qipan Li8316d042013-08-19 11:47:53 +08001195 if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no))
1196 sirfsoc_uart_uninit_rx_dma(sirfport);
1197 if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no)) {
1198 sirfsoc_uart_uninit_tx_dma(sirfport);
1199 sirfport->tx_dma_state = TX_DMA_IDLE;
1200 }
Rong Wang161e7732011-11-17 23:17:04 +08001201}
1202
1203static const char *sirfsoc_uart_type(struct uart_port *port)
1204{
1205 return port->type == SIRFSOC_PORT_TYPE ? SIRFUART_PORT_NAME : NULL;
1206}
1207
1208static int sirfsoc_uart_request_port(struct uart_port *port)
1209{
Qipan Li5df83112013-08-12 18:15:35 +08001210 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
1211 struct sirfsoc_uart_param *uart_param = &sirfport->uart_reg->uart_param;
Rong Wang161e7732011-11-17 23:17:04 +08001212 void *ret;
1213 ret = request_mem_region(port->mapbase,
Qipan Li5df83112013-08-12 18:15:35 +08001214 SIRFUART_MAP_SIZE, uart_param->port_name);
Rong Wang161e7732011-11-17 23:17:04 +08001215 return ret ? 0 : -EBUSY;
1216}
1217
1218static void sirfsoc_uart_release_port(struct uart_port *port)
1219{
1220 release_mem_region(port->mapbase, SIRFUART_MAP_SIZE);
1221}
1222
1223static void sirfsoc_uart_config_port(struct uart_port *port, int flags)
1224{
1225 if (flags & UART_CONFIG_TYPE) {
1226 port->type = SIRFSOC_PORT_TYPE;
1227 sirfsoc_uart_request_port(port);
1228 }
1229}
1230
1231static struct uart_ops sirfsoc_uart_ops = {
1232 .tx_empty = sirfsoc_uart_tx_empty,
1233 .get_mctrl = sirfsoc_uart_get_mctrl,
1234 .set_mctrl = sirfsoc_uart_set_mctrl,
1235 .stop_tx = sirfsoc_uart_stop_tx,
1236 .start_tx = sirfsoc_uart_start_tx,
1237 .stop_rx = sirfsoc_uart_stop_rx,
1238 .enable_ms = sirfsoc_uart_enable_ms,
1239 .break_ctl = sirfsoc_uart_break_ctl,
1240 .startup = sirfsoc_uart_startup,
1241 .shutdown = sirfsoc_uart_shutdown,
1242 .set_termios = sirfsoc_uart_set_termios,
1243 .type = sirfsoc_uart_type,
1244 .release_port = sirfsoc_uart_release_port,
1245 .request_port = sirfsoc_uart_request_port,
1246 .config_port = sirfsoc_uart_config_port,
1247};
1248
1249#ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
Qipan Li5df83112013-08-12 18:15:35 +08001250static int __init
1251sirfsoc_uart_console_setup(struct console *co, char *options)
Rong Wang161e7732011-11-17 23:17:04 +08001252{
1253 unsigned int baud = 115200;
1254 unsigned int bits = 8;
1255 unsigned int parity = 'n';
1256 unsigned int flow = 'n';
1257 struct uart_port *port = &sirfsoc_uart_ports[co->index].port;
Qipan Li5df83112013-08-12 18:15:35 +08001258 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
1259 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Rong Wang161e7732011-11-17 23:17:04 +08001260 if (co->index < 0 || co->index >= SIRFSOC_UART_NR)
1261 return -EINVAL;
1262
1263 if (!port->mapbase)
1264 return -ENODEV;
1265
Qipan Li5df83112013-08-12 18:15:35 +08001266 /* enable usp in mode1 register */
1267 if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
1268 wr_regl(port, ureg->sirfsoc_mode1, SIRFSOC_USP_EN |
1269 SIRFSOC_USP_ENDIAN_CTRL_LSBF);
Rong Wang161e7732011-11-17 23:17:04 +08001270 if (options)
1271 uart_parse_options(options, &baud, &parity, &bits, &flow);
1272 port->cons = co;
Qipan Li5df83112013-08-12 18:15:35 +08001273
Qipan Li8316d042013-08-19 11:47:53 +08001274 /* default console tx/rx transfer using io mode */
1275 sirfport->rx_dma_no = UNVALID_DMA_CHAN;
1276 sirfport->tx_dma_no = UNVALID_DMA_CHAN;
Rong Wang161e7732011-11-17 23:17:04 +08001277 return uart_set_options(port, co, baud, parity, bits, flow);
1278}
1279
1280static void sirfsoc_uart_console_putchar(struct uart_port *port, int ch)
1281{
Qipan Li5df83112013-08-12 18:15:35 +08001282 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
1283 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
1284 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
Rong Wang161e7732011-11-17 23:17:04 +08001285 while (rd_regl(port,
Qipan Li5df83112013-08-12 18:15:35 +08001286 ureg->sirfsoc_tx_fifo_status) & ufifo_st->ff_full(port->line))
Rong Wang161e7732011-11-17 23:17:04 +08001287 cpu_relax();
Qipan Li5df83112013-08-12 18:15:35 +08001288 wr_regb(port, ureg->sirfsoc_tx_fifo_data, ch);
Rong Wang161e7732011-11-17 23:17:04 +08001289}
1290
1291static void sirfsoc_uart_console_write(struct console *co, const char *s,
1292 unsigned int count)
1293{
1294 struct uart_port *port = &sirfsoc_uart_ports[co->index].port;
1295 uart_console_write(port, s, count, sirfsoc_uart_console_putchar);
1296}
1297
1298static struct console sirfsoc_uart_console = {
1299 .name = SIRFSOC_UART_NAME,
1300 .device = uart_console_device,
1301 .flags = CON_PRINTBUFFER,
1302 .index = -1,
1303 .write = sirfsoc_uart_console_write,
1304 .setup = sirfsoc_uart_console_setup,
1305 .data = &sirfsoc_uart_drv,
1306};
1307
1308static int __init sirfsoc_uart_console_init(void)
1309{
1310 register_console(&sirfsoc_uart_console);
1311 return 0;
1312}
1313console_initcall(sirfsoc_uart_console_init);
1314#endif
1315
1316static struct uart_driver sirfsoc_uart_drv = {
1317 .owner = THIS_MODULE,
1318 .driver_name = SIRFUART_PORT_NAME,
1319 .nr = SIRFSOC_UART_NR,
1320 .dev_name = SIRFSOC_UART_NAME,
1321 .major = SIRFSOC_UART_MAJOR,
1322 .minor = SIRFSOC_UART_MINOR,
1323#ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
1324 .cons = &sirfsoc_uart_console,
1325#else
1326 .cons = NULL,
1327#endif
1328};
1329
Qipan Li5df83112013-08-12 18:15:35 +08001330static struct of_device_id sirfsoc_uart_ids[] = {
1331 { .compatible = "sirf,prima2-uart", .data = &sirfsoc_uart,},
1332 { .compatible = "sirf,marco-uart", .data = &sirfsoc_uart},
1333 { .compatible = "sirf,prima2-usp-uart", .data = &sirfsoc_usp},
1334 {}
1335};
1336MODULE_DEVICE_TABLE(of, sirfsoc_uart_ids);
1337
Jingoo Hanada1f442013-08-08 17:41:43 +09001338static int sirfsoc_uart_probe(struct platform_device *pdev)
Rong Wang161e7732011-11-17 23:17:04 +08001339{
1340 struct sirfsoc_uart_port *sirfport;
1341 struct uart_port *port;
1342 struct resource *res;
1343 int ret;
Qipan Li5df83112013-08-12 18:15:35 +08001344 const struct of_device_id *match;
Rong Wang161e7732011-11-17 23:17:04 +08001345
Qipan Li5df83112013-08-12 18:15:35 +08001346 match = of_match_node(sirfsoc_uart_ids, pdev->dev.of_node);
Rong Wang161e7732011-11-17 23:17:04 +08001347 if (of_property_read_u32(pdev->dev.of_node, "cell-index", &pdev->id)) {
1348 dev_err(&pdev->dev,
1349 "Unable to find cell-index in uart node.\n");
1350 ret = -EFAULT;
1351 goto err;
1352 }
Qipan Li5df83112013-08-12 18:15:35 +08001353 if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-usp-uart"))
1354 pdev->id += ((struct sirfsoc_uart_register *)
1355 match->data)->uart_param.register_uart_nr;
Rong Wang161e7732011-11-17 23:17:04 +08001356 sirfport = &sirfsoc_uart_ports[pdev->id];
1357 port = &sirfport->port;
1358 port->dev = &pdev->dev;
1359 port->private_data = sirfport;
Qipan Li5df83112013-08-12 18:15:35 +08001360 sirfport->uart_reg = (struct sirfsoc_uart_register *)match->data;
Rong Wang161e7732011-11-17 23:17:04 +08001361
Qipan Li2eb56182013-08-15 06:52:15 +08001362 sirfport->hw_flow_ctrl = of_property_read_bool(pdev->dev.of_node,
1363 "sirf,uart-has-rtscts");
Qipan Li8316d042013-08-19 11:47:53 +08001364 if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-uart")) {
Qipan Li5df83112013-08-12 18:15:35 +08001365 sirfport->uart_reg->uart_type = SIRF_REAL_UART;
Qipan Li8316d042013-08-19 11:47:53 +08001366 if (of_property_read_u32(pdev->dev.of_node,
1367 "sirf,uart-dma-rx-channel",
1368 &sirfport->rx_dma_no))
1369 sirfport->rx_dma_no = UNVALID_DMA_CHAN;
1370 if (of_property_read_u32(pdev->dev.of_node,
1371 "sirf,uart-dma-tx-channel",
1372 &sirfport->tx_dma_no))
1373 sirfport->tx_dma_no = UNVALID_DMA_CHAN;
1374 }
Qipan Li2eb56182013-08-15 06:52:15 +08001375 if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-usp-uart")) {
Qipan Li5df83112013-08-12 18:15:35 +08001376 sirfport->uart_reg->uart_type = SIRF_USP_UART;
Qipan Li8316d042013-08-19 11:47:53 +08001377 if (of_property_read_u32(pdev->dev.of_node,
1378 "sirf,usp-dma-rx-channel",
1379 &sirfport->rx_dma_no))
1380 sirfport->rx_dma_no = UNVALID_DMA_CHAN;
1381 if (of_property_read_u32(pdev->dev.of_node,
1382 "sirf,usp-dma-tx-channel",
1383 &sirfport->tx_dma_no))
1384 sirfport->tx_dma_no = UNVALID_DMA_CHAN;
Qipan Li2eb56182013-08-15 06:52:15 +08001385 if (!sirfport->hw_flow_ctrl)
1386 goto usp_no_flow_control;
1387 if (of_find_property(pdev->dev.of_node, "cts-gpios", NULL))
1388 sirfport->cts_gpio = of_get_named_gpio(
1389 pdev->dev.of_node, "cts-gpios", 0);
1390 else
1391 sirfport->cts_gpio = -1;
1392 if (of_find_property(pdev->dev.of_node, "rts-gpios", NULL))
1393 sirfport->rts_gpio = of_get_named_gpio(
1394 pdev->dev.of_node, "rts-gpios", 0);
1395 else
1396 sirfport->rts_gpio = -1;
1397
1398 if ((!gpio_is_valid(sirfport->cts_gpio) ||
1399 !gpio_is_valid(sirfport->rts_gpio))) {
1400 ret = -EINVAL;
1401 dev_err(&pdev->dev,
Qipan Li67bc3062013-08-19 11:47:51 +08001402 "Usp flow control must have cts and rts gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001403 goto err;
1404 }
1405 ret = devm_gpio_request(&pdev->dev, sirfport->cts_gpio,
Qipan Li67bc3062013-08-19 11:47:51 +08001406 "usp-cts-gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001407 if (ret) {
Qipan Li67bc3062013-08-19 11:47:51 +08001408 dev_err(&pdev->dev, "Unable request cts gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001409 goto err;
1410 }
1411 gpio_direction_input(sirfport->cts_gpio);
1412 ret = devm_gpio_request(&pdev->dev, sirfport->rts_gpio,
Qipan Li67bc3062013-08-19 11:47:51 +08001413 "usp-rts-gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001414 if (ret) {
Qipan Li67bc3062013-08-19 11:47:51 +08001415 dev_err(&pdev->dev, "Unable request rts gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001416 goto err;
1417 }
1418 gpio_direction_output(sirfport->rts_gpio, 1);
1419 }
1420usp_no_flow_control:
Barry Song909102d2013-08-07 13:35:38 +08001421 if (of_device_is_compatible(pdev->dev.of_node, "sirf,marco-uart"))
1422 sirfport->is_marco = true;
1423
Rong Wang161e7732011-11-17 23:17:04 +08001424 if (of_property_read_u32(pdev->dev.of_node,
1425 "fifosize",
1426 &port->fifosize)) {
1427 dev_err(&pdev->dev,
1428 "Unable to find fifosize in uart node.\n");
1429 ret = -EFAULT;
1430 goto err;
1431 }
1432
1433 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1434 if (res == NULL) {
1435 dev_err(&pdev->dev, "Insufficient resources.\n");
1436 ret = -EFAULT;
1437 goto err;
1438 }
Qipan Li8316d042013-08-19 11:47:53 +08001439 spin_lock_init(&sirfport->rx_lock);
1440 spin_lock_init(&sirfport->tx_lock);
1441 tasklet_init(&sirfport->rx_dma_complete_tasklet,
1442 sirfsoc_uart_rx_dma_complete_tl, (unsigned long)sirfport);
1443 tasklet_init(&sirfport->rx_tmo_process_tasklet,
1444 sirfsoc_rx_tmo_process_tl, (unsigned long)sirfport);
Rong Wang161e7732011-11-17 23:17:04 +08001445 port->mapbase = res->start;
1446 port->membase = devm_ioremap(&pdev->dev, res->start, resource_size(res));
1447 if (!port->membase) {
1448 dev_err(&pdev->dev, "Cannot remap resource.\n");
1449 ret = -ENOMEM;
1450 goto err;
1451 }
1452 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1453 if (res == NULL) {
1454 dev_err(&pdev->dev, "Insufficient resources.\n");
1455 ret = -EFAULT;
Julia Lawall9250dd52012-09-01 18:33:09 +02001456 goto err;
Rong Wang161e7732011-11-17 23:17:04 +08001457 }
1458 port->irq = res->start;
1459
Barry Songac4ce712013-01-16 14:49:27 +08001460 sirfport->clk = clk_get(&pdev->dev, NULL);
1461 if (IS_ERR(sirfport->clk)) {
1462 ret = PTR_ERR(sirfport->clk);
Barry Songa3437562013-08-15 06:52:14 +08001463 goto err;
Barry Songac4ce712013-01-16 14:49:27 +08001464 }
1465 clk_prepare_enable(sirfport->clk);
1466 port->uartclk = clk_get_rate(sirfport->clk);
1467
Rong Wang161e7732011-11-17 23:17:04 +08001468 port->ops = &sirfsoc_uart_ops;
1469 spin_lock_init(&port->lock);
1470
1471 platform_set_drvdata(pdev, sirfport);
1472 ret = uart_add_one_port(&sirfsoc_uart_drv, port);
1473 if (ret != 0) {
1474 dev_err(&pdev->dev, "Cannot add UART port(%d).\n", pdev->id);
1475 goto port_err;
1476 }
1477
1478 return 0;
1479
1480port_err:
Barry Songac4ce712013-01-16 14:49:27 +08001481 clk_disable_unprepare(sirfport->clk);
1482 clk_put(sirfport->clk);
Rong Wang161e7732011-11-17 23:17:04 +08001483err:
1484 return ret;
1485}
1486
1487static int sirfsoc_uart_remove(struct platform_device *pdev)
1488{
1489 struct sirfsoc_uart_port *sirfport = platform_get_drvdata(pdev);
1490 struct uart_port *port = &sirfport->port;
Barry Songac4ce712013-01-16 14:49:27 +08001491 clk_disable_unprepare(sirfport->clk);
1492 clk_put(sirfport->clk);
Rong Wang161e7732011-11-17 23:17:04 +08001493 uart_remove_one_port(&sirfsoc_uart_drv, port);
1494 return 0;
1495}
1496
1497static int
1498sirfsoc_uart_suspend(struct platform_device *pdev, pm_message_t state)
1499{
1500 struct sirfsoc_uart_port *sirfport = platform_get_drvdata(pdev);
1501 struct uart_port *port = &sirfport->port;
1502 uart_suspend_port(&sirfsoc_uart_drv, port);
1503 return 0;
1504}
1505
1506static int sirfsoc_uart_resume(struct platform_device *pdev)
1507{
1508 struct sirfsoc_uart_port *sirfport = platform_get_drvdata(pdev);
1509 struct uart_port *port = &sirfport->port;
1510 uart_resume_port(&sirfsoc_uart_drv, port);
1511 return 0;
1512}
1513
Rong Wang161e7732011-11-17 23:17:04 +08001514static struct platform_driver sirfsoc_uart_driver = {
1515 .probe = sirfsoc_uart_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001516 .remove = sirfsoc_uart_remove,
Rong Wang161e7732011-11-17 23:17:04 +08001517 .suspend = sirfsoc_uart_suspend,
1518 .resume = sirfsoc_uart_resume,
1519 .driver = {
1520 .name = SIRFUART_PORT_NAME,
1521 .owner = THIS_MODULE,
1522 .of_match_table = sirfsoc_uart_ids,
1523 },
1524};
1525
1526static int __init sirfsoc_uart_init(void)
1527{
1528 int ret = 0;
1529
1530 ret = uart_register_driver(&sirfsoc_uart_drv);
1531 if (ret)
1532 goto out;
1533
1534 ret = platform_driver_register(&sirfsoc_uart_driver);
1535 if (ret)
1536 uart_unregister_driver(&sirfsoc_uart_drv);
1537out:
1538 return ret;
1539}
1540module_init(sirfsoc_uart_init);
1541
1542static void __exit sirfsoc_uart_exit(void)
1543{
1544 platform_driver_unregister(&sirfsoc_uart_driver);
1545 uart_unregister_driver(&sirfsoc_uart_drv);
1546}
1547module_exit(sirfsoc_uart_exit);
1548
1549MODULE_LICENSE("GPL v2");
1550MODULE_AUTHOR("Bin Shi <Bin.Shi@csr.com>, Rong Wang<Rong.Wang@csr.com>");
1551MODULE_DESCRIPTION("CSR SiRFprimaII Uart Driver");