blob: 5c74eb797f08f1f4a6cc24df2d1c9567e5a198ed [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Code to handle x86 style IRQs plus some generic interrupt stuff.
7 *
8 * Copyright (C) 1992 Linus Torvalds
9 * Copyright (C) 1994 - 2000 Ralf Baechle
10 */
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/ioport.h>
14#include <linux/interrupt.h>
15#include <linux/kernel.h>
16#include <linux/spinlock.h>
Rafael J. Wysocki84652e82011-07-16 00:59:54 +020017#include <linux/syscore_ops.h>
David Howellsca4d3e672010-10-07 14:08:54 +010018#include <linux/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#include <asm/i8259.h>
21#include <asm/io.h>
22
Linus Torvalds1da177e2005-04-16 15:20:36 -070023/*
24 * This is the 'legacy' 8259A Programmable Interrupt Controller,
25 * present in the majority of PC/AT boxes.
26 * plus some generic x86 specific things if generic specifics makes
27 * any sense at all.
28 * this file should become arch/i386/kernel/irq.c when the old irq.c
29 * moves to arch independent land
30 */
31
Atsushi Nemotoa0be2f72007-02-20 20:08:45 +090032static int i8259A_auto_eoi = -1;
Ralf Baechle89650872010-02-27 12:53:38 +010033DEFINE_RAW_SPINLOCK(i8259A_lock);
Thomas Gleixner7c8d9482011-03-23 21:08:57 +000034static void disable_8259A_irq(struct irq_data *d);
35static void enable_8259A_irq(struct irq_data *d);
36static void mask_and_ack_8259A(struct irq_data *d);
Yoichi Yuasad80c1c02007-09-13 11:04:04 +090037static void init_8259A(int auto_eoi);
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090039static struct irq_chip i8259A_chip = {
Thomas Gleixner7c8d9482011-03-23 21:08:57 +000040 .name = "XT-PIC",
41 .irq_mask = disable_8259A_irq,
42 .irq_disable = disable_8259A_irq,
43 .irq_unmask = enable_8259A_irq,
44 .irq_mask_ack = mask_and_ack_8259A,
Kevin D. Kissellf571eff2007-08-03 19:38:03 +020045#ifdef CONFIG_MIPS_MT_SMTC_IRQAFF
Thomas Gleixner7c8d9482011-03-23 21:08:57 +000046 .irq_set_affinity = plat_set_irq_affinity,
Kevin D. Kissellf571eff2007-08-03 19:38:03 +020047#endif /* CONFIG_MIPS_MT_SMTC_IRQAFF */
Linus Torvalds1da177e2005-04-16 15:20:36 -070048};
49
50/*
51 * 8259A PIC functions to handle ISA devices:
52 */
53
54/*
55 * This contains the irq mask for both 8259A irq controllers,
56 */
57static unsigned int cached_irq_mask = 0xffff;
58
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090059#define cached_master_mask (cached_irq_mask)
60#define cached_slave_mask (cached_irq_mask >> 8)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Thomas Gleixner7c8d9482011-03-23 21:08:57 +000062static void disable_8259A_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070063{
Thomas Gleixner7c8d9482011-03-23 21:08:57 +000064 unsigned int mask, irq = d->irq - I8259A_IRQ_BASE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 unsigned long flags;
66
Atsushi Nemoto2fa79372007-01-14 23:41:42 +090067 mask = 1 << irq;
Ralf Baechle89650872010-02-27 12:53:38 +010068 raw_spin_lock_irqsave(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 cached_irq_mask |= mask;
70 if (irq & 8)
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090071 outb(cached_slave_mask, PIC_SLAVE_IMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 else
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090073 outb(cached_master_mask, PIC_MASTER_IMR);
Ralf Baechle89650872010-02-27 12:53:38 +010074 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075}
76
Thomas Gleixner7c8d9482011-03-23 21:08:57 +000077static void enable_8259A_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
Thomas Gleixner7c8d9482011-03-23 21:08:57 +000079 unsigned int mask, irq = d->irq - I8259A_IRQ_BASE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 unsigned long flags;
81
Atsushi Nemoto2fa79372007-01-14 23:41:42 +090082 mask = ~(1 << irq);
Ralf Baechle89650872010-02-27 12:53:38 +010083 raw_spin_lock_irqsave(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 cached_irq_mask &= mask;
85 if (irq & 8)
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090086 outb(cached_slave_mask, PIC_SLAVE_IMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 else
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090088 outb(cached_master_mask, PIC_MASTER_IMR);
Ralf Baechle89650872010-02-27 12:53:38 +010089 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090}
91
92int i8259A_irq_pending(unsigned int irq)
93{
Atsushi Nemoto2fa79372007-01-14 23:41:42 +090094 unsigned int mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 unsigned long flags;
96 int ret;
97
Atsushi Nemoto2fa79372007-01-14 23:41:42 +090098 irq -= I8259A_IRQ_BASE;
99 mask = 1 << irq;
Ralf Baechle89650872010-02-27 12:53:38 +0100100 raw_spin_lock_irqsave(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 if (irq < 8)
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900102 ret = inb(PIC_MASTER_CMD) & mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 else
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900104 ret = inb(PIC_SLAVE_CMD) & (mask >> 8);
Ralf Baechle89650872010-02-27 12:53:38 +0100105 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107 return ret;
108}
109
110void make_8259A_irq(unsigned int irq)
111{
112 disable_irq_nosync(irq);
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200113 irq_set_chip_and_handler(irq, &i8259A_chip, handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 enable_irq(irq);
115}
116
117/*
118 * This function assumes to be called rarely. Switching between
119 * 8259A registers is slow.
120 * This has to be protected by the irq controller spinlock
121 * before being called.
122 */
123static inline int i8259A_irq_real(unsigned int irq)
124{
125 int value;
126 int irqmask = 1 << irq;
127
128 if (irq < 8) {
Ralf Baechle21a151d2007-10-11 23:46:15 +0100129 outb(0x0B, PIC_MASTER_CMD); /* ISR register */
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900130 value = inb(PIC_MASTER_CMD) & irqmask;
Ralf Baechle21a151d2007-10-11 23:46:15 +0100131 outb(0x0A, PIC_MASTER_CMD); /* back to the IRR register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 return value;
133 }
Ralf Baechle21a151d2007-10-11 23:46:15 +0100134 outb(0x0B, PIC_SLAVE_CMD); /* ISR register */
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900135 value = inb(PIC_SLAVE_CMD) & (irqmask >> 8);
Ralf Baechle21a151d2007-10-11 23:46:15 +0100136 outb(0x0A, PIC_SLAVE_CMD); /* back to the IRR register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 return value;
138}
139
140/*
141 * Careful! The 8259A is a fragile beast, it pretty
142 * much _has_ to be done exactly like this (mask it
143 * first, _then_ send the EOI, and the order of EOI
144 * to the two 8259s is important!
145 */
Thomas Gleixner7c8d9482011-03-23 21:08:57 +0000146static void mask_and_ack_8259A(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147{
Thomas Gleixner7c8d9482011-03-23 21:08:57 +0000148 unsigned int irqmask, irq = d->irq - I8259A_IRQ_BASE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 unsigned long flags;
150
Atsushi Nemoto2fa79372007-01-14 23:41:42 +0900151 irqmask = 1 << irq;
Ralf Baechle89650872010-02-27 12:53:38 +0100152 raw_spin_lock_irqsave(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 /*
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900154 * Lightweight spurious IRQ detection. We do not want
155 * to overdo spurious IRQ handling - it's usually a sign
156 * of hardware problems, so we only do the checks we can
157 * do without slowing down good hardware unnecessarily.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 *
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900159 * Note that IRQ7 and IRQ15 (the two spurious IRQs
160 * usually resulting from the 8259A-1|2 PICs) occur
161 * even if the IRQ is masked in the 8259A. Thus we
162 * can check spurious 8259A IRQs without doing the
163 * quite slow i8259A_irq_real() call for every IRQ.
164 * This does not cover 100% of spurious interrupts,
165 * but should be enough to warn the user that there
166 * is something bad going on ...
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 */
168 if (cached_irq_mask & irqmask)
169 goto spurious_8259A_irq;
170 cached_irq_mask |= irqmask;
171
172handle_real_irq:
173 if (irq & 8) {
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900174 inb(PIC_SLAVE_IMR); /* DUMMY - (do we need this?) */
175 outb(cached_slave_mask, PIC_SLAVE_IMR);
Ralf Baechle21a151d2007-10-11 23:46:15 +0100176 outb(0x60+(irq&7), PIC_SLAVE_CMD);/* 'Specific EOI' to slave */
177 outb(0x60+PIC_CASCADE_IR, PIC_MASTER_CMD); /* 'Specific EOI' to master-IRQ2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 } else {
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900179 inb(PIC_MASTER_IMR); /* DUMMY - (do we need this?) */
180 outb(cached_master_mask, PIC_MASTER_IMR);
Ralf Baechle21a151d2007-10-11 23:46:15 +0100181 outb(0x60+irq, PIC_MASTER_CMD); /* 'Specific EOI to master */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 }
Ralf Baechle1146fe32007-09-21 17:13:55 +0100183 smtc_im_ack_irq(irq);
Ralf Baechle89650872010-02-27 12:53:38 +0100184 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 return;
186
187spurious_8259A_irq:
188 /*
189 * this is the slow path - should happen rarely.
190 */
191 if (i8259A_irq_real(irq))
192 /*
193 * oops, the IRQ _is_ in service according to the
194 * 8259A - not spurious, go handle it.
195 */
196 goto handle_real_irq;
197
198 {
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900199 static int spurious_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 /*
201 * At this point we can be sure the IRQ is spurious,
202 * lets ACK and report it. [once per IRQ]
203 */
204 if (!(spurious_irq_mask & irqmask)) {
205 printk(KERN_DEBUG "spurious 8259A interrupt: IRQ%d.\n", irq);
206 spurious_irq_mask |= irqmask;
207 }
208 atomic_inc(&irq_err_count);
209 /*
210 * Theoretically we do not have to handle this IRQ,
211 * but in Linux this does not cause problems and is
212 * simpler for us.
213 */
214 goto handle_real_irq;
215 }
216}
217
Rafael J. Wysocki84652e82011-07-16 00:59:54 +0200218static void i8259A_resume(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219{
Atsushi Nemotoa0be2f72007-02-20 20:08:45 +0900220 if (i8259A_auto_eoi >= 0)
221 init_8259A(i8259A_auto_eoi);
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900222}
223
Rafael J. Wysocki84652e82011-07-16 00:59:54 +0200224static void i8259A_shutdown(void)
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900225{
226 /* Put the i8259A into a quiescent state that
227 * the kernel initialization code can get it
228 * out of.
229 */
Atsushi Nemotoa0be2f72007-02-20 20:08:45 +0900230 if (i8259A_auto_eoi >= 0) {
231 outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
232 outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-1 */
233 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234}
235
Rafael J. Wysocki84652e82011-07-16 00:59:54 +0200236static struct syscore_ops i8259_syscore_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 .resume = i8259A_resume,
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900238 .shutdown = i8259A_shutdown,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239};
240
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241static int __init i8259A_init_sysfs(void)
242{
Rafael J. Wysocki84652e82011-07-16 00:59:54 +0200243 register_syscore_ops(&i8259_syscore_ops);
244 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245}
246
247device_initcall(i8259A_init_sysfs);
248
Yoichi Yuasad80c1c02007-09-13 11:04:04 +0900249static void init_8259A(int auto_eoi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250{
251 unsigned long flags;
252
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900253 i8259A_auto_eoi = auto_eoi;
254
Ralf Baechle89650872010-02-27 12:53:38 +0100255 raw_spin_lock_irqsave(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900257 outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
258 outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
260 /*
261 * outb_p - this has to work on a wide range of PC hardware.
262 */
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900263 outb_p(0x11, PIC_MASTER_CMD); /* ICW1: select 8259A-1 init */
264 outb_p(I8259A_IRQ_BASE + 0, PIC_MASTER_IMR); /* ICW2: 8259A-1 IR0 mapped to I8259A_IRQ_BASE + 0x00 */
265 outb_p(1U << PIC_CASCADE_IR, PIC_MASTER_IMR); /* 8259A-1 (the master) has a slave on IR2 */
266 if (auto_eoi) /* master does Auto EOI */
267 outb_p(MASTER_ICW4_DEFAULT | PIC_ICW4_AEOI, PIC_MASTER_IMR);
268 else /* master expects normal EOI */
269 outb_p(MASTER_ICW4_DEFAULT, PIC_MASTER_IMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900271 outb_p(0x11, PIC_SLAVE_CMD); /* ICW1: select 8259A-2 init */
272 outb_p(I8259A_IRQ_BASE + 8, PIC_SLAVE_IMR); /* ICW2: 8259A-2 IR0 mapped to I8259A_IRQ_BASE + 0x08 */
273 outb_p(PIC_CASCADE_IR, PIC_SLAVE_IMR); /* 8259A-2 is a slave on master's IR2 */
274 outb_p(SLAVE_ICW4_DEFAULT, PIC_SLAVE_IMR); /* (slave's support for AEOI in flat mode is to be investigated) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 if (auto_eoi)
276 /*
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900277 * In AEOI mode we just have to mask the interrupt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 * when acking.
279 */
Thomas Gleixner7c8d9482011-03-23 21:08:57 +0000280 i8259A_chip.irq_mask_ack = disable_8259A_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 else
Thomas Gleixner7c8d9482011-03-23 21:08:57 +0000282 i8259A_chip.irq_mask_ack = mask_and_ack_8259A;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
284 udelay(100); /* wait for 8259A to initialize */
285
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900286 outb(cached_master_mask, PIC_MASTER_IMR); /* restore master IRQ mask */
287 outb(cached_slave_mask, PIC_SLAVE_IMR); /* restore slave IRQ mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Ralf Baechle89650872010-02-27 12:53:38 +0100289 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290}
291
292/*
293 * IRQ2 is cascade interrupt to second interrupt controller
294 */
295static struct irqaction irq2 = {
Thomas Gleixner4e451712007-08-28 09:03:01 +0000296 .handler = no_action,
Thomas Gleixner4e451712007-08-28 09:03:01 +0000297 .name = "cascade",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298};
299
300static struct resource pic1_io_resource = {
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900301 .name = "pic1",
302 .start = PIC_MASTER_CMD,
303 .end = PIC_MASTER_IMR,
304 .flags = IORESOURCE_BUSY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305};
306
307static struct resource pic2_io_resource = {
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900308 .name = "pic2",
309 .start = PIC_SLAVE_CMD,
310 .end = PIC_SLAVE_IMR,
311 .flags = IORESOURCE_BUSY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312};
313
314/*
315 * On systems with i8259-style interrupt controllers we assume for
Ralf Baechle28a78792005-08-16 15:46:05 +0000316 * driver compatibility reasons interrupts 0 - 15 to be the i8259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 * interrupts even if the hardware uses a different interrupt numbering.
318 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100319void __init init_i8259_irqs(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320{
321 int i;
322
Thomas Bogendoerfer639702b2007-04-08 13:28:44 +0200323 insert_resource(&ioport_resource, &pic1_io_resource);
324 insert_resource(&ioport_resource, &pic2_io_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326 init_8259A(0);
327
Ralf Baechle24649c02008-02-08 04:22:02 -0800328 for (i = I8259A_IRQ_BASE; i < I8259A_IRQ_BASE + 16; i++) {
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200329 irq_set_chip_and_handler(i, &i8259A_chip, handle_level_irq);
330 irq_set_probe(i);
Ralf Baechle24649c02008-02-08 04:22:02 -0800331 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
Atsushi Nemoto2fa79372007-01-14 23:41:42 +0900333 setup_irq(I8259A_IRQ_BASE + PIC_CASCADE_IR, &irq2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334}