blob: d3f8a6e8ca205ef1585c279c1ce50dc8703fa6b5 [file] [log] [blame]
Benoit Coussond9fda072011-08-09 17:15:17 +02001/*
2 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
Florian Vaussard6d624ea2013-05-31 14:32:56 +02009#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020010#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020011#include <dt-bindings/pinctrl/omap.h>
Benoit Coussond9fda072011-08-09 17:15:17 +020012
Florian Vaussard98ef79572013-05-31 14:32:55 +020013#include "skeleton.dtsi"
Benoit Coussond9fda072011-08-09 17:15:17 +020014
15/ {
16 compatible = "ti,omap4430", "ti,omap4";
17 interrupt-parent = <&gic>;
18
19 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050020 i2c0 = &i2c1;
21 i2c1 = &i2c2;
22 i2c2 = &i2c3;
23 i2c3 = &i2c4;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +053024 serial0 = &uart1;
25 serial1 = &uart2;
26 serial2 = &uart3;
27 serial3 = &uart4;
Benoit Coussond9fda072011-08-09 17:15:17 +020028 };
29
Benoit Cousson476b6792011-08-16 11:49:08 +020030 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010031 #address-cells = <1>;
32 #size-cells = <0>;
33
Benoit Cousson476b6792011-08-16 11:49:08 +020034 cpu@0 {
35 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010036 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053037 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 reg = <0x0>;
Benoit Cousson476b6792011-08-16 11:49:08 +020039 };
40 cpu@1 {
41 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010042 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053043 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010044 reg = <0x1>;
Benoit Cousson476b6792011-08-16 11:49:08 +020045 };
46 };
47
Benoit Cousson56351212012-09-03 17:56:32 +020048 gic: interrupt-controller@48241000 {
49 compatible = "arm,cortex-a9-gic";
50 interrupt-controller;
51 #interrupt-cells = <3>;
52 reg = <0x48241000 0x1000>,
53 <0x48240100 0x0100>;
54 };
55
Santosh Shilimkar926fd452012-07-04 17:57:34 +053056 L2: l2-cache-controller@48242000 {
57 compatible = "arm,pl310-cache";
58 reg = <0x48242000 0x1000>;
59 cache-unified;
60 cache-level = <2>;
61 };
62
Lee Jones75d71d42013-07-22 11:52:36 +010063 local-timer@48240600 {
Santosh Shilimkareed0de22012-07-04 18:32:32 +053064 compatible = "arm,cortex-a9-twd-timer";
65 reg = <0x48240600 0x20>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +020066 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053067 };
68
Benoit Coussond9fda072011-08-09 17:15:17 +020069 /*
70 * The soc node represents the soc top level view. It is uses for IPs
71 * that are not memory mapped in the MPU view or for the MPU itself.
72 */
73 soc {
74 compatible = "ti,omap-infra";
Benoit Cousson476b6792011-08-16 11:49:08 +020075 mpu {
76 compatible = "ti,omap4-mpu";
77 ti,hwmods = "mpu";
78 };
79
80 dsp {
81 compatible = "ti,omap3-c64";
82 ti,hwmods = "dsp";
83 };
84
85 iva {
86 compatible = "ti,ivahd";
87 ti,hwmods = "iva";
88 };
Benoit Coussond9fda072011-08-09 17:15:17 +020089 };
90
91 /*
92 * XXX: Use a flat representation of the OMAP4 interconnect.
93 * The real OMAP interconnect network is quite complex.
Benoit Coussond9fda072011-08-09 17:15:17 +020094 * Since that will not bring real advantage to represent that in DT for
95 * the moment, just use a fake OCP bus entry to represent the whole bus
96 * hierarchy.
97 */
98 ocp {
Benoit Coussonad8dfac2011-08-12 13:48:47 +020099 compatible = "ti,omap4-l3-noc", "simple-bus";
Benoit Coussond9fda072011-08-09 17:15:17 +0200100 #address-cells = <1>;
101 #size-cells = <1>;
102 ranges;
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200103 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530104 reg = <0x44000000 0x1000>,
105 <0x44800000 0x2000>,
106 <0x45000000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200107 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
108 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussond9fda072011-08-09 17:15:17 +0200109
Tero Kristo2488ff62013-07-18 12:42:02 +0300110 cm1: cm1@4a004000 {
111 compatible = "ti,omap4-cm1";
112 reg = <0x4a004000 0x2000>;
113
114 cm1_clocks: clocks {
115 #address-cells = <1>;
116 #size-cells = <0>;
117 };
118
119 cm1_clockdomains: clockdomains {
120 };
121 };
122
123 prm: prm@4a306000 {
124 compatible = "ti,omap4-prm";
125 reg = <0x4a306000 0x3000>;
126
127 prm_clocks: clocks {
128 #address-cells = <1>;
129 #size-cells = <0>;
130 };
131
132 prm_clockdomains: clockdomains {
133 };
134 };
135
136 cm2: cm2@4a008000 {
137 compatible = "ti,omap4-cm2";
138 reg = <0x4a008000 0x3000>;
139
140 cm2_clocks: clocks {
141 #address-cells = <1>;
142 #size-cells = <0>;
143 };
144
145 cm2_clockdomains: clockdomains {
146 };
147 };
148
149 scrm: scrm@4a30a000 {
150 compatible = "ti,omap4-scrm";
151 reg = <0x4a30a000 0x2000>;
152
153 scrm_clocks: clocks {
154 #address-cells = <1>;
155 #size-cells = <0>;
156 };
157
158 scrm_clockdomains: clockdomains {
159 };
160 };
161
Jon Hunter510c0ff2012-10-25 14:24:14 -0500162 counter32k: counter@4a304000 {
163 compatible = "ti,omap-counter32k";
164 reg = <0x4a304000 0x20>;
165 ti,hwmods = "counter_32k";
166 };
167
Tony Lindgren679e3312012-09-10 10:34:51 -0700168 omap4_pmx_core: pinmux@4a100040 {
169 compatible = "ti,omap4-padconf", "pinctrl-single";
170 reg = <0x4a100040 0x0196>;
171 #address-cells = <1>;
172 #size-cells = <0>;
Tony Lindgren30a69ef2013-10-10 15:45:13 -0700173 #interrupt-cells = <1>;
174 interrupt-controller;
Tony Lindgren679e3312012-09-10 10:34:51 -0700175 pinctrl-single,register-width = <16>;
176 pinctrl-single,function-mask = <0x7fff>;
177 };
178 omap4_pmx_wkup: pinmux@4a31e040 {
179 compatible = "ti,omap4-padconf", "pinctrl-single";
180 reg = <0x4a31e040 0x0038>;
181 #address-cells = <1>;
182 #size-cells = <0>;
Tony Lindgren30a69ef2013-10-10 15:45:13 -0700183 #interrupt-cells = <1>;
184 interrupt-controller;
Tony Lindgren679e3312012-09-10 10:34:51 -0700185 pinctrl-single,register-width = <16>;
186 pinctrl-single,function-mask = <0x7fff>;
187 };
188
Jon Hunter2c2dc542012-04-26 13:47:59 -0500189 sdma: dma-controller@4a056000 {
190 compatible = "ti,omap4430-sdma";
191 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200192 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
193 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
194 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
195 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500196 #dma-cells = <1>;
197 #dma-channels = <32>;
198 #dma-requests = <127>;
199 };
200
Benoit Coussone3e5a922011-08-16 11:51:54 +0200201 gpio1: gpio@4a310000 {
202 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200203 reg = <0x4a310000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200204 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200205 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500206 ti,gpio-always-on;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200207 gpio-controller;
208 #gpio-cells = <2>;
209 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600210 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200211 };
212
213 gpio2: gpio@48055000 {
214 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200215 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200216 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200217 ti,hwmods = "gpio2";
218 gpio-controller;
219 #gpio-cells = <2>;
220 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600221 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200222 };
223
224 gpio3: gpio@48057000 {
225 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200226 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200227 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200228 ti,hwmods = "gpio3";
229 gpio-controller;
230 #gpio-cells = <2>;
231 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600232 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200233 };
234
235 gpio4: gpio@48059000 {
236 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200237 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200238 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200239 ti,hwmods = "gpio4";
240 gpio-controller;
241 #gpio-cells = <2>;
242 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600243 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200244 };
245
246 gpio5: gpio@4805b000 {
247 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200248 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200249 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200250 ti,hwmods = "gpio5";
251 gpio-controller;
252 #gpio-cells = <2>;
253 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600254 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200255 };
256
257 gpio6: gpio@4805d000 {
258 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200259 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200260 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200261 ti,hwmods = "gpio6";
262 gpio-controller;
263 #gpio-cells = <2>;
264 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600265 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200266 };
267
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600268 gpmc: gpmc@50000000 {
269 compatible = "ti,omap4430-gpmc";
270 reg = <0x50000000 0x1000>;
271 #address-cells = <2>;
272 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200273 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600274 gpmc,num-cs = <8>;
275 gpmc,num-waitpins = <4>;
276 ti,hwmods = "gpmc";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530277 ti,no-idle-on-init;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600278 };
279
Benoit Cousson19bfb762012-02-16 11:55:27 +0100280 uart1: serial@4806a000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530281 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200282 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200283 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530284 ti,hwmods = "uart1";
285 clock-frequency = <48000000>;
286 };
287
Benoit Cousson19bfb762012-02-16 11:55:27 +0100288 uart2: serial@4806c000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530289 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200290 reg = <0x4806c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200291 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530292 ti,hwmods = "uart2";
293 clock-frequency = <48000000>;
294 };
295
Benoit Cousson19bfb762012-02-16 11:55:27 +0100296 uart3: serial@48020000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530297 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200298 reg = <0x48020000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200299 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530300 ti,hwmods = "uart3";
301 clock-frequency = <48000000>;
302 };
303
Benoit Cousson19bfb762012-02-16 11:55:27 +0100304 uart4: serial@4806e000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530305 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200306 reg = <0x4806e000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200307 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530308 ti,hwmods = "uart4";
309 clock-frequency = <48000000>;
310 };
Benoit Cousson58e778f2011-08-17 19:00:03 +0530311
Suman Anna04c7d922013-10-10 16:15:33 -0500312 hwspinlock: spinlock@4a0f6000 {
313 compatible = "ti,omap4-hwspinlock";
314 reg = <0x4a0f6000 0x1000>;
315 ti,hwmods = "spinlock";
316 };
317
Benoit Cousson58e778f2011-08-17 19:00:03 +0530318 i2c1: i2c@48070000 {
319 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200320 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200321 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530322 #address-cells = <1>;
323 #size-cells = <0>;
324 ti,hwmods = "i2c1";
325 };
326
327 i2c2: i2c@48072000 {
328 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200329 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200330 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530331 #address-cells = <1>;
332 #size-cells = <0>;
333 ti,hwmods = "i2c2";
334 };
335
336 i2c3: i2c@48060000 {
337 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200338 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200339 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530340 #address-cells = <1>;
341 #size-cells = <0>;
342 ti,hwmods = "i2c3";
343 };
344
345 i2c4: i2c@48350000 {
346 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200347 reg = <0x48350000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200348 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530349 #address-cells = <1>;
350 #size-cells = <0>;
351 ti,hwmods = "i2c4";
352 };
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100353
354 mcspi1: spi@48098000 {
355 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200356 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200357 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100358 #address-cells = <1>;
359 #size-cells = <0>;
360 ti,hwmods = "mcspi1";
361 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500362 dmas = <&sdma 35>,
363 <&sdma 36>,
364 <&sdma 37>,
365 <&sdma 38>,
366 <&sdma 39>,
367 <&sdma 40>,
368 <&sdma 41>,
369 <&sdma 42>;
370 dma-names = "tx0", "rx0", "tx1", "rx1",
371 "tx2", "rx2", "tx3", "rx3";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100372 };
373
374 mcspi2: spi@4809a000 {
375 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200376 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200377 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100378 #address-cells = <1>;
379 #size-cells = <0>;
380 ti,hwmods = "mcspi2";
381 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500382 dmas = <&sdma 43>,
383 <&sdma 44>,
384 <&sdma 45>,
385 <&sdma 46>;
386 dma-names = "tx0", "rx0", "tx1", "rx1";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100387 };
388
389 mcspi3: spi@480b8000 {
390 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200391 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200392 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100393 #address-cells = <1>;
394 #size-cells = <0>;
395 ti,hwmods = "mcspi3";
396 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500397 dmas = <&sdma 15>, <&sdma 16>;
398 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100399 };
400
401 mcspi4: spi@480ba000 {
402 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200403 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200404 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100405 #address-cells = <1>;
406 #size-cells = <0>;
407 ti,hwmods = "mcspi4";
408 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500409 dmas = <&sdma 70>, <&sdma 71>;
410 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100411 };
Rajendra Nayak74981762011-10-04 17:10:27 +0530412
413 mmc1: mmc@4809c000 {
414 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200415 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200416 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530417 ti,hwmods = "mmc1";
418 ti,dual-volt;
419 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500420 dmas = <&sdma 61>, <&sdma 62>;
421 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530422 };
423
424 mmc2: mmc@480b4000 {
425 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200426 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200427 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530428 ti,hwmods = "mmc2";
429 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500430 dmas = <&sdma 47>, <&sdma 48>;
431 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530432 };
433
434 mmc3: mmc@480ad000 {
435 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200436 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200437 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530438 ti,hwmods = "mmc3";
439 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500440 dmas = <&sdma 77>, <&sdma 78>;
441 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530442 };
443
444 mmc4: mmc@480d1000 {
445 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200446 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200447 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530448 ti,hwmods = "mmc4";
449 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500450 dmas = <&sdma 57>, <&sdma 58>;
451 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530452 };
453
454 mmc5: mmc@480d5000 {
455 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200456 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200457 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530458 ti,hwmods = "mmc5";
459 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500460 dmas = <&sdma 59>, <&sdma 60>;
461 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530462 };
Xiao Jiang94c30732012-06-01 12:44:14 +0800463
464 wdt2: wdt@4a314000 {
465 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
Benoit Cousson48420db2012-09-05 11:38:23 +0200466 reg = <0x4a314000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200467 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Xiao Jiang94c30732012-06-01 12:44:14 +0800468 ti,hwmods = "wd_timer2";
469 };
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300470
471 mcpdm: mcpdm@40132000 {
472 compatible = "ti,omap4-mcpdm";
473 reg = <0x40132000 0x7f>, /* MPU private access */
474 <0x49032000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300475 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200476 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300477 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100478 dmas = <&sdma 65>,
479 <&sdma 66>;
480 dma-names = "up_link", "dn_link";
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300481 };
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300482
483 dmic: dmic@4012e000 {
484 compatible = "ti,omap4-dmic";
485 reg = <0x4012e000 0x7f>, /* MPU private access */
486 <0x4902e000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300487 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200488 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300489 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100490 dmas = <&sdma 67>;
491 dma-names = "up_link";
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300492 };
Sourav Poddar61bc3542012-08-14 16:45:37 +0530493
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300494 mcbsp1: mcbsp@40122000 {
495 compatible = "ti,omap4-mcbsp";
496 reg = <0x40122000 0xff>, /* MPU private access */
497 <0x49022000 0xff>; /* L3 Interconnect */
498 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200499 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300500 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300501 ti,buffer-size = <128>;
502 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100503 dmas = <&sdma 33>,
504 <&sdma 34>;
505 dma-names = "tx", "rx";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300506 };
507
508 mcbsp2: mcbsp@40124000 {
509 compatible = "ti,omap4-mcbsp";
510 reg = <0x40124000 0xff>, /* MPU private access */
511 <0x49024000 0xff>; /* L3 Interconnect */
512 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200513 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300514 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300515 ti,buffer-size = <128>;
516 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100517 dmas = <&sdma 17>,
518 <&sdma 18>;
519 dma-names = "tx", "rx";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300520 };
521
522 mcbsp3: mcbsp@40126000 {
523 compatible = "ti,omap4-mcbsp";
524 reg = <0x40126000 0xff>, /* MPU private access */
525 <0x49026000 0xff>; /* L3 Interconnect */
526 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200527 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300528 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300529 ti,buffer-size = <128>;
530 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100531 dmas = <&sdma 19>,
532 <&sdma 20>;
533 dma-names = "tx", "rx";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300534 };
535
536 mcbsp4: mcbsp@48096000 {
537 compatible = "ti,omap4-mcbsp";
538 reg = <0x48096000 0xff>; /* L4 Interconnect */
539 reg-names = "mpu";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200540 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300541 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300542 ti,buffer-size = <128>;
543 ti,hwmods = "mcbsp4";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100544 dmas = <&sdma 31>,
545 <&sdma 32>;
546 dma-names = "tx", "rx";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300547 };
548
Sourav Poddar61bc3542012-08-14 16:45:37 +0530549 keypad: keypad@4a31c000 {
550 compatible = "ti,omap4-keypad";
Benoit Cousson48420db2012-09-05 11:38:23 +0200551 reg = <0x4a31c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200552 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson48420db2012-09-05 11:38:23 +0200553 reg-names = "mpu";
Sourav Poddar61bc3542012-08-14 16:45:37 +0530554 ti,hwmods = "kbd";
555 };
Aneesh V11c27062012-01-20 20:35:26 +0530556
557 emif1: emif@4c000000 {
558 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200559 reg = <0x4c000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200560 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530561 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530562 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530563 phy-type = <1>;
564 hw-caps-read-idle-ctrl;
565 hw-caps-ll-interface;
566 hw-caps-temp-alert;
567 };
568
569 emif2: emif@4d000000 {
570 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200571 reg = <0x4d000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200572 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530573 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530574 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530575 phy-type = <1>;
576 hw-caps-read-idle-ctrl;
577 hw-caps-ll-interface;
578 hw-caps-temp-alert;
579 };
Linus Torvalds8f446a72012-10-01 18:46:13 -0700580
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530581 ocp2scp@4a0ad000 {
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530582 compatible = "ti,omap-ocp2scp";
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530583 reg = <0x4a0ad000 0x1f>;
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530584 #address-cells = <1>;
585 #size-cells = <1>;
586 ranges;
587 ti,hwmods = "ocp2scp_usb_phy";
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530588 usb2_phy: usb2phy@4a0ad080 {
589 compatible = "ti,omap-usb2";
590 reg = <0x4a0ad080 0x58>;
Roger Quadros470019a2013-10-03 18:12:36 +0300591 ctrl-module = <&omap_control_usb2phy>;
Kishon Vijay Abraham I975d9632013-09-27 11:53:29 +0530592 #phy-cells = <0>;
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530593 };
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530594 };
Jon Hunterfab8ad02012-10-19 09:59:00 -0500595
596 timer1: timer@4a318000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500597 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500598 reg = <0x4a318000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200599 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500600 ti,hwmods = "timer1";
601 ti,timer-alwon;
602 };
603
604 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500605 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500606 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200607 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500608 ti,hwmods = "timer2";
609 };
610
611 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500612 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500613 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200614 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500615 ti,hwmods = "timer3";
616 };
617
618 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500619 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500620 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200621 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500622 ti,hwmods = "timer4";
623 };
624
Jon Hunterd03a93b2012-11-01 08:57:08 -0500625 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500626 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500627 reg = <0x40138000 0x80>,
628 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200629 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500630 ti,hwmods = "timer5";
631 ti,timer-dsp;
632 };
633
Jon Hunterd03a93b2012-11-01 08:57:08 -0500634 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500635 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500636 reg = <0x4013a000 0x80>,
637 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200638 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500639 ti,hwmods = "timer6";
640 ti,timer-dsp;
641 };
642
Jon Hunterd03a93b2012-11-01 08:57:08 -0500643 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500644 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500645 reg = <0x4013c000 0x80>,
646 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200647 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500648 ti,hwmods = "timer7";
649 ti,timer-dsp;
650 };
651
Jon Hunterd03a93b2012-11-01 08:57:08 -0500652 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500653 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500654 reg = <0x4013e000 0x80>,
655 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200656 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500657 ti,hwmods = "timer8";
658 ti,timer-pwm;
659 ti,timer-dsp;
660 };
661
662 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500663 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500664 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200665 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500666 ti,hwmods = "timer9";
667 ti,timer-pwm;
668 };
669
670 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500671 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500672 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200673 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500674 ti,hwmods = "timer10";
675 ti,timer-pwm;
676 };
677
678 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500679 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500680 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200681 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500682 ti,hwmods = "timer11";
683 ti,timer-pwm;
684 };
Roger Quadrosf17c8992013-03-20 17:44:58 +0200685
686 usbhstll: usbhstll@4a062000 {
687 compatible = "ti,usbhs-tll";
688 reg = <0x4a062000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200689 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200690 ti,hwmods = "usb_tll_hs";
691 };
692
693 usbhshost: usbhshost@4a064000 {
694 compatible = "ti,usbhs-host";
695 reg = <0x4a064000 0x800>;
696 ti,hwmods = "usb_host_hs";
697 #address-cells = <1>;
698 #size-cells = <1>;
699 ranges;
700
701 usbhsohci: ohci@4a064800 {
702 compatible = "ti,ohci-omap3", "usb-ohci";
703 reg = <0x4a064800 0x400>;
704 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200705 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200706 };
707
708 usbhsehci: ehci@4a064c00 {
709 compatible = "ti,ehci-omap", "usb-ehci";
710 reg = <0x4a064c00 0x400>;
711 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200712 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200713 };
714 };
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530715
Roger Quadros470019a2013-10-03 18:12:36 +0300716 omap_control_usb2phy: control-phy@4a002300 {
717 compatible = "ti,control-phy-usb2";
718 reg = <0x4a002300 0x4>;
719 reg-names = "power";
720 };
721
722 omap_control_usbotg: control-phy@4a00233c {
723 compatible = "ti,control-phy-otghs";
724 reg = <0x4a00233c 0x4>;
725 reg-names = "otghs_control";
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530726 };
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530727
728 usb_otg_hs: usb_otg_hs@4a0ab000 {
729 compatible = "ti,omap4-musb";
730 reg = <0x4a0ab000 0x7ff>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200731 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530732 interrupt-names = "mc", "dma";
733 ti,hwmods = "usb_otg_hs";
734 usb-phy = <&usb2_phy>;
Kishon Vijay Abraham I975d9632013-09-27 11:53:29 +0530735 phys = <&usb2_phy>;
736 phy-names = "usb2-phy";
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530737 multipoint = <1>;
738 num-eps = <16>;
739 ram-bits = <12>;
Roger Quadros470019a2013-10-03 18:12:36 +0300740 ctrl-module = <&omap_control_usbotg>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530741 };
Joel Fernandesdd6317d2013-07-11 18:20:05 -0500742
743 aes: aes@4b501000 {
744 compatible = "ti,omap4-aes";
745 ti,hwmods = "aes";
746 reg = <0x4b501000 0xa0>;
747 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
748 dmas = <&sdma 111>, <&sdma 110>;
749 dma-names = "tx", "rx";
750 };
Joel Fernandes806e9432013-09-24 15:23:33 -0500751
752 des: des@480a5000 {
753 compatible = "ti,omap4-des";
754 ti,hwmods = "des";
755 reg = <0x480a5000 0xa0>;
756 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
757 dmas = <&sdma 117>, <&sdma 116>;
758 dma-names = "tx", "rx";
759 };
Benoit Coussond9fda072011-08-09 17:15:17 +0200760 };
761};
Tero Kristo2488ff62013-07-18 12:42:02 +0300762
763/include/ "omap44xx-clocks.dtsi"