blob: addb287cacea9910708f9abf76464c53f85f0d75 [file] [log] [blame]
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001/*
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002 * Driver for Atmel AT91 / AT32 Serial ports
Andrew Victor1e6c9c22006-01-10 16:59:27 +00003 * Copyright (C) 2003 Rick Bronson
4 *
5 * Based on drivers/char/serial_sa1100.c, by Deep Blue Solutions Ltd.
6 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
7 *
Chip Coldwella6670612008-02-08 04:21:06 -08008 * DMA support added by Chip Coldwell.
9 *
Andrew Victor1e6c9c22006-01-10 16:59:27 +000010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 *
24 */
Andrew Victor1e6c9c22006-01-10 16:59:27 +000025#include <linux/tty.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
28#include <linux/init.h>
29#include <linux/serial.h>
Andrew Victorafefc412006-06-19 19:53:19 +010030#include <linux/clk.h>
Andrew Victor1e6c9c22006-01-10 16:59:27 +000031#include <linux/console.h>
32#include <linux/sysrq.h>
33#include <linux/tty_flip.h>
Andrew Victorafefc412006-06-19 19:53:19 +010034#include <linux/platform_device.h>
Nicolas Ferre5fbe46b2011-10-12 18:07:00 +020035#include <linux/of.h>
36#include <linux/of_device.h>
Linus Walleij354e57f2013-11-07 10:25:55 +010037#include <linux/of_gpio.h>
Chip Coldwella6670612008-02-08 04:21:06 -080038#include <linux/dma-mapping.h>
Vinod Koul6b997ba2014-10-16 12:59:06 +053039#include <linux/dmaengine.h>
Andrew Victor93a3ddc2007-02-08 11:31:22 +010040#include <linux/atmel_pdc.h>
Guennadi Liakhovetskifa3218d2008-01-29 15:43:13 +010041#include <linux/atmel_serial.h>
Claudio Scordinoe8faff72010-05-03 13:31:28 +010042#include <linux/uaccess.h>
Jean-Christophe PLAGNIOL-VILLARDbcd23602012-10-30 05:12:23 +080043#include <linux/platform_data/atmel.h>
Elen Song2e68c222013-07-22 16:30:30 +080044#include <linux/timer.h>
Linus Walleij354e57f2013-11-07 10:25:55 +010045#include <linux/gpio.h>
Richard Genoude0b0baa2014-05-13 20:20:44 +020046#include <linux/gpio/consumer.h>
47#include <linux/err.h>
Richard Genoudab5e4e42014-05-13 20:20:45 +020048#include <linux/irq.h>
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +010049#include <linux/suspend.h>
Andrew Victor1e6c9c22006-01-10 16:59:27 +000050
51#include <asm/io.h>
Peter Huewef7512e72010-06-29 19:35:39 +020052#include <asm/ioctls.h>
Andrew Victor1e6c9c22006-01-10 16:59:27 +000053
Chip Coldwella6670612008-02-08 04:21:06 -080054#define PDC_BUFFER_SIZE 512
55/* Revisit: We should calculate this based on the actual port settings */
56#define PDC_RX_TIMEOUT (3 * 10) /* 3 bytes */
57
Cyrille Pitchenb5199d42015-07-02 15:18:12 +020058/* The minium number of data FIFOs should be able to contain */
59#define ATMEL_MIN_FIFO_SIZE 8
60/*
61 * These two offsets are substracted from the RX FIFO size to define the RTS
62 * high and low thresholds
63 */
64#define ATMEL_RTS_HIGH_OFFSET 16
65#define ATMEL_RTS_LOW_OFFSET 20
66
Haavard Skinnemoen749c4e62006-10-04 16:02:02 +020067#if defined(CONFIG_SERIAL_ATMEL_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
Andrew Victor1e6c9c22006-01-10 16:59:27 +000068#define SUPPORT_SYSRQ
69#endif
70
71#include <linux/serial_core.h>
72
Richard Genoude0b0baa2014-05-13 20:20:44 +020073#include "serial_mctrl_gpio.h"
74
Claudio Scordinoe8faff72010-05-03 13:31:28 +010075static void atmel_start_rx(struct uart_port *port);
76static void atmel_stop_rx(struct uart_port *port);
77
Haavard Skinnemoen749c4e62006-10-04 16:02:02 +020078#ifdef CONFIG_SERIAL_ATMEL_TTYAT
Andrew Victor1e6c9c22006-01-10 16:59:27 +000079
80/* Use device name ttyAT, major 204 and minor 154-169. This is necessary if we
81 * should coexist with the 8250 driver, such as if we have an external 16C550
82 * UART. */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +020083#define SERIAL_ATMEL_MAJOR 204
Andrew Victor1e6c9c22006-01-10 16:59:27 +000084#define MINOR_START 154
Haavard Skinnemoen7192f922006-10-04 16:02:05 +020085#define ATMEL_DEVICENAME "ttyAT"
Andrew Victor1e6c9c22006-01-10 16:59:27 +000086
87#else
88
89/* Use device name ttyS, major 4, minor 64-68. This is the usual serial port
90 * name, but it is legally reserved for the 8250 driver. */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +020091#define SERIAL_ATMEL_MAJOR TTY_MAJOR
Andrew Victor1e6c9c22006-01-10 16:59:27 +000092#define MINOR_START 64
Haavard Skinnemoen7192f922006-10-04 16:02:05 +020093#define ATMEL_DEVICENAME "ttyS"
Andrew Victor1e6c9c22006-01-10 16:59:27 +000094
95#endif
96
Haavard Skinnemoen7192f922006-10-04 16:02:05 +020097#define ATMEL_ISR_PASS_LIMIT 256
Andrew Victor1e6c9c22006-01-10 16:59:27 +000098
Chip Coldwella6670612008-02-08 04:21:06 -080099struct atmel_dma_buffer {
100 unsigned char *buf;
101 dma_addr_t dma_addr;
102 unsigned int dma_size;
103 unsigned int ofs;
104};
105
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800106struct atmel_uart_char {
107 u16 status;
108 u16 ch;
109};
110
Ludovic Desroches637ba542016-06-17 12:05:48 +0200111/*
112 * Be careful, the real size of the ring buffer is
113 * sizeof(atmel_uart_char) * ATMEL_SERIAL_RINGSIZE. It means that ring buffer
114 * can contain up to 1024 characters in PIO mode and up to 4096 characters in
115 * DMA mode.
116 */
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800117#define ATMEL_SERIAL_RINGSIZE 1024
118
Andrew Victorafefc412006-06-19 19:53:19 +0100119/*
Alexandre Belloni9af92fb2015-09-10 11:29:03 +0200120 * at91: 6 USARTs and one DBGU port (SAM9260)
121 * avr32: 4
122 */
123#define ATMEL_MAX_UART 7
124
125/*
Andrew Victorafefc412006-06-19 19:53:19 +0100126 * We wrap our port structure around the generic uart_port.
127 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200128struct atmel_uart_port {
Andrew Victorafefc412006-06-19 19:53:19 +0100129 struct uart_port uart; /* uart */
130 struct clk *clk; /* uart clock */
Anti Sullinf05596d2008-09-22 13:57:54 -0700131 int may_wakeup; /* cached value of device_may_wakeup for times we need to disable it */
132 u32 backup_imr; /* IMR saved during suspend */
Haavard Skinnemoen9e6077b2007-07-15 23:40:36 -0700133 int break_active; /* break being received */
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800134
Elen Song34df42f2013-07-22 16:30:27 +0800135 bool use_dma_rx; /* enable DMA receiver */
Elen Song64e22eb2013-07-22 16:30:24 +0800136 bool use_pdc_rx; /* enable PDC receiver */
Chip Coldwella6670612008-02-08 04:21:06 -0800137 short pdc_rx_idx; /* current PDC RX buffer */
138 struct atmel_dma_buffer pdc_rx[2]; /* PDC receier */
139
Elen Song08f738b2013-07-22 16:30:26 +0800140 bool use_dma_tx; /* enable DMA transmitter */
Elen Song64e22eb2013-07-22 16:30:24 +0800141 bool use_pdc_tx; /* enable PDC transmitter */
Chip Coldwella6670612008-02-08 04:21:06 -0800142 struct atmel_dma_buffer pdc_tx; /* PDC transmitter */
143
Elen Song08f738b2013-07-22 16:30:26 +0800144 spinlock_t lock_tx; /* port lock */
Elen Song34df42f2013-07-22 16:30:27 +0800145 spinlock_t lock_rx; /* port lock */
Elen Song08f738b2013-07-22 16:30:26 +0800146 struct dma_chan *chan_tx;
Elen Song34df42f2013-07-22 16:30:27 +0800147 struct dma_chan *chan_rx;
Elen Song08f738b2013-07-22 16:30:26 +0800148 struct dma_async_tx_descriptor *desc_tx;
Elen Song34df42f2013-07-22 16:30:27 +0800149 struct dma_async_tx_descriptor *desc_rx;
Elen Song08f738b2013-07-22 16:30:26 +0800150 dma_cookie_t cookie_tx;
Elen Song34df42f2013-07-22 16:30:27 +0800151 dma_cookie_t cookie_rx;
Elen Song08f738b2013-07-22 16:30:26 +0800152 struct scatterlist sg_tx;
Elen Song34df42f2013-07-22 16:30:27 +0800153 struct scatterlist sg_rx;
Nicolas Ferre00e8e6582016-06-17 12:05:47 +0200154 struct tasklet_struct tasklet_rx;
155 struct tasklet_struct tasklet_tx;
Nicolas Ferre98f20822016-06-26 09:44:49 +0200156 atomic_t tasklet_shutdown;
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800157 unsigned int irq_status_prev;
Cyrille Pitchen5f258b32015-07-02 15:18:13 +0200158 unsigned int tx_len;
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800159
160 struct circ_buf rx_ring;
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100161
Richard Genoude0b0baa2014-05-13 20:20:44 +0200162 struct mctrl_gpios *gpios;
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100163 unsigned int tx_done_mask;
Cyrille Pitchenb5199d42015-07-02 15:18:12 +0200164 u32 fifo_size;
165 u32 rts_high;
166 u32 rts_low;
Richard Genoudab5e4e42014-05-13 20:20:45 +0200167 bool ms_irq_enabled;
Ludovic Desroches2958cce2016-02-22 15:18:55 +0100168 u32 rtor; /* address of receiver timeout register if it exists */
Ludovic Desroches5bf56352016-08-25 15:47:56 +0200169 bool has_frac_baudrate;
Nicolas Ferre4b769372016-01-26 11:26:14 +0100170 bool has_hw_timer;
171 struct timer_list uart_timer;
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +0100172
173 bool suspended;
174 unsigned int pending;
175 unsigned int pending_status;
176 spinlock_t lock_suspended;
177
Elen Songa930e522013-07-22 16:30:25 +0800178 int (*prepare_rx)(struct uart_port *port);
179 int (*prepare_tx)(struct uart_port *port);
180 void (*schedule_rx)(struct uart_port *port);
181 void (*schedule_tx)(struct uart_port *port);
182 void (*release_rx)(struct uart_port *port);
183 void (*release_tx)(struct uart_port *port);
Andrew Victorafefc412006-06-19 19:53:19 +0100184};
185
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200186static struct atmel_uart_port atmel_ports[ATMEL_MAX_UART];
Pawel Wieczorkiewicz503bded2013-02-20 17:26:20 +0100187static DECLARE_BITMAP(atmel_ports_in_use, ATMEL_MAX_UART);
Andrew Victorafefc412006-06-19 19:53:19 +0100188
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000189#ifdef SUPPORT_SYSRQ
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200190static struct console atmel_console;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000191#endif
192
Nicolas Ferre5fbe46b2011-10-12 18:07:00 +0200193#if defined(CONFIG_OF)
194static const struct of_device_id atmel_serial_dt_ids[] = {
195 { .compatible = "atmel,at91rm9200-usart" },
196 { .compatible = "atmel,at91sam9260-usart" },
197 { /* sentinel */ }
198};
Nicolas Ferre5fbe46b2011-10-12 18:07:00 +0200199#endif
200
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -0800201static inline struct atmel_uart_port *
202to_atmel_uart_port(struct uart_port *uart)
203{
204 return container_of(uart, struct atmel_uart_port, uart);
205}
206
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200207static inline u32 atmel_uart_readl(struct uart_port *port, u32 reg)
208{
209 return __raw_readl(port->membase + reg);
210}
211
212static inline void atmel_uart_writel(struct uart_port *port, u32 reg, u32 value)
213{
214 __raw_writel(value, port->membase + reg);
215}
216
Cyrille Pitchena6499432015-07-30 16:33:38 +0200217#ifdef CONFIG_AVR32
218
219/* AVR32 cannot handle 8 or 16bit I/O accesses but only 32bit I/O accesses */
220static inline u8 atmel_uart_read_char(struct uart_port *port)
Cyrille Pitchenb5199d42015-07-02 15:18:12 +0200221{
Cyrille Pitchena6499432015-07-30 16:33:38 +0200222 return __raw_readl(port->membase + ATMEL_US_RHR);
Cyrille Pitchenb5199d42015-07-02 15:18:12 +0200223}
224
Cyrille Pitchena6499432015-07-30 16:33:38 +0200225static inline void atmel_uart_write_char(struct uart_port *port, u8 value)
Cyrille Pitchenb5199d42015-07-02 15:18:12 +0200226{
Cyrille Pitchena6499432015-07-30 16:33:38 +0200227 __raw_writel(value, port->membase + ATMEL_US_THR);
Cyrille Pitchenb5199d42015-07-02 15:18:12 +0200228}
229
Cyrille Pitchena6499432015-07-30 16:33:38 +0200230#else
231
232static inline u8 atmel_uart_read_char(struct uart_port *port)
233{
234 return __raw_readb(port->membase + ATMEL_US_RHR);
235}
236
237static inline void atmel_uart_write_char(struct uart_port *port, u8 value)
238{
239 __raw_writeb(value, port->membase + ATMEL_US_THR);
240}
241
242#endif
243
Chip Coldwella6670612008-02-08 04:21:06 -0800244#ifdef CONFIG_SERIAL_ATMEL_PDC
Elen Song64e22eb2013-07-22 16:30:24 +0800245static bool atmel_use_pdc_rx(struct uart_port *port)
Chip Coldwella6670612008-02-08 04:21:06 -0800246{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -0800247 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Chip Coldwella6670612008-02-08 04:21:06 -0800248
Elen Song64e22eb2013-07-22 16:30:24 +0800249 return atmel_port->use_pdc_rx;
Chip Coldwella6670612008-02-08 04:21:06 -0800250}
251
Elen Song64e22eb2013-07-22 16:30:24 +0800252static bool atmel_use_pdc_tx(struct uart_port *port)
Chip Coldwella6670612008-02-08 04:21:06 -0800253{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -0800254 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Chip Coldwella6670612008-02-08 04:21:06 -0800255
Elen Song64e22eb2013-07-22 16:30:24 +0800256 return atmel_port->use_pdc_tx;
Chip Coldwella6670612008-02-08 04:21:06 -0800257}
258#else
Elen Song64e22eb2013-07-22 16:30:24 +0800259static bool atmel_use_pdc_rx(struct uart_port *port)
Chip Coldwella6670612008-02-08 04:21:06 -0800260{
261 return false;
262}
263
Elen Song64e22eb2013-07-22 16:30:24 +0800264static bool atmel_use_pdc_tx(struct uart_port *port)
Chip Coldwella6670612008-02-08 04:21:06 -0800265{
266 return false;
267}
268#endif
269
Elen Song08f738b2013-07-22 16:30:26 +0800270static bool atmel_use_dma_tx(struct uart_port *port)
271{
272 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
273
274 return atmel_port->use_dma_tx;
275}
276
Elen Song34df42f2013-07-22 16:30:27 +0800277static bool atmel_use_dma_rx(struct uart_port *port)
278{
279 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
280
281 return atmel_port->use_dma_rx;
282}
283
Alexandre Belloni5be605a2016-04-12 14:51:40 +0200284static bool atmel_use_fifo(struct uart_port *port)
285{
286 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
287
288 return atmel_port->fifo_size;
289}
290
Nicolas Ferre98f20822016-06-26 09:44:49 +0200291static void atmel_tasklet_schedule(struct atmel_uart_port *atmel_port,
292 struct tasklet_struct *t)
293{
294 if (!atomic_read(&atmel_port->tasklet_shutdown))
295 tasklet_schedule(t);
296}
297
Richard Genoude0b0baa2014-05-13 20:20:44 +0200298static unsigned int atmel_get_lines_status(struct uart_port *port)
299{
300 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
301 unsigned int status, ret = 0;
302
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200303 status = atmel_uart_readl(port, ATMEL_US_CSR);
Richard Genoude0b0baa2014-05-13 20:20:44 +0200304
305 mctrl_gpio_get(atmel_port->gpios, &ret);
306
307 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(atmel_port->gpios,
308 UART_GPIO_CTS))) {
309 if (ret & TIOCM_CTS)
310 status &= ~ATMEL_US_CTS;
311 else
312 status |= ATMEL_US_CTS;
313 }
314
315 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(atmel_port->gpios,
316 UART_GPIO_DSR))) {
317 if (ret & TIOCM_DSR)
318 status &= ~ATMEL_US_DSR;
319 else
320 status |= ATMEL_US_DSR;
321 }
322
323 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(atmel_port->gpios,
324 UART_GPIO_RI))) {
325 if (ret & TIOCM_RI)
326 status &= ~ATMEL_US_RI;
327 else
328 status |= ATMEL_US_RI;
329 }
330
331 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(atmel_port->gpios,
332 UART_GPIO_DCD))) {
333 if (ret & TIOCM_CD)
334 status &= ~ATMEL_US_DCD;
335 else
336 status |= ATMEL_US_DCD;
337 }
338
339 return status;
340}
341
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100342/* Enable or disable the rs485 support */
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +0100343static int atmel_config_rs485(struct uart_port *port,
344 struct serial_rs485 *rs485conf)
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100345{
346 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
347 unsigned int mode;
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100348
349 /* Disable interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200350 atmel_uart_writel(port, ATMEL_US_IDR, atmel_port->tx_done_mask);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100351
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200352 mode = atmel_uart_readl(port, ATMEL_US_MR);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100353
354 /* Resetting serial mode to RS232 (0x0) */
355 mode &= ~ATMEL_US_USMODE;
356
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +0100357 port->rs485 = *rs485conf;
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100358
359 if (rs485conf->flags & SER_RS485_ENABLED) {
360 dev_dbg(port->dev, "Setting UART to RS485\n");
361 atmel_port->tx_done_mask = ATMEL_US_TXEMPTY;
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200362 atmel_uart_writel(port, ATMEL_US_TTGR,
363 rs485conf->delay_rts_after_send);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100364 mode |= ATMEL_US_USMODE_RS485;
365 } else {
366 dev_dbg(port->dev, "Setting UART to RS232\n");
Elen Song64e22eb2013-07-22 16:30:24 +0800367 if (atmel_use_pdc_tx(port))
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100368 atmel_port->tx_done_mask = ATMEL_US_ENDTX |
369 ATMEL_US_TXBUFE;
370 else
371 atmel_port->tx_done_mask = ATMEL_US_TXRDY;
372 }
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200373 atmel_uart_writel(port, ATMEL_US_MR, mode);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100374
375 /* Enable interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200376 atmel_uart_writel(port, ATMEL_US_IER, atmel_port->tx_done_mask);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100377
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +0100378 return 0;
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100379}
380
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000381/*
382 * Return TIOCSER_TEMT when transmitter FIFO and Shift register is empty.
383 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200384static u_int atmel_tx_empty(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000385{
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200386 return (atmel_uart_readl(port, ATMEL_US_CSR) & ATMEL_US_TXEMPTY) ?
387 TIOCSER_TEMT :
388 0;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000389}
390
391/*
392 * Set state of the modem control output lines
393 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200394static void atmel_set_mctrl(struct uart_port *port, u_int mctrl)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000395{
396 unsigned int control = 0;
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200397 unsigned int mode = atmel_uart_readl(port, ATMEL_US_MR);
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +0100398 unsigned int rts_paused, rts_ready;
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100399 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000400
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +0100401 /* override mode to RS485 if needed, otherwise keep the current mode */
402 if (port->rs485.flags & SER_RS485_ENABLED) {
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200403 atmel_uart_writel(port, ATMEL_US_TTGR,
404 port->rs485.delay_rts_after_send);
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +0100405 mode &= ~ATMEL_US_USMODE;
406 mode |= ATMEL_US_USMODE_RS485;
407 }
408
409 /* set the RTS line state according to the mode */
410 if ((mode & ATMEL_US_USMODE) == ATMEL_US_USMODE_HWHS) {
411 /* force RTS line to high level */
412 rts_paused = ATMEL_US_RTSEN;
413
414 /* give the control of the RTS line back to the hardware */
415 rts_ready = ATMEL_US_RTSDIS;
416 } else {
417 /* force RTS line to high level */
418 rts_paused = ATMEL_US_RTSDIS;
419
420 /* force RTS line to low level */
421 rts_ready = ATMEL_US_RTSEN;
422 }
423
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000424 if (mctrl & TIOCM_RTS)
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +0100425 control |= rts_ready;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000426 else
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +0100427 control |= rts_paused;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000428
429 if (mctrl & TIOCM_DTR)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200430 control |= ATMEL_US_DTREN;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000431 else
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200432 control |= ATMEL_US_DTRDIS;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000433
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200434 atmel_uart_writel(port, ATMEL_US_CR, control);
Andrew Victorafefc412006-06-19 19:53:19 +0100435
Richard Genoude0b0baa2014-05-13 20:20:44 +0200436 mctrl_gpio_set(atmel_port->gpios, mctrl);
437
Andrew Victorafefc412006-06-19 19:53:19 +0100438 /* Local loopback mode? */
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +0100439 mode &= ~ATMEL_US_CHMODE;
Andrew Victorafefc412006-06-19 19:53:19 +0100440 if (mctrl & TIOCM_LOOP)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200441 mode |= ATMEL_US_CHMODE_LOC_LOOP;
Andrew Victorafefc412006-06-19 19:53:19 +0100442 else
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200443 mode |= ATMEL_US_CHMODE_NORMAL;
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100444
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200445 atmel_uart_writel(port, ATMEL_US_MR, mode);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000446}
447
448/*
449 * Get state of the modem control input lines
450 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200451static u_int atmel_get_mctrl(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000452{
Richard Genoude0b0baa2014-05-13 20:20:44 +0200453 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
454 unsigned int ret = 0, status;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000455
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200456 status = atmel_uart_readl(port, ATMEL_US_CSR);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000457
458 /*
459 * The control signals are active low.
460 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200461 if (!(status & ATMEL_US_DCD))
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000462 ret |= TIOCM_CD;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200463 if (!(status & ATMEL_US_CTS))
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000464 ret |= TIOCM_CTS;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200465 if (!(status & ATMEL_US_DSR))
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000466 ret |= TIOCM_DSR;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200467 if (!(status & ATMEL_US_RI))
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000468 ret |= TIOCM_RI;
469
Richard Genoude0b0baa2014-05-13 20:20:44 +0200470 return mctrl_gpio_get(atmel_port->gpios, &ret);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000471}
472
473/*
474 * Stop transmitting.
475 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200476static void atmel_stop_tx(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000477{
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100478 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
479
Elen Song64e22eb2013-07-22 16:30:24 +0800480 if (atmel_use_pdc_tx(port)) {
Chip Coldwella6670612008-02-08 04:21:06 -0800481 /* disable PDC transmit */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200482 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTDIS);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100483 }
Richard Genoudba04d862016-12-13 17:27:56 +0100484
485 /*
486 * Disable the transmitter.
487 * This is mandatory when DMA is used, otherwise the DMA buffer
488 * is fully transmitted.
489 */
490 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXDIS);
491
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100492 /* Disable interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200493 atmel_uart_writel(port, ATMEL_US_IDR, atmel_port->tx_done_mask);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100494
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +0100495 if ((port->rs485.flags & SER_RS485_ENABLED) &&
496 !(port->rs485.flags & SER_RS485_RX_DURING_TX))
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100497 atmel_start_rx(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000498}
499
500/*
501 * Start transmitting.
502 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200503static void atmel_start_tx(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000504{
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100505 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
506
Alexandre Belloni0058f082016-05-28 00:54:08 +0200507 if (atmel_use_pdc_tx(port) && (atmel_uart_readl(port, ATMEL_PDC_PTSR)
508 & ATMEL_PDC_TXTEN))
509 /* The transmitter is already running. Yes, we
510 really need this.*/
511 return;
Chip Coldwella6670612008-02-08 04:21:06 -0800512
Alexandre Belloni0058f082016-05-28 00:54:08 +0200513 if (atmel_use_pdc_tx(port) || atmel_use_dma_tx(port))
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +0100514 if ((port->rs485.flags & SER_RS485_ENABLED) &&
515 !(port->rs485.flags & SER_RS485_RX_DURING_TX))
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100516 atmel_stop_rx(port);
517
Alexandre Belloni0058f082016-05-28 00:54:08 +0200518 if (atmel_use_pdc_tx(port))
Chip Coldwella6670612008-02-08 04:21:06 -0800519 /* re-enable PDC transmit */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200520 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
Alexandre Belloni0058f082016-05-28 00:54:08 +0200521
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100522 /* Enable interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200523 atmel_uart_writel(port, ATMEL_US_IER, atmel_port->tx_done_mask);
Richard Genoudba04d862016-12-13 17:27:56 +0100524
525 /* re-enable the transmitter */
526 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXEN);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100527}
528
529/*
530 * start receiving - port is in process of being opened.
531 */
532static void atmel_start_rx(struct uart_port *port)
533{
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200534 /* reset status and receiver */
535 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100536
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200537 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RXEN);
Siftar, Gabe57c36862012-03-29 15:40:05 +0200538
Elen Song64e22eb2013-07-22 16:30:24 +0800539 if (atmel_use_pdc_rx(port)) {
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100540 /* enable PDC controller */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200541 atmel_uart_writel(port, ATMEL_US_IER,
542 ATMEL_US_ENDRX | ATMEL_US_TIMEOUT |
543 port->read_status_mask);
544 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100545 } else {
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200546 atmel_uart_writel(port, ATMEL_US_IER, ATMEL_US_RXRDY);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100547 }
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000548}
549
550/*
551 * Stop receiving - port is in process of being closed.
552 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200553static void atmel_stop_rx(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000554{
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200555 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RXDIS);
Siftar, Gabe57c36862012-03-29 15:40:05 +0200556
Elen Song64e22eb2013-07-22 16:30:24 +0800557 if (atmel_use_pdc_rx(port)) {
Chip Coldwella6670612008-02-08 04:21:06 -0800558 /* disable PDC receive */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200559 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS);
560 atmel_uart_writel(port, ATMEL_US_IDR,
561 ATMEL_US_ENDRX | ATMEL_US_TIMEOUT |
562 port->read_status_mask);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100563 } else {
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200564 atmel_uart_writel(port, ATMEL_US_IDR, ATMEL_US_RXRDY);
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100565 }
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000566}
567
568/*
569 * Enable modem status interrupts
570 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200571static void atmel_enable_ms(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000572{
Richard Genoudab5e4e42014-05-13 20:20:45 +0200573 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
574 uint32_t ier = 0;
575
576 /*
577 * Interrupt should not be enabled twice
578 */
579 if (atmel_port->ms_irq_enabled)
580 return;
581
582 atmel_port->ms_irq_enabled = true;
583
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200584 if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_CTS))
Richard Genoudab5e4e42014-05-13 20:20:45 +0200585 ier |= ATMEL_US_CTSIC;
586
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200587 if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_DSR))
Richard Genoudab5e4e42014-05-13 20:20:45 +0200588 ier |= ATMEL_US_DSRIC;
589
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200590 if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_RI))
Richard Genoudab5e4e42014-05-13 20:20:45 +0200591 ier |= ATMEL_US_RIIC;
592
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200593 if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_DCD))
Richard Genoudab5e4e42014-05-13 20:20:45 +0200594 ier |= ATMEL_US_DCDIC;
595
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200596 atmel_uart_writel(port, ATMEL_US_IER, ier);
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200597
598 mctrl_gpio_enable_ms(atmel_port->gpios);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000599}
600
601/*
Richard Genoud35b675b2014-09-03 18:09:26 +0200602 * Disable modem status interrupts
603 */
604static void atmel_disable_ms(struct uart_port *port)
605{
606 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
607 uint32_t idr = 0;
608
609 /*
610 * Interrupt should not be disabled twice
611 */
612 if (!atmel_port->ms_irq_enabled)
613 return;
614
615 atmel_port->ms_irq_enabled = false;
616
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200617 mctrl_gpio_disable_ms(atmel_port->gpios);
618
619 if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_CTS))
Richard Genoud35b675b2014-09-03 18:09:26 +0200620 idr |= ATMEL_US_CTSIC;
621
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200622 if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_DSR))
Richard Genoud35b675b2014-09-03 18:09:26 +0200623 idr |= ATMEL_US_DSRIC;
624
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200625 if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_RI))
Richard Genoud35b675b2014-09-03 18:09:26 +0200626 idr |= ATMEL_US_RIIC;
627
Uwe Kleine-König18dfef92015-10-18 21:34:45 +0200628 if (!mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_DCD))
Richard Genoud35b675b2014-09-03 18:09:26 +0200629 idr |= ATMEL_US_DCDIC;
630
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200631 atmel_uart_writel(port, ATMEL_US_IDR, idr);
Richard Genoud35b675b2014-09-03 18:09:26 +0200632}
633
634/*
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000635 * Control the transmission of a break signal
636 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200637static void atmel_break_ctl(struct uart_port *port, int break_state)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000638{
639 if (break_state != 0)
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200640 /* start break */
641 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STTBRK);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000642 else
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200643 /* stop break */
644 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STPBRK);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000645}
646
647/*
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800648 * Stores the incoming character in the ring buffer
649 */
650static void
651atmel_buffer_rx_char(struct uart_port *port, unsigned int status,
652 unsigned int ch)
653{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -0800654 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800655 struct circ_buf *ring = &atmel_port->rx_ring;
656 struct atmel_uart_char *c;
657
658 if (!CIRC_SPACE(ring->head, ring->tail, ATMEL_SERIAL_RINGSIZE))
659 /* Buffer overflow, ignore char */
660 return;
661
662 c = &((struct atmel_uart_char *)ring->buf)[ring->head];
663 c->status = status;
664 c->ch = ch;
665
666 /* Make sure the character is stored before we update head. */
667 smp_wmb();
668
669 ring->head = (ring->head + 1) & (ATMEL_SERIAL_RINGSIZE - 1);
670}
671
672/*
Chip Coldwella6670612008-02-08 04:21:06 -0800673 * Deal with parity, framing and overrun errors.
674 */
675static void atmel_pdc_rxerr(struct uart_port *port, unsigned int status)
676{
677 /* clear error */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200678 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA);
Chip Coldwella6670612008-02-08 04:21:06 -0800679
680 if (status & ATMEL_US_RXBRK) {
681 /* ignore side-effect */
682 status &= ~(ATMEL_US_PARE | ATMEL_US_FRAME);
683 port->icount.brk++;
684 }
685 if (status & ATMEL_US_PARE)
686 port->icount.parity++;
687 if (status & ATMEL_US_FRAME)
688 port->icount.frame++;
689 if (status & ATMEL_US_OVRE)
690 port->icount.overrun++;
691}
692
693/*
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000694 * Characters received (called from interrupt handler)
695 */
David Howells7d12e782006-10-05 14:55:46 +0100696static void atmel_rx_chars(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000697{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -0800698 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800699 unsigned int status, ch;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000700
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200701 status = atmel_uart_readl(port, ATMEL_US_CSR);
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200702 while (status & ATMEL_US_RXRDY) {
Cyrille Pitchena6499432015-07-30 16:33:38 +0200703 ch = atmel_uart_read_char(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000704
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000705 /*
706 * note that the error handling code is
707 * out of the main execution path
708 */
Haavard Skinnemoen9e6077b2007-07-15 23:40:36 -0700709 if (unlikely(status & (ATMEL_US_PARE | ATMEL_US_FRAME
710 | ATMEL_US_OVRE | ATMEL_US_RXBRK)
711 || atmel_port->break_active)) {
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800712
Remy Bohmerb843aa22008-02-08 04:21:01 -0800713 /* clear error */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200714 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800715
Haavard Skinnemoen9e6077b2007-07-15 23:40:36 -0700716 if (status & ATMEL_US_RXBRK
717 && !atmel_port->break_active) {
Haavard Skinnemoen9e6077b2007-07-15 23:40:36 -0700718 atmel_port->break_active = 1;
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200719 atmel_uart_writel(port, ATMEL_US_IER,
720 ATMEL_US_RXBRK);
Haavard Skinnemoen9e6077b2007-07-15 23:40:36 -0700721 } else {
722 /*
723 * This is either the end-of-break
724 * condition or we've received at
725 * least one character without RXBRK
726 * being set. In both cases, the next
727 * RXBRK will indicate start-of-break.
728 */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200729 atmel_uart_writel(port, ATMEL_US_IDR,
730 ATMEL_US_RXBRK);
Haavard Skinnemoen9e6077b2007-07-15 23:40:36 -0700731 status &= ~ATMEL_US_RXBRK;
732 atmel_port->break_active = 0;
Andrew Victorafefc412006-06-19 19:53:19 +0100733 }
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000734 }
735
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800736 atmel_buffer_rx_char(port, status, ch);
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200737 status = atmel_uart_readl(port, ATMEL_US_CSR);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000738 }
739
Nicolas Ferre98f20822016-06-26 09:44:49 +0200740 atmel_tasklet_schedule(atmel_port, &atmel_port->tasklet_rx);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000741}
742
743/*
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800744 * Transmit characters (called from tasklet with TXRDY interrupt
745 * disabled)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000746 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +0200747static void atmel_tx_chars(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000748{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700749 struct circ_buf *xmit = &port->state->xmit;
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100750 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000751
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200752 if (port->x_char &&
753 (atmel_uart_readl(port, ATMEL_US_CSR) & atmel_port->tx_done_mask)) {
Cyrille Pitchena6499432015-07-30 16:33:38 +0200754 atmel_uart_write_char(port, port->x_char);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000755 port->icount.tx++;
756 port->x_char = 0;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000757 }
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800758 if (uart_circ_empty(xmit) || uart_tx_stopped(port))
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000759 return;
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000760
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200761 while (atmel_uart_readl(port, ATMEL_US_CSR) &
762 atmel_port->tx_done_mask) {
Cyrille Pitchena6499432015-07-30 16:33:38 +0200763 atmel_uart_write_char(port, xmit->buf[xmit->tail]);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000764 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
765 port->icount.tx++;
766 if (uart_circ_empty(xmit))
767 break;
768 }
769
770 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
771 uart_write_wakeup(port);
772
Remy Bohmer1ecc26b2008-02-08 04:21:05 -0800773 if (!uart_circ_empty(xmit))
Claudio Scordinoe8faff72010-05-03 13:31:28 +0100774 /* Enable interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +0200775 atmel_uart_writel(port, ATMEL_US_IER,
776 atmel_port->tx_done_mask);
Andrew Victor1e6c9c22006-01-10 16:59:27 +0000777}
778
Elen Song08f738b2013-07-22 16:30:26 +0800779static void atmel_complete_tx_dma(void *arg)
780{
781 struct atmel_uart_port *atmel_port = arg;
782 struct uart_port *port = &atmel_port->uart;
783 struct circ_buf *xmit = &port->state->xmit;
784 struct dma_chan *chan = atmel_port->chan_tx;
785 unsigned long flags;
786
787 spin_lock_irqsave(&port->lock, flags);
788
789 if (chan)
790 dmaengine_terminate_all(chan);
Cyrille Pitchen5f258b32015-07-02 15:18:13 +0200791 xmit->tail += atmel_port->tx_len;
Elen Song08f738b2013-07-22 16:30:26 +0800792 xmit->tail &= UART_XMIT_SIZE - 1;
793
Cyrille Pitchen5f258b32015-07-02 15:18:13 +0200794 port->icount.tx += atmel_port->tx_len;
Elen Song08f738b2013-07-22 16:30:26 +0800795
796 spin_lock_irq(&atmel_port->lock_tx);
797 async_tx_ack(atmel_port->desc_tx);
798 atmel_port->cookie_tx = -EINVAL;
799 atmel_port->desc_tx = NULL;
800 spin_unlock_irq(&atmel_port->lock_tx);
801
802 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
803 uart_write_wakeup(port);
804
Cyrille Pitchen1842dc22014-12-09 14:31:36 +0100805 /*
806 * xmit is a circular buffer so, if we have just send data from
807 * xmit->tail to the end of xmit->buf, now we have to transmit the
808 * remaining data from the beginning of xmit->buf to xmit->head.
809 */
Elen Song08f738b2013-07-22 16:30:26 +0800810 if (!uart_circ_empty(xmit))
Nicolas Ferre98f20822016-06-26 09:44:49 +0200811 atmel_tasklet_schedule(atmel_port, &atmel_port->tasklet_tx);
Richard Genoud2d789bd2016-12-06 13:05:33 +0100812 else if ((port->rs485.flags & SER_RS485_ENABLED) &&
813 !(port->rs485.flags & SER_RS485_RX_DURING_TX)) {
814 /* DMA done, stop TX, start RX for RS485 */
815 atmel_start_rx(port);
816 }
Elen Song08f738b2013-07-22 16:30:26 +0800817
818 spin_unlock_irqrestore(&port->lock, flags);
819}
820
821static void atmel_release_tx_dma(struct uart_port *port)
822{
823 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
824 struct dma_chan *chan = atmel_port->chan_tx;
825
826 if (chan) {
827 dmaengine_terminate_all(chan);
828 dma_release_channel(chan);
829 dma_unmap_sg(port->dev, &atmel_port->sg_tx, 1,
Wolfram Sang48479142014-07-21 11:42:04 +0200830 DMA_TO_DEVICE);
Elen Song08f738b2013-07-22 16:30:26 +0800831 }
832
833 atmel_port->desc_tx = NULL;
834 atmel_port->chan_tx = NULL;
835 atmel_port->cookie_tx = -EINVAL;
836}
837
838/*
839 * Called from tasklet with TXRDY interrupt is disabled.
840 */
841static void atmel_tx_dma(struct uart_port *port)
842{
843 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
844 struct circ_buf *xmit = &port->state->xmit;
845 struct dma_chan *chan = atmel_port->chan_tx;
846 struct dma_async_tx_descriptor *desc;
Cyrille Pitchen5f258b32015-07-02 15:18:13 +0200847 struct scatterlist sgl[2], *sg, *sg_tx = &atmel_port->sg_tx;
848 unsigned int tx_len, part1_len, part2_len, sg_len;
849 dma_addr_t phys_addr;
Elen Song08f738b2013-07-22 16:30:26 +0800850
851 /* Make sure we have an idle channel */
852 if (atmel_port->desc_tx != NULL)
853 return;
854
855 if (!uart_circ_empty(xmit) && !uart_tx_stopped(port)) {
856 /*
857 * DMA is idle now.
858 * Port xmit buffer is already mapped,
859 * and it is one page... Just adjust
860 * offsets and lengths. Since it is a circular buffer,
861 * we have to transmit till the end, and then the rest.
862 * Take the port lock to get a
863 * consistent xmit buffer state.
864 */
Cyrille Pitchen5f258b32015-07-02 15:18:13 +0200865 tx_len = CIRC_CNT_TO_END(xmit->head,
866 xmit->tail,
867 UART_XMIT_SIZE);
868
869 if (atmel_port->fifo_size) {
870 /* multi data mode */
871 part1_len = (tx_len & ~0x3); /* DWORD access */
872 part2_len = (tx_len & 0x3); /* BYTE access */
873 } else {
874 /* single data (legacy) mode */
875 part1_len = 0;
876 part2_len = tx_len; /* BYTE access only */
877 }
878
879 sg_init_table(sgl, 2);
880 sg_len = 0;
881 phys_addr = sg_dma_address(sg_tx) + xmit->tail;
882 if (part1_len) {
883 sg = &sgl[sg_len++];
884 sg_dma_address(sg) = phys_addr;
885 sg_dma_len(sg) = part1_len;
886
887 phys_addr += part1_len;
888 }
889
890 if (part2_len) {
891 sg = &sgl[sg_len++];
892 sg_dma_address(sg) = phys_addr;
893 sg_dma_len(sg) = part2_len;
894 }
895
896 /*
897 * save tx_len so atmel_complete_tx_dma() will increase
898 * xmit->tail correctly
899 */
900 atmel_port->tx_len = tx_len;
Elen Song08f738b2013-07-22 16:30:26 +0800901
902 desc = dmaengine_prep_slave_sg(chan,
Cyrille Pitchen5f258b32015-07-02 15:18:13 +0200903 sgl,
904 sg_len,
Cyrille Pitchen1842dc22014-12-09 14:31:36 +0100905 DMA_MEM_TO_DEV,
906 DMA_PREP_INTERRUPT |
907 DMA_CTRL_ACK);
Elen Song08f738b2013-07-22 16:30:26 +0800908 if (!desc) {
909 dev_err(port->dev, "Failed to send via dma!\n");
910 return;
911 }
912
Cyrille Pitchen5f258b32015-07-02 15:18:13 +0200913 dma_sync_sg_for_device(port->dev, sg_tx, 1, DMA_TO_DEVICE);
Elen Song08f738b2013-07-22 16:30:26 +0800914
915 atmel_port->desc_tx = desc;
916 desc->callback = atmel_complete_tx_dma;
917 desc->callback_param = atmel_port;
918 atmel_port->cookie_tx = dmaengine_submit(desc);
Elen Song08f738b2013-07-22 16:30:26 +0800919 }
920
921 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
922 uart_write_wakeup(port);
923}
924
925static int atmel_prepare_tx_dma(struct uart_port *port)
926{
927 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
928 dma_cap_mask_t mask;
929 struct dma_slave_config config;
930 int ret, nent;
931
932 dma_cap_zero(mask);
933 dma_cap_set(DMA_SLAVE, mask);
934
935 atmel_port->chan_tx = dma_request_slave_channel(port->dev, "tx");
936 if (atmel_port->chan_tx == NULL)
937 goto chan_err;
938 dev_info(port->dev, "using %s for tx DMA transfers\n",
939 dma_chan_name(atmel_port->chan_tx));
940
941 spin_lock_init(&atmel_port->lock_tx);
942 sg_init_table(&atmel_port->sg_tx, 1);
943 /* UART circular tx buffer is an aligned page. */
Leilei Zhao2c277052015-02-27 16:07:14 +0800944 BUG_ON(!PAGE_ALIGNED(port->state->xmit.buf));
Elen Song08f738b2013-07-22 16:30:26 +0800945 sg_set_page(&atmel_port->sg_tx,
946 virt_to_page(port->state->xmit.buf),
947 UART_XMIT_SIZE,
Uwe Kleine-Königc8d1f022015-09-30 10:19:38 +0200948 (unsigned long)port->state->xmit.buf & ~PAGE_MASK);
Elen Song08f738b2013-07-22 16:30:26 +0800949 nent = dma_map_sg(port->dev,
950 &atmel_port->sg_tx,
951 1,
Wolfram Sang48479142014-07-21 11:42:04 +0200952 DMA_TO_DEVICE);
Elen Song08f738b2013-07-22 16:30:26 +0800953
954 if (!nent) {
955 dev_dbg(port->dev, "need to release resource of dma\n");
956 goto chan_err;
957 } else {
Uwe Kleine-Königc8d1f022015-09-30 10:19:38 +0200958 dev_dbg(port->dev, "%s: mapped %d@%p to %pad\n", __func__,
Elen Song08f738b2013-07-22 16:30:26 +0800959 sg_dma_len(&atmel_port->sg_tx),
960 port->state->xmit.buf,
Uwe Kleine-Königc8d1f022015-09-30 10:19:38 +0200961 &sg_dma_address(&atmel_port->sg_tx));
Elen Song08f738b2013-07-22 16:30:26 +0800962 }
963
964 /* Configure the slave DMA */
965 memset(&config, 0, sizeof(config));
966 config.direction = DMA_MEM_TO_DEV;
Cyrille Pitchen5f258b32015-07-02 15:18:13 +0200967 config.dst_addr_width = (atmel_port->fifo_size) ?
968 DMA_SLAVE_BUSWIDTH_4_BYTES :
969 DMA_SLAVE_BUSWIDTH_1_BYTE;
Elen Song08f738b2013-07-22 16:30:26 +0800970 config.dst_addr = port->mapbase + ATMEL_US_THR;
Ludovic Desrochesa8d4e012015-04-16 16:58:12 +0200971 config.dst_maxburst = 1;
Elen Song08f738b2013-07-22 16:30:26 +0800972
Maxime Ripard5483c102014-10-22 17:43:16 +0200973 ret = dmaengine_slave_config(atmel_port->chan_tx,
974 &config);
Elen Song08f738b2013-07-22 16:30:26 +0800975 if (ret) {
976 dev_err(port->dev, "DMA tx slave configuration failed\n");
977 goto chan_err;
978 }
979
980 return 0;
981
982chan_err:
983 dev_err(port->dev, "TX channel not available, switch to pio\n");
984 atmel_port->use_dma_tx = 0;
985 if (atmel_port->chan_tx)
986 atmel_release_tx_dma(port);
987 return -EINVAL;
988}
989
Elen Song34df42f2013-07-22 16:30:27 +0800990static void atmel_complete_rx_dma(void *arg)
991{
992 struct uart_port *port = arg;
993 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
994
Nicolas Ferre98f20822016-06-26 09:44:49 +0200995 atmel_tasklet_schedule(atmel_port, &atmel_port->tasklet_rx);
Elen Song34df42f2013-07-22 16:30:27 +0800996}
997
998static void atmel_release_rx_dma(struct uart_port *port)
999{
1000 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1001 struct dma_chan *chan = atmel_port->chan_rx;
1002
1003 if (chan) {
1004 dmaengine_terminate_all(chan);
1005 dma_release_channel(chan);
1006 dma_unmap_sg(port->dev, &atmel_port->sg_rx, 1,
Wolfram Sang48479142014-07-21 11:42:04 +02001007 DMA_FROM_DEVICE);
Elen Song34df42f2013-07-22 16:30:27 +08001008 }
1009
1010 atmel_port->desc_rx = NULL;
1011 atmel_port->chan_rx = NULL;
1012 atmel_port->cookie_rx = -EINVAL;
1013}
1014
1015static void atmel_rx_from_dma(struct uart_port *port)
1016{
1017 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Cyrille Pitchen66f37aa2014-10-20 19:12:20 +02001018 struct tty_port *tport = &port->state->port;
Elen Song34df42f2013-07-22 16:30:27 +08001019 struct circ_buf *ring = &atmel_port->rx_ring;
1020 struct dma_chan *chan = atmel_port->chan_rx;
1021 struct dma_tx_state state;
1022 enum dma_status dmastat;
Cyrille Pitchen66f37aa2014-10-20 19:12:20 +02001023 size_t count;
Elen Song34df42f2013-07-22 16:30:27 +08001024
1025
1026 /* Reset the UART timeout early so that we don't miss one */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001027 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STTTO);
Elen Song34df42f2013-07-22 16:30:27 +08001028 dmastat = dmaengine_tx_status(chan,
1029 atmel_port->cookie_rx,
1030 &state);
1031 /* Restart a new tasklet if DMA status is error */
1032 if (dmastat == DMA_ERROR) {
1033 dev_dbg(port->dev, "Get residue error, restart tasklet\n");
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001034 atmel_uart_writel(port, ATMEL_US_IER, ATMEL_US_TIMEOUT);
Nicolas Ferre98f20822016-06-26 09:44:49 +02001035 atmel_tasklet_schedule(atmel_port, &atmel_port->tasklet_rx);
Elen Song34df42f2013-07-22 16:30:27 +08001036 return;
1037 }
Cyrille Pitchen66f37aa2014-10-20 19:12:20 +02001038
1039 /* CPU claims ownership of RX DMA buffer */
1040 dma_sync_sg_for_cpu(port->dev,
1041 &atmel_port->sg_rx,
1042 1,
Cyrille Pitchen485819b2014-12-09 14:31:32 +01001043 DMA_FROM_DEVICE);
Elen Song34df42f2013-07-22 16:30:27 +08001044
1045 /*
Cyrille Pitchen66f37aa2014-10-20 19:12:20 +02001046 * ring->head points to the end of data already written by the DMA.
1047 * ring->tail points to the beginning of data to be read by the
1048 * framework.
1049 * The current transfer size should not be larger than the dma buffer
1050 * length.
Elen Song34df42f2013-07-22 16:30:27 +08001051 */
Cyrille Pitchen66f37aa2014-10-20 19:12:20 +02001052 ring->head = sg_dma_len(&atmel_port->sg_rx) - state.residue;
1053 BUG_ON(ring->head > sg_dma_len(&atmel_port->sg_rx));
1054 /*
1055 * At this point ring->head may point to the first byte right after the
1056 * last byte of the dma buffer:
1057 * 0 <= ring->head <= sg_dma_len(&atmel_port->sg_rx)
1058 *
1059 * However ring->tail must always points inside the dma buffer:
1060 * 0 <= ring->tail <= sg_dma_len(&atmel_port->sg_rx) - 1
1061 *
1062 * Since we use a ring buffer, we have to handle the case
1063 * where head is lower than tail. In such a case, we first read from
1064 * tail to the end of the buffer then reset tail.
1065 */
1066 if (ring->head < ring->tail) {
1067 count = sg_dma_len(&atmel_port->sg_rx) - ring->tail;
Elen Song34df42f2013-07-22 16:30:27 +08001068
Cyrille Pitchen66f37aa2014-10-20 19:12:20 +02001069 tty_insert_flip_string(tport, ring->buf + ring->tail, count);
1070 ring->tail = 0;
Elen Song34df42f2013-07-22 16:30:27 +08001071 port->icount.rx += count;
1072 }
1073
Cyrille Pitchen66f37aa2014-10-20 19:12:20 +02001074 /* Finally we read data from tail to head */
1075 if (ring->tail < ring->head) {
1076 count = ring->head - ring->tail;
1077
1078 tty_insert_flip_string(tport, ring->buf + ring->tail, count);
1079 /* Wrap ring->head if needed */
1080 if (ring->head >= sg_dma_len(&atmel_port->sg_rx))
1081 ring->head = 0;
1082 ring->tail = ring->head;
1083 port->icount.rx += count;
1084 }
1085
1086 /* USART retreives ownership of RX DMA buffer */
1087 dma_sync_sg_for_device(port->dev,
1088 &atmel_port->sg_rx,
1089 1,
Cyrille Pitchen485819b2014-12-09 14:31:32 +01001090 DMA_FROM_DEVICE);
Cyrille Pitchen66f37aa2014-10-20 19:12:20 +02001091
1092 /*
1093 * Drop the lock here since it might end up calling
1094 * uart_start(), which takes the lock.
1095 */
1096 spin_unlock(&port->lock);
1097 tty_flip_buffer_push(tport);
1098 spin_lock(&port->lock);
1099
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001100 atmel_uart_writel(port, ATMEL_US_IER, ATMEL_US_TIMEOUT);
Elen Song34df42f2013-07-22 16:30:27 +08001101}
1102
1103static int atmel_prepare_rx_dma(struct uart_port *port)
1104{
1105 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1106 struct dma_async_tx_descriptor *desc;
1107 dma_cap_mask_t mask;
1108 struct dma_slave_config config;
1109 struct circ_buf *ring;
1110 int ret, nent;
1111
1112 ring = &atmel_port->rx_ring;
1113
1114 dma_cap_zero(mask);
1115 dma_cap_set(DMA_CYCLIC, mask);
1116
1117 atmel_port->chan_rx = dma_request_slave_channel(port->dev, "rx");
1118 if (atmel_port->chan_rx == NULL)
1119 goto chan_err;
1120 dev_info(port->dev, "using %s for rx DMA transfers\n",
1121 dma_chan_name(atmel_port->chan_rx));
1122
1123 spin_lock_init(&atmel_port->lock_rx);
1124 sg_init_table(&atmel_port->sg_rx, 1);
1125 /* UART circular rx buffer is an aligned page. */
Leilei Zhao2c277052015-02-27 16:07:14 +08001126 BUG_ON(!PAGE_ALIGNED(ring->buf));
Elen Song34df42f2013-07-22 16:30:27 +08001127 sg_set_page(&atmel_port->sg_rx,
Cyrille Pitchen1842dc22014-12-09 14:31:36 +01001128 virt_to_page(ring->buf),
Leilei Zhaoa5108802015-02-27 16:07:15 +08001129 sizeof(struct atmel_uart_char) * ATMEL_SERIAL_RINGSIZE,
Uwe Kleine-Königc8d1f022015-09-30 10:19:38 +02001130 (unsigned long)ring->buf & ~PAGE_MASK);
Cyrille Pitchen1842dc22014-12-09 14:31:36 +01001131 nent = dma_map_sg(port->dev,
1132 &atmel_port->sg_rx,
1133 1,
1134 DMA_FROM_DEVICE);
Elen Song34df42f2013-07-22 16:30:27 +08001135
1136 if (!nent) {
1137 dev_dbg(port->dev, "need to release resource of dma\n");
1138 goto chan_err;
1139 } else {
Uwe Kleine-Königc8d1f022015-09-30 10:19:38 +02001140 dev_dbg(port->dev, "%s: mapped %d@%p to %pad\n", __func__,
Elen Song34df42f2013-07-22 16:30:27 +08001141 sg_dma_len(&atmel_port->sg_rx),
1142 ring->buf,
Uwe Kleine-Königc8d1f022015-09-30 10:19:38 +02001143 &sg_dma_address(&atmel_port->sg_rx));
Elen Song34df42f2013-07-22 16:30:27 +08001144 }
1145
1146 /* Configure the slave DMA */
1147 memset(&config, 0, sizeof(config));
1148 config.direction = DMA_DEV_TO_MEM;
1149 config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1150 config.src_addr = port->mapbase + ATMEL_US_RHR;
Ludovic Desrochesa8d4e012015-04-16 16:58:12 +02001151 config.src_maxburst = 1;
Elen Song34df42f2013-07-22 16:30:27 +08001152
Maxime Ripard5483c102014-10-22 17:43:16 +02001153 ret = dmaengine_slave_config(atmel_port->chan_rx,
1154 &config);
Elen Song34df42f2013-07-22 16:30:27 +08001155 if (ret) {
1156 dev_err(port->dev, "DMA rx slave configuration failed\n");
1157 goto chan_err;
1158 }
1159 /*
1160 * Prepare a cyclic dma transfer, assign 2 descriptors,
1161 * each one is half ring buffer size
1162 */
1163 desc = dmaengine_prep_dma_cyclic(atmel_port->chan_rx,
Cyrille Pitchen1842dc22014-12-09 14:31:36 +01001164 sg_dma_address(&atmel_port->sg_rx),
1165 sg_dma_len(&atmel_port->sg_rx),
1166 sg_dma_len(&atmel_port->sg_rx)/2,
1167 DMA_DEV_TO_MEM,
1168 DMA_PREP_INTERRUPT);
Elen Song34df42f2013-07-22 16:30:27 +08001169 desc->callback = atmel_complete_rx_dma;
1170 desc->callback_param = port;
1171 atmel_port->desc_rx = desc;
1172 atmel_port->cookie_rx = dmaengine_submit(desc);
1173
1174 return 0;
1175
1176chan_err:
1177 dev_err(port->dev, "RX channel not available, switch to pio\n");
1178 atmel_port->use_dma_rx = 0;
1179 if (atmel_port->chan_rx)
1180 atmel_release_rx_dma(port);
1181 return -EINVAL;
1182}
1183
Elen Song2e68c222013-07-22 16:30:30 +08001184static void atmel_uart_timer_callback(unsigned long data)
1185{
1186 struct uart_port *port = (void *)data;
1187 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1188
Nicolas Ferre98f20822016-06-26 09:44:49 +02001189 if (!atomic_read(&atmel_port->tasklet_shutdown)) {
1190 tasklet_schedule(&atmel_port->tasklet_rx);
1191 mod_timer(&atmel_port->uart_timer,
1192 jiffies + uart_poll_timeout(port));
1193 }
Elen Song2e68c222013-07-22 16:30:30 +08001194}
1195
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001196/*
Remy Bohmerb843aa22008-02-08 04:21:01 -08001197 * receive interrupt handler.
1198 */
1199static void
1200atmel_handle_receive(struct uart_port *port, unsigned int pending)
1201{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001202 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Remy Bohmerb843aa22008-02-08 04:21:01 -08001203
Elen Song64e22eb2013-07-22 16:30:24 +08001204 if (atmel_use_pdc_rx(port)) {
Chip Coldwella6670612008-02-08 04:21:06 -08001205 /*
1206 * PDC receive. Just schedule the tasklet and let it
1207 * figure out the details.
1208 *
1209 * TODO: We're not handling error flags correctly at
1210 * the moment.
1211 */
1212 if (pending & (ATMEL_US_ENDRX | ATMEL_US_TIMEOUT)) {
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001213 atmel_uart_writel(port, ATMEL_US_IDR,
1214 (ATMEL_US_ENDRX | ATMEL_US_TIMEOUT));
Nicolas Ferre98f20822016-06-26 09:44:49 +02001215 atmel_tasklet_schedule(atmel_port,
1216 &atmel_port->tasklet_rx);
Chip Coldwella6670612008-02-08 04:21:06 -08001217 }
1218
1219 if (pending & (ATMEL_US_RXBRK | ATMEL_US_OVRE |
1220 ATMEL_US_FRAME | ATMEL_US_PARE))
1221 atmel_pdc_rxerr(port, pending);
1222 }
1223
Elen Song34df42f2013-07-22 16:30:27 +08001224 if (atmel_use_dma_rx(port)) {
1225 if (pending & ATMEL_US_TIMEOUT) {
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001226 atmel_uart_writel(port, ATMEL_US_IDR,
1227 ATMEL_US_TIMEOUT);
Nicolas Ferre98f20822016-06-26 09:44:49 +02001228 atmel_tasklet_schedule(atmel_port,
1229 &atmel_port->tasklet_rx);
Elen Song34df42f2013-07-22 16:30:27 +08001230 }
1231 }
1232
Remy Bohmerb843aa22008-02-08 04:21:01 -08001233 /* Interrupt receive */
1234 if (pending & ATMEL_US_RXRDY)
1235 atmel_rx_chars(port);
1236 else if (pending & ATMEL_US_RXBRK) {
1237 /*
1238 * End of break detected. If it came along with a
1239 * character, atmel_rx_chars will handle it.
1240 */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001241 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA);
1242 atmel_uart_writel(port, ATMEL_US_IDR, ATMEL_US_RXBRK);
Remy Bohmerb843aa22008-02-08 04:21:01 -08001243 atmel_port->break_active = 0;
1244 }
1245}
1246
1247/*
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001248 * transmit interrupt handler. (Transmit is IRQF_NODELAY safe)
Remy Bohmerb843aa22008-02-08 04:21:01 -08001249 */
1250static void
1251atmel_handle_transmit(struct uart_port *port, unsigned int pending)
1252{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001253 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001254
Claudio Scordinoe8faff72010-05-03 13:31:28 +01001255 if (pending & atmel_port->tx_done_mask) {
1256 /* Either PDC or interrupt transmission */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001257 atmel_uart_writel(port, ATMEL_US_IDR,
1258 atmel_port->tx_done_mask);
Nicolas Ferre98f20822016-06-26 09:44:49 +02001259 atmel_tasklet_schedule(atmel_port, &atmel_port->tasklet_tx);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001260 }
Remy Bohmerb843aa22008-02-08 04:21:01 -08001261}
1262
1263/*
1264 * status flags interrupt handler.
1265 */
1266static void
1267atmel_handle_status(struct uart_port *port, unsigned int pending,
1268 unsigned int status)
1269{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001270 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Nicolas Ferre92052182016-06-17 12:05:46 +02001271 unsigned int status_change;
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001272
Remy Bohmerb843aa22008-02-08 04:21:01 -08001273 if (pending & (ATMEL_US_RIIC | ATMEL_US_DSRIC | ATMEL_US_DCDIC
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001274 | ATMEL_US_CTSIC)) {
Nicolas Ferre92052182016-06-17 12:05:46 +02001275 status_change = status ^ atmel_port->irq_status_prev;
Leilei Zhaod033e822015-04-09 10:48:15 +08001276 atmel_port->irq_status_prev = status;
Nicolas Ferre92052182016-06-17 12:05:46 +02001277
1278 if (status_change & (ATMEL_US_RI | ATMEL_US_DSR
1279 | ATMEL_US_DCD | ATMEL_US_CTS)) {
1280 /* TODO: All reads to CSR will clear these interrupts! */
1281 if (status_change & ATMEL_US_RI)
1282 port->icount.rng++;
1283 if (status_change & ATMEL_US_DSR)
1284 port->icount.dsr++;
1285 if (status_change & ATMEL_US_DCD)
1286 uart_handle_dcd_change(port, !(status & ATMEL_US_DCD));
1287 if (status_change & ATMEL_US_CTS)
1288 uart_handle_cts_change(port, !(status & ATMEL_US_CTS));
1289
1290 wake_up_interruptible(&port->state->port.delta_msr_wait);
1291 }
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001292 }
Remy Bohmerb843aa22008-02-08 04:21:01 -08001293}
1294
1295/*
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001296 * Interrupt handler
1297 */
David Howells7d12e782006-10-05 14:55:46 +01001298static irqreturn_t atmel_interrupt(int irq, void *dev_id)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001299{
1300 struct uart_port *port = dev_id;
Richard Genoudab5e4e42014-05-13 20:20:45 +02001301 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01001302 unsigned int status, pending, mask, pass_counter = 0;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001303
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01001304 spin_lock(&atmel_port->lock_suspended);
1305
Chip Coldwella6670612008-02-08 04:21:06 -08001306 do {
Richard Genoude0b0baa2014-05-13 20:20:44 +02001307 status = atmel_get_lines_status(port);
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001308 mask = atmel_uart_readl(port, ATMEL_US_IMR);
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01001309 pending = status & mask;
Chip Coldwella6670612008-02-08 04:21:06 -08001310 if (!pending)
1311 break;
1312
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01001313 if (atmel_port->suspended) {
1314 atmel_port->pending |= pending;
1315 atmel_port->pending_status = status;
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001316 atmel_uart_writel(port, ATMEL_US_IDR, mask);
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01001317 pm_system_wakeup();
1318 break;
1319 }
1320
Remy Bohmerb843aa22008-02-08 04:21:01 -08001321 atmel_handle_receive(port, pending);
1322 atmel_handle_status(port, pending, status);
1323 atmel_handle_transmit(port, pending);
Chip Coldwella6670612008-02-08 04:21:06 -08001324 } while (pass_counter++ < ATMEL_ISR_PASS_LIMIT);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001325
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01001326 spin_unlock(&atmel_port->lock_suspended);
1327
Haavard Skinnemoen0400b692008-02-23 15:23:36 -08001328 return pass_counter ? IRQ_HANDLED : IRQ_NONE;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001329}
1330
Elen Songa930e522013-07-22 16:30:25 +08001331static void atmel_release_tx_pdc(struct uart_port *port)
1332{
1333 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1334 struct atmel_dma_buffer *pdc = &atmel_port->pdc_tx;
1335
1336 dma_unmap_single(port->dev,
1337 pdc->dma_addr,
1338 pdc->dma_size,
1339 DMA_TO_DEVICE);
1340}
1341
Chip Coldwella6670612008-02-08 04:21:06 -08001342/*
1343 * Called from tasklet with ENDTX and TXBUFE interrupts disabled.
1344 */
Elen Song64e22eb2013-07-22 16:30:24 +08001345static void atmel_tx_pdc(struct uart_port *port)
Chip Coldwella6670612008-02-08 04:21:06 -08001346{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001347 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Alan Coxebd2c8f2009-09-19 13:13:28 -07001348 struct circ_buf *xmit = &port->state->xmit;
Chip Coldwella6670612008-02-08 04:21:06 -08001349 struct atmel_dma_buffer *pdc = &atmel_port->pdc_tx;
1350 int count;
1351
Michael Trimarchiba0657f2008-04-02 13:04:41 -07001352 /* nothing left to transmit? */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001353 if (atmel_uart_readl(port, ATMEL_PDC_TCR))
Michael Trimarchiba0657f2008-04-02 13:04:41 -07001354 return;
1355
Chip Coldwella6670612008-02-08 04:21:06 -08001356 xmit->tail += pdc->ofs;
1357 xmit->tail &= UART_XMIT_SIZE - 1;
1358
1359 port->icount.tx += pdc->ofs;
1360 pdc->ofs = 0;
1361
Michael Trimarchiba0657f2008-04-02 13:04:41 -07001362 /* more to transmit - setup next transfer */
Chip Coldwella6670612008-02-08 04:21:06 -08001363
Michael Trimarchiba0657f2008-04-02 13:04:41 -07001364 /* disable PDC transmit */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001365 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTDIS);
Michael Trimarchiba0657f2008-04-02 13:04:41 -07001366
Itai Levi1f140812009-01-15 13:50:43 -08001367 if (!uart_circ_empty(xmit) && !uart_tx_stopped(port)) {
Chip Coldwella6670612008-02-08 04:21:06 -08001368 dma_sync_single_for_device(port->dev,
1369 pdc->dma_addr,
1370 pdc->dma_size,
1371 DMA_TO_DEVICE);
1372
1373 count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
1374 pdc->ofs = count;
1375
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001376 atmel_uart_writel(port, ATMEL_PDC_TPR,
1377 pdc->dma_addr + xmit->tail);
1378 atmel_uart_writel(port, ATMEL_PDC_TCR, count);
Claudio Scordinoe8faff72010-05-03 13:31:28 +01001379 /* re-enable PDC transmit */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001380 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
Claudio Scordinoe8faff72010-05-03 13:31:28 +01001381 /* Enable interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001382 atmel_uart_writel(port, ATMEL_US_IER,
1383 atmel_port->tx_done_mask);
Claudio Scordinoe8faff72010-05-03 13:31:28 +01001384 } else {
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +01001385 if ((port->rs485.flags & SER_RS485_ENABLED) &&
1386 !(port->rs485.flags & SER_RS485_RX_DURING_TX)) {
Claudio Scordinoe8faff72010-05-03 13:31:28 +01001387 /* DMA done, stop TX, start RX for RS485 */
1388 atmel_start_rx(port);
1389 }
Chip Coldwella6670612008-02-08 04:21:06 -08001390 }
1391
1392 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1393 uart_write_wakeup(port);
1394}
1395
Elen Songa930e522013-07-22 16:30:25 +08001396static int atmel_prepare_tx_pdc(struct uart_port *port)
1397{
1398 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1399 struct atmel_dma_buffer *pdc = &atmel_port->pdc_tx;
1400 struct circ_buf *xmit = &port->state->xmit;
1401
1402 pdc->buf = xmit->buf;
1403 pdc->dma_addr = dma_map_single(port->dev,
1404 pdc->buf,
1405 UART_XMIT_SIZE,
1406 DMA_TO_DEVICE);
1407 pdc->dma_size = UART_XMIT_SIZE;
1408 pdc->ofs = 0;
1409
1410 return 0;
1411}
1412
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001413static void atmel_rx_from_ring(struct uart_port *port)
1414{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001415 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001416 struct circ_buf *ring = &atmel_port->rx_ring;
1417 unsigned int flg;
1418 unsigned int status;
1419
1420 while (ring->head != ring->tail) {
1421 struct atmel_uart_char c;
1422
1423 /* Make sure c is loaded after head. */
1424 smp_rmb();
1425
1426 c = ((struct atmel_uart_char *)ring->buf)[ring->tail];
1427
1428 ring->tail = (ring->tail + 1) & (ATMEL_SERIAL_RINGSIZE - 1);
1429
1430 port->icount.rx++;
1431 status = c.status;
1432 flg = TTY_NORMAL;
1433
1434 /*
1435 * note that the error handling code is
1436 * out of the main execution path
1437 */
1438 if (unlikely(status & (ATMEL_US_PARE | ATMEL_US_FRAME
1439 | ATMEL_US_OVRE | ATMEL_US_RXBRK))) {
1440 if (status & ATMEL_US_RXBRK) {
1441 /* ignore side-effect */
1442 status &= ~(ATMEL_US_PARE | ATMEL_US_FRAME);
1443
1444 port->icount.brk++;
1445 if (uart_handle_break(port))
1446 continue;
1447 }
1448 if (status & ATMEL_US_PARE)
1449 port->icount.parity++;
1450 if (status & ATMEL_US_FRAME)
1451 port->icount.frame++;
1452 if (status & ATMEL_US_OVRE)
1453 port->icount.overrun++;
1454
1455 status &= port->read_status_mask;
1456
1457 if (status & ATMEL_US_RXBRK)
1458 flg = TTY_BREAK;
1459 else if (status & ATMEL_US_PARE)
1460 flg = TTY_PARITY;
1461 else if (status & ATMEL_US_FRAME)
1462 flg = TTY_FRAME;
1463 }
1464
1465
1466 if (uart_handle_sysrq_char(port, c.ch))
1467 continue;
1468
1469 uart_insert_char(port, status, ATMEL_US_OVRE, c.ch, flg);
1470 }
1471
1472 /*
1473 * Drop the lock here since it might end up calling
1474 * uart_start(), which takes the lock.
1475 */
1476 spin_unlock(&port->lock);
Jiri Slaby2e124b42013-01-03 15:53:06 +01001477 tty_flip_buffer_push(&port->state->port);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001478 spin_lock(&port->lock);
1479}
1480
Elen Songa930e522013-07-22 16:30:25 +08001481static void atmel_release_rx_pdc(struct uart_port *port)
1482{
1483 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1484 int i;
1485
1486 for (i = 0; i < 2; i++) {
1487 struct atmel_dma_buffer *pdc = &atmel_port->pdc_rx[i];
1488
1489 dma_unmap_single(port->dev,
1490 pdc->dma_addr,
1491 pdc->dma_size,
1492 DMA_FROM_DEVICE);
1493 kfree(pdc->buf);
1494 }
1495}
1496
Elen Song64e22eb2013-07-22 16:30:24 +08001497static void atmel_rx_from_pdc(struct uart_port *port)
Chip Coldwella6670612008-02-08 04:21:06 -08001498{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001499 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Jiri Slaby05c7cd32013-01-03 15:53:04 +01001500 struct tty_port *tport = &port->state->port;
Chip Coldwella6670612008-02-08 04:21:06 -08001501 struct atmel_dma_buffer *pdc;
1502 int rx_idx = atmel_port->pdc_rx_idx;
1503 unsigned int head;
1504 unsigned int tail;
1505 unsigned int count;
1506
1507 do {
1508 /* Reset the UART timeout early so that we don't miss one */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001509 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STTTO);
Chip Coldwella6670612008-02-08 04:21:06 -08001510
1511 pdc = &atmel_port->pdc_rx[rx_idx];
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001512 head = atmel_uart_readl(port, ATMEL_PDC_RPR) - pdc->dma_addr;
Chip Coldwella6670612008-02-08 04:21:06 -08001513 tail = pdc->ofs;
1514
1515 /* If the PDC has switched buffers, RPR won't contain
1516 * any address within the current buffer. Since head
1517 * is unsigned, we just need a one-way comparison to
1518 * find out.
1519 *
1520 * In this case, we just need to consume the entire
1521 * buffer and resubmit it for DMA. This will clear the
1522 * ENDRX bit as well, so that we can safely re-enable
1523 * all interrupts below.
1524 */
1525 head = min(head, pdc->dma_size);
1526
1527 if (likely(head != tail)) {
1528 dma_sync_single_for_cpu(port->dev, pdc->dma_addr,
1529 pdc->dma_size, DMA_FROM_DEVICE);
1530
1531 /*
1532 * head will only wrap around when we recycle
1533 * the DMA buffer, and when that happens, we
1534 * explicitly set tail to 0. So head will
1535 * always be greater than tail.
1536 */
1537 count = head - tail;
1538
Jiri Slaby05c7cd32013-01-03 15:53:04 +01001539 tty_insert_flip_string(tport, pdc->buf + pdc->ofs,
1540 count);
Chip Coldwella6670612008-02-08 04:21:06 -08001541
1542 dma_sync_single_for_device(port->dev, pdc->dma_addr,
1543 pdc->dma_size, DMA_FROM_DEVICE);
1544
1545 port->icount.rx += count;
1546 pdc->ofs = head;
1547 }
1548
1549 /*
1550 * If the current buffer is full, we need to check if
1551 * the next one contains any additional data.
1552 */
1553 if (head >= pdc->dma_size) {
1554 pdc->ofs = 0;
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001555 atmel_uart_writel(port, ATMEL_PDC_RNPR, pdc->dma_addr);
1556 atmel_uart_writel(port, ATMEL_PDC_RNCR, pdc->dma_size);
Chip Coldwella6670612008-02-08 04:21:06 -08001557
1558 rx_idx = !rx_idx;
1559 atmel_port->pdc_rx_idx = rx_idx;
1560 }
1561 } while (head >= pdc->dma_size);
1562
1563 /*
1564 * Drop the lock here since it might end up calling
1565 * uart_start(), which takes the lock.
1566 */
1567 spin_unlock(&port->lock);
Jiri Slaby2e124b42013-01-03 15:53:06 +01001568 tty_flip_buffer_push(tport);
Chip Coldwella6670612008-02-08 04:21:06 -08001569 spin_lock(&port->lock);
1570
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001571 atmel_uart_writel(port, ATMEL_US_IER,
1572 ATMEL_US_ENDRX | ATMEL_US_TIMEOUT);
Chip Coldwella6670612008-02-08 04:21:06 -08001573}
1574
Elen Songa930e522013-07-22 16:30:25 +08001575static int atmel_prepare_rx_pdc(struct uart_port *port)
1576{
1577 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1578 int i;
1579
1580 for (i = 0; i < 2; i++) {
1581 struct atmel_dma_buffer *pdc = &atmel_port->pdc_rx[i];
1582
1583 pdc->buf = kmalloc(PDC_BUFFER_SIZE, GFP_KERNEL);
1584 if (pdc->buf == NULL) {
1585 if (i != 0) {
1586 dma_unmap_single(port->dev,
1587 atmel_port->pdc_rx[0].dma_addr,
1588 PDC_BUFFER_SIZE,
1589 DMA_FROM_DEVICE);
1590 kfree(atmel_port->pdc_rx[0].buf);
1591 }
1592 atmel_port->use_pdc_rx = 0;
1593 return -ENOMEM;
1594 }
1595 pdc->dma_addr = dma_map_single(port->dev,
1596 pdc->buf,
1597 PDC_BUFFER_SIZE,
1598 DMA_FROM_DEVICE);
1599 pdc->dma_size = PDC_BUFFER_SIZE;
1600 pdc->ofs = 0;
1601 }
1602
1603 atmel_port->pdc_rx_idx = 0;
1604
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001605 atmel_uart_writel(port, ATMEL_PDC_RPR, atmel_port->pdc_rx[0].dma_addr);
1606 atmel_uart_writel(port, ATMEL_PDC_RCR, PDC_BUFFER_SIZE);
Elen Songa930e522013-07-22 16:30:25 +08001607
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001608 atmel_uart_writel(port, ATMEL_PDC_RNPR,
1609 atmel_port->pdc_rx[1].dma_addr);
1610 atmel_uart_writel(port, ATMEL_PDC_RNCR, PDC_BUFFER_SIZE);
Elen Songa930e522013-07-22 16:30:25 +08001611
1612 return 0;
1613}
1614
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001615/*
1616 * tasklet handling tty stuff outside the interrupt handler.
1617 */
Nicolas Ferre00e8e6582016-06-17 12:05:47 +02001618static void atmel_tasklet_rx_func(unsigned long data)
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001619{
1620 struct uart_port *port = (struct uart_port *)data;
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001621 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001622
1623 /* The interrupt handler does not take the lock */
1624 spin_lock(&port->lock);
Elen Songa930e522013-07-22 16:30:25 +08001625 atmel_port->schedule_rx(port);
Nicolas Ferre00e8e6582016-06-17 12:05:47 +02001626 spin_unlock(&port->lock);
1627}
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001628
Nicolas Ferre00e8e6582016-06-17 12:05:47 +02001629static void atmel_tasklet_tx_func(unsigned long data)
1630{
1631 struct uart_port *port = (struct uart_port *)data;
1632 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1633
1634 /* The interrupt handler does not take the lock */
1635 spin_lock(&port->lock);
1636 atmel_port->schedule_tx(port);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08001637 spin_unlock(&port->lock);
1638}
1639
Leilei Zhao4a1e8882015-02-27 16:07:16 +08001640static void atmel_init_property(struct atmel_uart_port *atmel_port,
Elen Song33d64c42013-07-22 16:30:28 +08001641 struct platform_device *pdev)
1642{
1643 struct device_node *np = pdev->dev.of_node;
Jingoo Han574de552013-07-30 17:06:57 +09001644 struct atmel_uart_data *pdata = dev_get_platdata(&pdev->dev);
Elen Song33d64c42013-07-22 16:30:28 +08001645
1646 if (np) {
1647 /* DMA/PDC usage specification */
Julia Lawall490d5ce2016-08-05 10:56:45 +02001648 if (of_property_read_bool(np, "atmel,use-dma-rx")) {
1649 if (of_property_read_bool(np, "dmas")) {
Elen Song33d64c42013-07-22 16:30:28 +08001650 atmel_port->use_dma_rx = true;
1651 atmel_port->use_pdc_rx = false;
1652 } else {
1653 atmel_port->use_dma_rx = false;
1654 atmel_port->use_pdc_rx = true;
1655 }
1656 } else {
1657 atmel_port->use_dma_rx = false;
1658 atmel_port->use_pdc_rx = false;
1659 }
1660
Julia Lawall490d5ce2016-08-05 10:56:45 +02001661 if (of_property_read_bool(np, "atmel,use-dma-tx")) {
1662 if (of_property_read_bool(np, "dmas")) {
Elen Song33d64c42013-07-22 16:30:28 +08001663 atmel_port->use_dma_tx = true;
1664 atmel_port->use_pdc_tx = false;
1665 } else {
1666 atmel_port->use_dma_tx = false;
1667 atmel_port->use_pdc_tx = true;
1668 }
1669 } else {
1670 atmel_port->use_dma_tx = false;
1671 atmel_port->use_pdc_tx = false;
1672 }
1673
1674 } else {
1675 atmel_port->use_pdc_rx = pdata->use_dma_rx;
1676 atmel_port->use_pdc_tx = pdata->use_dma_tx;
1677 atmel_port->use_dma_rx = false;
1678 atmel_port->use_dma_tx = false;
1679 }
1680
Elen Song33d64c42013-07-22 16:30:28 +08001681}
1682
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +01001683static void atmel_init_rs485(struct uart_port *port,
Elen Song33d64c42013-07-22 16:30:28 +08001684 struct platform_device *pdev)
1685{
1686 struct device_node *np = pdev->dev.of_node;
Jingoo Han574de552013-07-30 17:06:57 +09001687 struct atmel_uart_data *pdata = dev_get_platdata(&pdev->dev);
Elen Song33d64c42013-07-22 16:30:28 +08001688
1689 if (np) {
Jiri Slaby77bdec62015-10-11 15:22:44 +02001690 struct serial_rs485 *rs485conf = &port->rs485;
Elen Song33d64c42013-07-22 16:30:28 +08001691 u32 rs485_delay[2];
1692 /* rs485 properties */
1693 if (of_property_read_u32_array(np, "rs485-rts-delay",
1694 rs485_delay, 2) == 0) {
Elen Song33d64c42013-07-22 16:30:28 +08001695 rs485conf->delay_rts_before_send = rs485_delay[0];
1696 rs485conf->delay_rts_after_send = rs485_delay[1];
1697 rs485conf->flags = 0;
Jiri Slaby77bdec62015-10-11 15:22:44 +02001698 }
Elen Song33d64c42013-07-22 16:30:28 +08001699
1700 if (of_get_property(np, "rs485-rx-during-tx", NULL))
1701 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1702
1703 if (of_get_property(np, "linux,rs485-enabled-at-boot-time",
1704 NULL))
1705 rs485conf->flags |= SER_RS485_ENABLED;
Elen Song33d64c42013-07-22 16:30:28 +08001706 } else {
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +01001707 port->rs485 = pdata->rs485;
Elen Song33d64c42013-07-22 16:30:28 +08001708 }
1709
1710}
1711
Elen Songa930e522013-07-22 16:30:25 +08001712static void atmel_set_ops(struct uart_port *port)
1713{
1714 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1715
Elen Song34df42f2013-07-22 16:30:27 +08001716 if (atmel_use_dma_rx(port)) {
1717 atmel_port->prepare_rx = &atmel_prepare_rx_dma;
1718 atmel_port->schedule_rx = &atmel_rx_from_dma;
1719 atmel_port->release_rx = &atmel_release_rx_dma;
1720 } else if (atmel_use_pdc_rx(port)) {
Elen Songa930e522013-07-22 16:30:25 +08001721 atmel_port->prepare_rx = &atmel_prepare_rx_pdc;
1722 atmel_port->schedule_rx = &atmel_rx_from_pdc;
1723 atmel_port->release_rx = &atmel_release_rx_pdc;
1724 } else {
1725 atmel_port->prepare_rx = NULL;
1726 atmel_port->schedule_rx = &atmel_rx_from_ring;
1727 atmel_port->release_rx = NULL;
1728 }
1729
Elen Song08f738b2013-07-22 16:30:26 +08001730 if (atmel_use_dma_tx(port)) {
1731 atmel_port->prepare_tx = &atmel_prepare_tx_dma;
1732 atmel_port->schedule_tx = &atmel_tx_dma;
1733 atmel_port->release_tx = &atmel_release_tx_dma;
1734 } else if (atmel_use_pdc_tx(port)) {
Elen Songa930e522013-07-22 16:30:25 +08001735 atmel_port->prepare_tx = &atmel_prepare_tx_pdc;
1736 atmel_port->schedule_tx = &atmel_tx_pdc;
1737 atmel_port->release_tx = &atmel_release_tx_pdc;
1738 } else {
1739 atmel_port->prepare_tx = NULL;
1740 atmel_port->schedule_tx = &atmel_tx_chars;
1741 atmel_port->release_tx = NULL;
1742 }
1743}
1744
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001745/*
Elen Song055560b2013-07-22 16:30:29 +08001746 * Get ip name usart or uart
1747 */
Nicolas Ferre892db582013-10-17 17:37:11 +02001748static void atmel_get_ip_name(struct uart_port *port)
Elen Song055560b2013-07-22 16:30:29 +08001749{
1750 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001751 int name = atmel_uart_readl(port, ATMEL_US_NAME);
Nicolas Ferre731d9ca2013-10-17 17:37:12 +02001752 u32 version;
Nicolas Ferre1d673fb2016-01-26 11:26:15 +01001753 u32 usart, dbgu_uart, new_uart;
Nicolas Ferre4b769372016-01-26 11:26:14 +01001754 /* ASCII decoding for IP version */
1755 usart = 0x55534152; /* USAR(T) */
1756 dbgu_uart = 0x44424755; /* DBGU */
Nicolas Ferre1d673fb2016-01-26 11:26:15 +01001757 new_uart = 0x55415254; /* UART */
Elen Song055560b2013-07-22 16:30:29 +08001758
Ludovic Desroches5bf56352016-08-25 15:47:56 +02001759 /*
1760 * Only USART devices from at91sam9260 SOC implement fractional
1761 * baudrate.
1762 */
1763 atmel_port->has_frac_baudrate = false;
Nicolas Ferre4b769372016-01-26 11:26:14 +01001764 atmel_port->has_hw_timer = false;
Elen Song055560b2013-07-22 16:30:29 +08001765
Ludovic Desroches2958cce2016-02-22 15:18:55 +01001766 if (name == new_uart) {
1767 dev_dbg(port->dev, "Uart with hw timer");
Nicolas Ferre4b769372016-01-26 11:26:14 +01001768 atmel_port->has_hw_timer = true;
Ludovic Desroches2958cce2016-02-22 15:18:55 +01001769 atmel_port->rtor = ATMEL_UA_RTOR;
1770 } else if (name == usart) {
1771 dev_dbg(port->dev, "Usart\n");
Ludovic Desroches5bf56352016-08-25 15:47:56 +02001772 atmel_port->has_frac_baudrate = true;
Ludovic Desroches2958cce2016-02-22 15:18:55 +01001773 atmel_port->has_hw_timer = true;
1774 atmel_port->rtor = ATMEL_US_RTOR;
Nicolas Ferre4b769372016-01-26 11:26:14 +01001775 } else if (name == dbgu_uart) {
1776 dev_dbg(port->dev, "Dbgu or uart without hw timer\n");
Elen Song055560b2013-07-22 16:30:29 +08001777 } else {
Nicolas Ferre731d9ca2013-10-17 17:37:12 +02001778 /* fallback for older SoCs: use version field */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001779 version = atmel_uart_readl(port, ATMEL_US_VERSION);
Nicolas Ferre731d9ca2013-10-17 17:37:12 +02001780 switch (version) {
1781 case 0x302:
1782 case 0x10213:
Jonas Danielsson85afaf52018-01-29 12:39:15 +01001783 case 0x10302:
Nicolas Ferre731d9ca2013-10-17 17:37:12 +02001784 dev_dbg(port->dev, "This version is usart\n");
Ludovic Desroches5bf56352016-08-25 15:47:56 +02001785 atmel_port->has_frac_baudrate = true;
Nicolas Ferre4b769372016-01-26 11:26:14 +01001786 atmel_port->has_hw_timer = true;
Ludovic Desroches2958cce2016-02-22 15:18:55 +01001787 atmel_port->rtor = ATMEL_US_RTOR;
Nicolas Ferre731d9ca2013-10-17 17:37:12 +02001788 break;
1789 case 0x203:
1790 case 0x10202:
1791 dev_dbg(port->dev, "This version is uart\n");
Nicolas Ferre731d9ca2013-10-17 17:37:12 +02001792 break;
1793 default:
1794 dev_err(port->dev, "Not supported ip name nor version, set to uart\n");
1795 }
Elen Song055560b2013-07-22 16:30:29 +08001796 }
Elen Song055560b2013-07-22 16:30:29 +08001797}
1798
1799/*
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001800 * Perform initialization and enable port for reception
1801 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02001802static int atmel_startup(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001803{
Elen Song33d64c42013-07-22 16:30:28 +08001804 struct platform_device *pdev = to_platform_device(port->dev);
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001805 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Alan Coxebd2c8f2009-09-19 13:13:28 -07001806 struct tty_struct *tty = port->state->port.tty;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001807 int retval;
1808
1809 /*
1810 * Ensure that no interrupts are enabled otherwise when
1811 * request_irq() is called we could get stuck trying to
1812 * handle an unexpected interrupt
1813 */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001814 atmel_uart_writel(port, ATMEL_US_IDR, -1);
Richard Genoudab5e4e42014-05-13 20:20:45 +02001815 atmel_port->ms_irq_enabled = false;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001816
1817 /*
1818 * Allocate the IRQ
1819 */
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01001820 retval = request_irq(port->irq, atmel_interrupt,
1821 IRQF_SHARED | IRQF_COND_SUSPEND,
Haavard Skinnemoenae161062008-02-08 04:21:08 -08001822 tty ? tty->name : "atmel_serial", port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001823 if (retval) {
Richard Genoudddaa6032014-02-26 17:19:45 +01001824 dev_err(port->dev, "atmel_startup - Can't get irq\n");
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001825 return retval;
1826 }
1827
Nicolas Ferre98f20822016-06-26 09:44:49 +02001828 atomic_set(&atmel_port->tasklet_shutdown, 0);
1829 tasklet_init(&atmel_port->tasklet_rx, atmel_tasklet_rx_func,
1830 (unsigned long)port);
1831 tasklet_init(&atmel_port->tasklet_tx, atmel_tasklet_tx_func,
1832 (unsigned long)port);
Leilei Zhao1e125782015-02-27 16:07:18 +08001833
Richard Genoudab5e4e42014-05-13 20:20:45 +02001834 /*
Chip Coldwella6670612008-02-08 04:21:06 -08001835 * Initialize DMA (if necessary)
1836 */
Elen Song33d64c42013-07-22 16:30:28 +08001837 atmel_init_property(atmel_port, pdev);
Leilei Zhao4d9628a2015-02-27 16:07:17 +08001838 atmel_set_ops(port);
Elen Song33d64c42013-07-22 16:30:28 +08001839
Elen Songa930e522013-07-22 16:30:25 +08001840 if (atmel_port->prepare_rx) {
1841 retval = atmel_port->prepare_rx(port);
1842 if (retval < 0)
1843 atmel_set_ops(port);
Chip Coldwella6670612008-02-08 04:21:06 -08001844 }
1845
Elen Songa930e522013-07-22 16:30:25 +08001846 if (atmel_port->prepare_tx) {
1847 retval = atmel_port->prepare_tx(port);
1848 if (retval < 0)
1849 atmel_set_ops(port);
1850 }
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001851
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02001852 /*
1853 * Enable FIFO when available
1854 */
1855 if (atmel_port->fifo_size) {
1856 unsigned int txrdym = ATMEL_US_ONE_DATA;
1857 unsigned int rxrdym = ATMEL_US_ONE_DATA;
1858 unsigned int fmr;
1859
1860 atmel_uart_writel(port, ATMEL_US_CR,
1861 ATMEL_US_FIFOEN |
1862 ATMEL_US_RXFCLR |
1863 ATMEL_US_TXFLCLR);
1864
Cyrille Pitchen5f258b32015-07-02 15:18:13 +02001865 if (atmel_use_dma_tx(port))
1866 txrdym = ATMEL_US_FOUR_DATA;
1867
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02001868 fmr = ATMEL_US_TXRDYM(txrdym) | ATMEL_US_RXRDYM(rxrdym);
1869 if (atmel_port->rts_high &&
1870 atmel_port->rts_low)
1871 fmr |= ATMEL_US_FRTSC |
1872 ATMEL_US_RXFTHRES(atmel_port->rts_high) |
1873 ATMEL_US_RXFTHRES2(atmel_port->rts_low);
1874
1875 atmel_uart_writel(port, ATMEL_US_FMR, fmr);
1876 }
1877
Atsushi Nemoto27c0c8e2009-02-18 14:48:28 -08001878 /* Save current CSR for comparison in atmel_tasklet_func() */
Richard Genoude0b0baa2014-05-13 20:20:44 +02001879 atmel_port->irq_status_prev = atmel_get_lines_status(port);
Atsushi Nemoto27c0c8e2009-02-18 14:48:28 -08001880
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001881 /*
1882 * Finally, enable the serial port
1883 */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001884 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
Remy Bohmerb843aa22008-02-08 04:21:01 -08001885 /* enable xmit & rcvr */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001886 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXEN | ATMEL_US_RXEN);
Andrew Victorafefc412006-06-19 19:53:19 +01001887
Marek Roszko8bc661b2014-01-10 10:33:11 +01001888 setup_timer(&atmel_port->uart_timer,
1889 atmel_uart_timer_callback,
1890 (unsigned long)port);
1891
Elen Song64e22eb2013-07-22 16:30:24 +08001892 if (atmel_use_pdc_rx(port)) {
Chip Coldwella6670612008-02-08 04:21:06 -08001893 /* set UART timeout */
Nicolas Ferre4b769372016-01-26 11:26:14 +01001894 if (!atmel_port->has_hw_timer) {
Elen Song2e68c222013-07-22 16:30:30 +08001895 mod_timer(&atmel_port->uart_timer,
1896 jiffies + uart_poll_timeout(port));
1897 /* set USART timeout */
1898 } else {
Ludovic Desroches2958cce2016-02-22 15:18:55 +01001899 atmel_uart_writel(port, atmel_port->rtor,
1900 PDC_RX_TIMEOUT);
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001901 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STTTO);
Chip Coldwella6670612008-02-08 04:21:06 -08001902
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001903 atmel_uart_writel(port, ATMEL_US_IER,
1904 ATMEL_US_ENDRX | ATMEL_US_TIMEOUT);
Elen Song2e68c222013-07-22 16:30:30 +08001905 }
Chip Coldwella6670612008-02-08 04:21:06 -08001906 /* enable PDC controller */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001907 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
Elen Song34df42f2013-07-22 16:30:27 +08001908 } else if (atmel_use_dma_rx(port)) {
Elen Song2e68c222013-07-22 16:30:30 +08001909 /* set UART timeout */
Nicolas Ferre4b769372016-01-26 11:26:14 +01001910 if (!atmel_port->has_hw_timer) {
Elen Song2e68c222013-07-22 16:30:30 +08001911 mod_timer(&atmel_port->uart_timer,
1912 jiffies + uart_poll_timeout(port));
1913 /* set USART timeout */
1914 } else {
Ludovic Desroches2958cce2016-02-22 15:18:55 +01001915 atmel_uart_writel(port, atmel_port->rtor,
1916 PDC_RX_TIMEOUT);
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001917 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_STTTO);
Elen Song34df42f2013-07-22 16:30:27 +08001918
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001919 atmel_uart_writel(port, ATMEL_US_IER,
1920 ATMEL_US_TIMEOUT);
Elen Song2e68c222013-07-22 16:30:30 +08001921 }
Chip Coldwella6670612008-02-08 04:21:06 -08001922 } else {
1923 /* enable receive only */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001924 atmel_uart_writel(port, ATMEL_US_IER, ATMEL_US_RXRDY);
Chip Coldwella6670612008-02-08 04:21:06 -08001925 }
Andrew Victorafefc412006-06-19 19:53:19 +01001926
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001927 return 0;
1928}
1929
1930/*
Peter Hurley479e9b92014-10-16 16:54:18 -04001931 * Flush any TX data submitted for DMA. Called when the TX circular
1932 * buffer is reset.
1933 */
1934static void atmel_flush_buffer(struct uart_port *port)
1935{
1936 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1937
1938 if (atmel_use_pdc_tx(port)) {
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001939 atmel_uart_writel(port, ATMEL_PDC_TCR, 0);
Peter Hurley479e9b92014-10-16 16:54:18 -04001940 atmel_port->pdc_tx.ofs = 0;
1941 }
Richard Genoude087ae62017-03-20 11:52:41 +01001942 /*
1943 * in uart_flush_buffer(), the xmit circular buffer has just
1944 * been cleared, so we have to reset tx_len accordingly.
1945 */
1946 atmel_port->tx_len = 0;
Peter Hurley479e9b92014-10-16 16:54:18 -04001947}
1948
1949/*
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001950 * Disable the port
1951 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02001952static void atmel_shutdown(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001953{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08001954 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Marek Roszko0cc7c6c72014-01-07 11:45:06 +01001955
Richard Genoud0ae9fde2016-09-12 15:34:41 +02001956 /* Disable modem control lines interrupts */
1957 atmel_disable_ms(port);
1958
Nicolas Ferre98f20822016-06-26 09:44:49 +02001959 /* Disable interrupts at device level */
1960 atmel_uart_writel(port, ATMEL_US_IDR, -1);
1961
1962 /* Prevent spurious interrupts from scheduling the tasklet */
1963 atomic_inc(&atmel_port->tasklet_shutdown);
1964
Chip Coldwella6670612008-02-08 04:21:06 -08001965 /*
Marek Roszko8bc661b2014-01-10 10:33:11 +01001966 * Prevent any tasklets being scheduled during
1967 * cleanup
1968 */
1969 del_timer_sync(&atmel_port->uart_timer);
1970
Nicolas Ferre98f20822016-06-26 09:44:49 +02001971 /* Make sure that no interrupt is on the fly */
1972 synchronize_irq(port->irq);
1973
Marek Roszko8bc661b2014-01-10 10:33:11 +01001974 /*
Marek Roszko0cc7c6c72014-01-07 11:45:06 +01001975 * Clear out any scheduled tasklets before
1976 * we destroy the buffers
1977 */
Nicolas Ferre00e8e6582016-06-17 12:05:47 +02001978 tasklet_kill(&atmel_port->tasklet_rx);
1979 tasklet_kill(&atmel_port->tasklet_tx);
Marek Roszko0cc7c6c72014-01-07 11:45:06 +01001980
1981 /*
1982 * Ensure everything is stopped and
Nicolas Ferre98f20822016-06-26 09:44:49 +02001983 * disable port and break condition.
Chip Coldwella6670612008-02-08 04:21:06 -08001984 */
1985 atmel_stop_rx(port);
1986 atmel_stop_tx(port);
1987
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02001988 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA);
Marek Roszko0cc7c6c72014-01-07 11:45:06 +01001989
Chip Coldwella6670612008-02-08 04:21:06 -08001990 /*
1991 * Shut-down the DMA.
1992 */
Elen Songa930e522013-07-22 16:30:25 +08001993 if (atmel_port->release_rx)
1994 atmel_port->release_rx(port);
1995 if (atmel_port->release_tx)
1996 atmel_port->release_tx(port);
Chip Coldwella6670612008-02-08 04:21:06 -08001997
Andrew Victor1e6c9c22006-01-10 16:59:27 +00001998 /*
Mark Deneenbb7e73c2014-01-07 11:45:09 +01001999 * Reset ring buffer pointers
2000 */
2001 atmel_port->rx_ring.head = 0;
2002 atmel_port->rx_ring.tail = 0;
2003
2004 /*
Richard Genoudab5e4e42014-05-13 20:20:45 +02002005 * Free the interrupts
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002006 */
2007 free_irq(port->irq, port);
Richard Genoudab5e4e42014-05-13 20:20:45 +02002008
Peter Hurley479e9b92014-10-16 16:54:18 -04002009 atmel_flush_buffer(port);
Haavard Skinnemoen9afd5612008-07-16 21:52:46 +01002010}
2011
2012/*
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002013 * Power / Clock management.
2014 */
Remy Bohmerb843aa22008-02-08 04:21:01 -08002015static void atmel_serial_pm(struct uart_port *port, unsigned int state,
2016 unsigned int oldstate)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002017{
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08002018 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Andrew Victorafefc412006-06-19 19:53:19 +01002019
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002020 switch (state) {
Remy Bohmerb843aa22008-02-08 04:21:01 -08002021 case 0:
2022 /*
2023 * Enable the peripheral clock for this serial port.
2024 * This is called on uart_open() or a resume event.
2025 */
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002026 clk_prepare_enable(atmel_port->clk);
Anti Sullinf05596d2008-09-22 13:57:54 -07002027
2028 /* re-enable interrupts if we disabled some on suspend */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002029 atmel_uart_writel(port, ATMEL_US_IER, atmel_port->backup_imr);
Remy Bohmerb843aa22008-02-08 04:21:01 -08002030 break;
2031 case 3:
Anti Sullinf05596d2008-09-22 13:57:54 -07002032 /* Back up the interrupt mask and disable all interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002033 atmel_port->backup_imr = atmel_uart_readl(port, ATMEL_US_IMR);
2034 atmel_uart_writel(port, ATMEL_US_IDR, -1);
Anti Sullinf05596d2008-09-22 13:57:54 -07002035
Remy Bohmerb843aa22008-02-08 04:21:01 -08002036 /*
2037 * Disable the peripheral clock for this serial port.
2038 * This is called on uart_close() or a suspend event.
2039 */
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002040 clk_disable_unprepare(atmel_port->clk);
Remy Bohmerb843aa22008-02-08 04:21:01 -08002041 break;
2042 default:
Richard Genoudddaa6032014-02-26 17:19:45 +01002043 dev_err(port->dev, "atmel_serial: unknown pm %d\n", state);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002044 }
2045}
2046
2047/*
2048 * Change the port parameters
2049 */
Remy Bohmerb843aa22008-02-08 04:21:01 -08002050static void atmel_set_termios(struct uart_port *port, struct ktermios *termios,
2051 struct ktermios *old)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002052{
Ludovic Desroches5bf56352016-08-25 15:47:56 +02002053 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002054 unsigned long flags;
Ludovic Desroches5bf56352016-08-25 15:47:56 +02002055 unsigned int old_mode, mode, imr, quot, baud, div, cd, fp = 0;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002056
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +01002057 /* save the current mode register */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002058 mode = old_mode = atmel_uart_readl(port, ATMEL_US_MR);
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +01002059
2060 /* reset the mode, clock divisor, parity, stop bits and data size */
2061 mode &= ~(ATMEL_US_USCLKS | ATMEL_US_CHRL | ATMEL_US_NBSTOP |
2062 ATMEL_US_PAR | ATMEL_US_USMODE);
Andrew Victor03abeac2007-05-03 12:26:24 +01002063
Remy Bohmerb843aa22008-02-08 04:21:01 -08002064 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 16);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002065
2066 /* byte size */
2067 switch (termios->c_cflag & CSIZE) {
2068 case CS5:
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002069 mode |= ATMEL_US_CHRL_5;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002070 break;
2071 case CS6:
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002072 mode |= ATMEL_US_CHRL_6;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002073 break;
2074 case CS7:
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002075 mode |= ATMEL_US_CHRL_7;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002076 break;
2077 default:
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002078 mode |= ATMEL_US_CHRL_8;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002079 break;
2080 }
2081
2082 /* stop bits */
2083 if (termios->c_cflag & CSTOPB)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002084 mode |= ATMEL_US_NBSTOP_2;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002085
2086 /* parity */
2087 if (termios->c_cflag & PARENB) {
Remy Bohmerb843aa22008-02-08 04:21:01 -08002088 /* Mark or Space parity */
2089 if (termios->c_cflag & CMSPAR) {
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002090 if (termios->c_cflag & PARODD)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002091 mode |= ATMEL_US_PAR_MARK;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002092 else
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002093 mode |= ATMEL_US_PAR_SPACE;
Remy Bohmerb843aa22008-02-08 04:21:01 -08002094 } else if (termios->c_cflag & PARODD)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002095 mode |= ATMEL_US_PAR_ODD;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002096 else
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002097 mode |= ATMEL_US_PAR_EVEN;
Remy Bohmerb843aa22008-02-08 04:21:01 -08002098 } else
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002099 mode |= ATMEL_US_PAR_NONE;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002100
2101 spin_lock_irqsave(&port->lock, flags);
2102
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002103 port->read_status_mask = ATMEL_US_OVRE;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002104 if (termios->c_iflag & INPCK)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002105 port->read_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
Peter Hurleyef8b9dd2014-06-16 08:10:41 -04002106 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002107 port->read_status_mask |= ATMEL_US_RXBRK;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002108
Elen Song64e22eb2013-07-22 16:30:24 +08002109 if (atmel_use_pdc_rx(port))
Chip Coldwella6670612008-02-08 04:21:06 -08002110 /* need to enable error interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002111 atmel_uart_writel(port, ATMEL_US_IER, port->read_status_mask);
Chip Coldwella6670612008-02-08 04:21:06 -08002112
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002113 /*
2114 * Characters to ignore
2115 */
2116 port->ignore_status_mask = 0;
2117 if (termios->c_iflag & IGNPAR)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002118 port->ignore_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002119 if (termios->c_iflag & IGNBRK) {
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002120 port->ignore_status_mask |= ATMEL_US_RXBRK;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002121 /*
2122 * If we're ignoring parity and break indicators,
2123 * ignore overruns too (for real raw support).
2124 */
2125 if (termios->c_iflag & IGNPAR)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002126 port->ignore_status_mask |= ATMEL_US_OVRE;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002127 }
Remy Bohmerb843aa22008-02-08 04:21:01 -08002128 /* TODO: Ignore all characters if CREAD is set.*/
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002129
2130 /* update the per-port timeout */
2131 uart_update_timeout(port, termios->c_cflag, baud);
2132
Haavard Skinnemoen0ccad872009-06-16 17:02:03 +01002133 /*
2134 * save/disable interrupts. The tty layer will ensure that the
2135 * transmitter is empty if requested by the caller, so there's
2136 * no need to wait for it here.
2137 */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002138 imr = atmel_uart_readl(port, ATMEL_US_IMR);
2139 atmel_uart_writel(port, ATMEL_US_IDR, -1);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002140
2141 /* disable receiver and transmitter */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002142 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXDIS | ATMEL_US_RXDIS);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002143
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +01002144 /* mode */
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +01002145 if (port->rs485.flags & SER_RS485_ENABLED) {
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002146 atmel_uart_writel(port, ATMEL_US_TTGR,
2147 port->rs485.delay_rts_after_send);
Claudio Scordinoe8faff72010-05-03 13:31:28 +01002148 mode |= ATMEL_US_USMODE_RS485;
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +01002149 } else if (termios->c_cflag & CRTSCTS) {
2150 /* RS232 with hardware handshake (RTS/CTS) */
Richard Genoud9bcffe72016-10-27 18:04:06 +02002151 if (atmel_use_fifo(port) &&
2152 !mctrl_gpio_to_gpiod(atmel_port->gpios, UART_GPIO_CTS)) {
2153 /*
2154 * with ATMEL_US_USMODE_HWHS set, the controller will
2155 * be able to drive the RTS pin high/low when the RX
2156 * FIFO is above RXFTHRES/below RXFTHRES2.
2157 * It will also disable the transmitter when the CTS
2158 * pin is high.
2159 * This mode is not activated if CTS pin is a GPIO
2160 * because in this case, the transmitter is always
2161 * disabled (there must be an internal pull-up
2162 * responsible for this behaviour).
2163 * If the RTS pin is a GPIO, the controller won't be
2164 * able to drive it according to the FIFO thresholds,
2165 * but it will be handled by the driver.
2166 */
Alexandre Belloni5be605a2016-04-12 14:51:40 +02002167 mode |= ATMEL_US_USMODE_HWHS;
Richard Genoud9bcffe72016-10-27 18:04:06 +02002168 } else {
2169 /*
2170 * For platforms without FIFO, the flow control is
2171 * handled by the driver.
2172 */
2173 mode |= ATMEL_US_USMODE_NORMAL;
Alexandre Belloni5be605a2016-04-12 14:51:40 +02002174 }
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +01002175 } else {
2176 /* RS232 without hadware handshake */
2177 mode |= ATMEL_US_USMODE_NORMAL;
Claudio Scordinoe8faff72010-05-03 13:31:28 +01002178 }
2179
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +01002180 /* set the mode, clock divisor, parity, stop bits and data size */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002181 atmel_uart_writel(port, ATMEL_US_MR, mode);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002182
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +01002183 /*
2184 * when switching the mode, set the RTS line state according to the
2185 * new mode, otherwise keep the former state
2186 */
2187 if ((old_mode & ATMEL_US_USMODE) != (mode & ATMEL_US_USMODE)) {
2188 unsigned int rts_state;
2189
2190 if ((mode & ATMEL_US_USMODE) == ATMEL_US_USMODE_HWHS) {
2191 /* let the hardware control the RTS line */
2192 rts_state = ATMEL_US_RTSDIS;
2193 } else {
2194 /* force RTS line to low level */
2195 rts_state = ATMEL_US_RTSEN;
2196 }
2197
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002198 atmel_uart_writel(port, ATMEL_US_CR, rts_state);
Cyrille Pitchen1cf6e8f2014-12-09 14:31:35 +01002199 }
2200
Ludovic Desroches5bf56352016-08-25 15:47:56 +02002201 /*
2202 * Set the baud rate:
2203 * Fractional baudrate allows to setup output frequency more
2204 * accurately. This feature is enabled only when using normal mode.
2205 * baudrate = selected clock / (8 * (2 - OVER) * (CD + FP / 8))
2206 * Currently, OVER is always set to 0 so we get
Alexey Starikovskiy36131cd2016-09-21 12:44:14 +02002207 * baudrate = selected clock / (16 * (CD + FP / 8))
2208 * then
2209 * 8 CD + FP = selected clock / (2 * baudrate)
Ludovic Desroches5bf56352016-08-25 15:47:56 +02002210 */
2211 if (atmel_port->has_frac_baudrate &&
2212 (mode & ATMEL_US_USMODE) == ATMEL_US_USMODE_NORMAL) {
Alexey Starikovskiy36131cd2016-09-21 12:44:14 +02002213 div = DIV_ROUND_CLOSEST(port->uartclk, baud * 2);
2214 cd = div >> 3;
2215 fp = div & ATMEL_US_FP_MASK;
Ludovic Desroches5bf56352016-08-25 15:47:56 +02002216 } else {
2217 cd = uart_get_divisor(port, baud);
2218 }
2219
2220 if (cd > 65535) { /* BRGR is 16-bit, so switch to slower clock */
2221 cd /= 8;
2222 mode |= ATMEL_US_USCLKS_MCK_DIV8;
2223 }
2224 quot = cd | fp << ATMEL_US_FP_OFFSET;
2225
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002226 atmel_uart_writel(port, ATMEL_US_BRGR, quot);
2227 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
2228 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXEN | ATMEL_US_RXEN);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002229
2230 /* restore interrupts */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002231 atmel_uart_writel(port, ATMEL_US_IER, imr);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002232
2233 /* CTS flow-control and modem-status interrupts */
2234 if (UART_ENABLE_MS(port, termios->c_cflag))
Richard Genoud35b675b2014-09-03 18:09:26 +02002235 atmel_enable_ms(port);
2236 else
2237 atmel_disable_ms(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002238
2239 spin_unlock_irqrestore(&port->lock, flags);
2240}
2241
Peter Hurley732a84a2014-11-05 13:11:43 -05002242static void atmel_set_ldisc(struct uart_port *port, struct ktermios *termios)
Viktar Palstsiuk42bd7a42011-02-09 15:26:13 +01002243{
Peter Hurley732a84a2014-11-05 13:11:43 -05002244 if (termios->c_line == N_PPS) {
Viktar Palstsiuk42bd7a42011-02-09 15:26:13 +01002245 port->flags |= UPF_HARDPPS_CD;
Peter Hurleyd41510c2014-11-05 13:11:44 -05002246 spin_lock_irq(&port->lock);
Viktar Palstsiuk42bd7a42011-02-09 15:26:13 +01002247 atmel_enable_ms(port);
Peter Hurleyd41510c2014-11-05 13:11:44 -05002248 spin_unlock_irq(&port->lock);
Viktar Palstsiuk42bd7a42011-02-09 15:26:13 +01002249 } else {
2250 port->flags &= ~UPF_HARDPPS_CD;
Peter Hurleycab68f82014-11-05 13:11:45 -05002251 if (!UART_ENABLE_MS(port, termios->c_cflag)) {
2252 spin_lock_irq(&port->lock);
2253 atmel_disable_ms(port);
2254 spin_unlock_irq(&port->lock);
2255 }
Viktar Palstsiuk42bd7a42011-02-09 15:26:13 +01002256 }
2257}
2258
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002259/*
2260 * Return string describing the specified port
2261 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002262static const char *atmel_type(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002263{
Haavard Skinnemoen9ab4f882006-10-04 16:02:06 +02002264 return (port->type == PORT_ATMEL) ? "ATMEL_SERIAL" : NULL;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002265}
2266
2267/*
2268 * Release the memory region(s) being used by 'port'.
2269 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002270static void atmel_release_port(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002271{
Andrew Victorafefc412006-06-19 19:53:19 +01002272 struct platform_device *pdev = to_platform_device(port->dev);
2273 int size = pdev->resource[0].end - pdev->resource[0].start + 1;
2274
2275 release_mem_region(port->mapbase, size);
2276
2277 if (port->flags & UPF_IOREMAP) {
2278 iounmap(port->membase);
2279 port->membase = NULL;
2280 }
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002281}
2282
2283/*
2284 * Request the memory region(s) being used by 'port'.
2285 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002286static int atmel_request_port(struct uart_port *port)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002287{
Andrew Victorafefc412006-06-19 19:53:19 +01002288 struct platform_device *pdev = to_platform_device(port->dev);
2289 int size = pdev->resource[0].end - pdev->resource[0].start + 1;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002290
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002291 if (!request_mem_region(port->mapbase, size, "atmel_serial"))
Andrew Victorafefc412006-06-19 19:53:19 +01002292 return -EBUSY;
2293
2294 if (port->flags & UPF_IOREMAP) {
2295 port->membase = ioremap(port->mapbase, size);
2296 if (port->membase == NULL) {
2297 release_mem_region(port->mapbase, size);
2298 return -ENOMEM;
2299 }
2300 }
2301
2302 return 0;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002303}
2304
2305/*
2306 * Configure/autoconfigure the port.
2307 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002308static void atmel_config_port(struct uart_port *port, int flags)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002309{
2310 if (flags & UART_CONFIG_TYPE) {
Haavard Skinnemoen9ab4f882006-10-04 16:02:06 +02002311 port->type = PORT_ATMEL;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002312 atmel_request_port(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002313 }
2314}
2315
2316/*
2317 * Verify the new serial_struct (for TIOCSSERIAL).
2318 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002319static int atmel_verify_port(struct uart_port *port, struct serial_struct *ser)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002320{
2321 int ret = 0;
Haavard Skinnemoen9ab4f882006-10-04 16:02:06 +02002322 if (ser->type != PORT_UNKNOWN && ser->type != PORT_ATMEL)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002323 ret = -EINVAL;
2324 if (port->irq != ser->irq)
2325 ret = -EINVAL;
2326 if (ser->io_type != SERIAL_IO_MEM)
2327 ret = -EINVAL;
2328 if (port->uartclk / 16 != ser->baud_base)
2329 ret = -EINVAL;
Andre Przywara270c2ad2015-10-05 18:00:52 +01002330 if (port->mapbase != (unsigned long)ser->iomem_base)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002331 ret = -EINVAL;
2332 if (port->iobase != ser->port)
2333 ret = -EINVAL;
2334 if (ser->hub6 != 0)
2335 ret = -EINVAL;
2336 return ret;
2337}
2338
Albin Tonnerre8fe2d542009-12-09 12:31:32 -08002339#ifdef CONFIG_CONSOLE_POLL
2340static int atmel_poll_get_char(struct uart_port *port)
2341{
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002342 while (!(atmel_uart_readl(port, ATMEL_US_CSR) & ATMEL_US_RXRDY))
Albin Tonnerre8fe2d542009-12-09 12:31:32 -08002343 cpu_relax();
2344
Cyrille Pitchena6499432015-07-30 16:33:38 +02002345 return atmel_uart_read_char(port);
Albin Tonnerre8fe2d542009-12-09 12:31:32 -08002346}
2347
2348static void atmel_poll_put_char(struct uart_port *port, unsigned char ch)
2349{
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002350 while (!(atmel_uart_readl(port, ATMEL_US_CSR) & ATMEL_US_TXRDY))
Albin Tonnerre8fe2d542009-12-09 12:31:32 -08002351 cpu_relax();
2352
Cyrille Pitchena6499432015-07-30 16:33:38 +02002353 atmel_uart_write_char(port, ch);
Albin Tonnerre8fe2d542009-12-09 12:31:32 -08002354}
2355#endif
2356
Julia Lawall5c7dcdb2016-09-01 19:51:31 +02002357static const struct uart_ops atmel_pops = {
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002358 .tx_empty = atmel_tx_empty,
2359 .set_mctrl = atmel_set_mctrl,
2360 .get_mctrl = atmel_get_mctrl,
2361 .stop_tx = atmel_stop_tx,
2362 .start_tx = atmel_start_tx,
2363 .stop_rx = atmel_stop_rx,
2364 .enable_ms = atmel_enable_ms,
2365 .break_ctl = atmel_break_ctl,
2366 .startup = atmel_startup,
2367 .shutdown = atmel_shutdown,
Haavard Skinnemoen9afd5612008-07-16 21:52:46 +01002368 .flush_buffer = atmel_flush_buffer,
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002369 .set_termios = atmel_set_termios,
Viktar Palstsiuk42bd7a42011-02-09 15:26:13 +01002370 .set_ldisc = atmel_set_ldisc,
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002371 .type = atmel_type,
2372 .release_port = atmel_release_port,
2373 .request_port = atmel_request_port,
2374 .config_port = atmel_config_port,
2375 .verify_port = atmel_verify_port,
2376 .pm = atmel_serial_pm,
Albin Tonnerre8fe2d542009-12-09 12:31:32 -08002377#ifdef CONFIG_CONSOLE_POLL
2378 .poll_get_char = atmel_poll_get_char,
2379 .poll_put_char = atmel_poll_put_char,
2380#endif
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002381};
2382
Andrew Victorafefc412006-06-19 19:53:19 +01002383/*
2384 * Configure the port from the platform device resource info.
2385 */
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002386static int atmel_init_port(struct atmel_uart_port *atmel_port,
Remy Bohmerb843aa22008-02-08 04:21:01 -08002387 struct platform_device *pdev)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002388{
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002389 int ret;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002390 struct uart_port *port = &atmel_port->uart;
Jingoo Han574de552013-07-30 17:06:57 +09002391 struct atmel_uart_data *pdata = dev_get_platdata(&pdev->dev);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002392
Leilei Zhao4a1e8882015-02-27 16:07:16 +08002393 atmel_init_property(atmel_port, pdev);
2394 atmel_set_ops(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002395
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +01002396 atmel_init_rs485(port, pdev);
Elen Songa930e522013-07-22 16:30:25 +08002397
Claudio Scordinoe8faff72010-05-03 13:31:28 +01002398 port->iotype = UPIO_MEM;
2399 port->flags = UPF_BOOT_AUTOCONF;
2400 port->ops = &atmel_pops;
2401 port->fifosize = 1;
Claudio Scordinoe8faff72010-05-03 13:31:28 +01002402 port->dev = &pdev->dev;
Andrew Victorafefc412006-06-19 19:53:19 +01002403 port->mapbase = pdev->resource[0].start;
2404 port->irq = pdev->resource[1].start;
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +01002405 port->rs485_config = atmel_config_rs485;
Andrew Victorafefc412006-06-19 19:53:19 +01002406
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08002407 memset(&atmel_port->rx_ring, 0, sizeof(atmel_port->rx_ring));
2408
Nicolas Ferre5fbe46b2011-10-12 18:07:00 +02002409 if (pdata && pdata->regs) {
Haavard Skinnemoen75d35212006-10-04 16:02:08 +02002410 /* Already mapped by setup code */
Nicolas Ferre1acfc7e2011-10-12 18:06:57 +02002411 port->membase = pdata->regs;
Nicolas Ferre588edbf2011-10-12 18:06:58 +02002412 } else {
Andrew Victorafefc412006-06-19 19:53:19 +01002413 port->flags |= UPF_IOREMAP;
2414 port->membase = NULL;
2415 }
2416
Remy Bohmerb843aa22008-02-08 04:21:01 -08002417 /* for console, the clock could already be configured */
2418 if (!atmel_port->clk) {
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002419 atmel_port->clk = clk_get(&pdev->dev, "usart");
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002420 if (IS_ERR(atmel_port->clk)) {
2421 ret = PTR_ERR(atmel_port->clk);
2422 atmel_port->clk = NULL;
2423 return ret;
2424 }
2425 ret = clk_prepare_enable(atmel_port->clk);
2426 if (ret) {
2427 clk_put(atmel_port->clk);
2428 atmel_port->clk = NULL;
2429 return ret;
2430 }
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002431 port->uartclk = clk_get_rate(atmel_port->clk);
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002432 clk_disable_unprepare(atmel_port->clk);
David Brownell06a7f052008-11-06 12:53:40 -08002433 /* only enable clock when USART is in use */
Andrew Victorafefc412006-06-19 19:53:19 +01002434 }
Chip Coldwella6670612008-02-08 04:21:06 -08002435
Claudio Scordinoe8faff72010-05-03 13:31:28 +01002436 /* Use TXEMPTY for interrupt when rs485 else TXRDY or ENDTX|TXBUFE */
Ricardo Ribalda Delgado13bd3e62014-11-06 09:22:56 +01002437 if (port->rs485.flags & SER_RS485_ENABLED)
Claudio Scordinoe8faff72010-05-03 13:31:28 +01002438 atmel_port->tx_done_mask = ATMEL_US_TXEMPTY;
Elen Song64e22eb2013-07-22 16:30:24 +08002439 else if (atmel_use_pdc_tx(port)) {
Chip Coldwella6670612008-02-08 04:21:06 -08002440 port->fifosize = PDC_BUFFER_SIZE;
Claudio Scordinoe8faff72010-05-03 13:31:28 +01002441 atmel_port->tx_done_mask = ATMEL_US_ENDTX | ATMEL_US_TXBUFE;
2442 } else {
2443 atmel_port->tx_done_mask = ATMEL_US_TXRDY;
2444 }
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002445
2446 return 0;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002447}
2448
Jean-Christophe PLAGNIOL-VILLARD69f6a272012-02-16 00:24:07 +08002449struct platform_device *atmel_default_console_device; /* the serial console device */
2450
Haavard Skinnemoen749c4e62006-10-04 16:02:02 +02002451#ifdef CONFIG_SERIAL_ATMEL_CONSOLE
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002452static void atmel_console_putchar(struct uart_port *port, int ch)
Russell Kingd3587882006-03-20 20:00:09 +00002453{
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002454 while (!(atmel_uart_readl(port, ATMEL_US_CSR) & ATMEL_US_TXRDY))
Haavard Skinnemoen829dd812008-02-08 04:21:02 -08002455 cpu_relax();
Cyrille Pitchena6499432015-07-30 16:33:38 +02002456 atmel_uart_write_char(port, ch);
Russell Kingd3587882006-03-20 20:00:09 +00002457}
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002458
2459/*
2460 * Interrupts are disabled on entering
2461 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002462static void atmel_console_write(struct console *co, const char *s, u_int count)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002463{
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002464 struct uart_port *port = &atmel_ports[co->index].uart;
Claudio Scordinoe8faff72010-05-03 13:31:28 +01002465 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Russell Kingd3587882006-03-20 20:00:09 +00002466 unsigned int status, imr;
Marc Pignat39d4c922008-04-02 13:04:42 -07002467 unsigned int pdc_tx;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002468
2469 /*
Remy Bohmerb843aa22008-02-08 04:21:01 -08002470 * First, save IMR and then disable interrupts
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002471 */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002472 imr = atmel_uart_readl(port, ATMEL_US_IMR);
2473 atmel_uart_writel(port, ATMEL_US_IDR,
2474 ATMEL_US_RXRDY | atmel_port->tx_done_mask);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002475
Marc Pignat39d4c922008-04-02 13:04:42 -07002476 /* Store PDC transmit status and disable it */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002477 pdc_tx = atmel_uart_readl(port, ATMEL_PDC_PTSR) & ATMEL_PDC_TXTEN;
2478 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTDIS);
Marc Pignat39d4c922008-04-02 13:04:42 -07002479
Nicolas Ferre1f1c9e22017-03-20 16:38:57 +01002480 /* Make sure that tx path is actually able to send characters */
2481 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXEN);
2482
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002483 uart_console_write(port, s, count, atmel_console_putchar);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002484
2485 /*
Remy Bohmerb843aa22008-02-08 04:21:01 -08002486 * Finally, wait for transmitter to become empty
2487 * and restore IMR
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002488 */
2489 do {
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002490 status = atmel_uart_readl(port, ATMEL_US_CSR);
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002491 } while (!(status & ATMEL_US_TXRDY));
Marc Pignat39d4c922008-04-02 13:04:42 -07002492
2493 /* Restore PDC transmit status */
2494 if (pdc_tx)
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002495 atmel_uart_writel(port, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
Marc Pignat39d4c922008-04-02 13:04:42 -07002496
Remy Bohmerb843aa22008-02-08 04:21:01 -08002497 /* set interrupts back the way they were */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002498 atmel_uart_writel(port, ATMEL_US_IER, imr);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002499}
2500
2501/*
Remy Bohmerb843aa22008-02-08 04:21:01 -08002502 * If the port was already initialised (eg, by a boot loader),
2503 * try to determine the current setup.
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002504 */
Remy Bohmerb843aa22008-02-08 04:21:01 -08002505static void __init atmel_console_get_options(struct uart_port *port, int *baud,
2506 int *parity, int *bits)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002507{
2508 unsigned int mr, quot;
2509
Haavard Skinnemoen1c0fd822008-02-08 04:21:03 -08002510 /*
2511 * If the baud rate generator isn't running, the port wasn't
2512 * initialized by the boot loader.
2513 */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002514 quot = atmel_uart_readl(port, ATMEL_US_BRGR) & ATMEL_US_CD;
Haavard Skinnemoen1c0fd822008-02-08 04:21:03 -08002515 if (!quot)
2516 return;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002517
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002518 mr = atmel_uart_readl(port, ATMEL_US_MR) & ATMEL_US_CHRL;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002519 if (mr == ATMEL_US_CHRL_8)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002520 *bits = 8;
2521 else
2522 *bits = 7;
2523
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002524 mr = atmel_uart_readl(port, ATMEL_US_MR) & ATMEL_US_PAR;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002525 if (mr == ATMEL_US_PAR_EVEN)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002526 *parity = 'e';
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002527 else if (mr == ATMEL_US_PAR_ODD)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002528 *parity = 'o';
2529
Haavard Skinnemoen4d5e3922006-10-04 16:02:11 +02002530 /*
2531 * The serial core only rounds down when matching this to a
2532 * supported baud rate. Make sure we don't end up slightly
2533 * lower than one of those, as it would make us fall through
2534 * to a much lower baud rate than we really want.
2535 */
Haavard Skinnemoen4d5e3922006-10-04 16:02:11 +02002536 *baud = port->uartclk / (16 * (quot - 1));
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002537}
2538
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002539static int __init atmel_console_setup(struct console *co, char *options)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002540{
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002541 int ret;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002542 struct uart_port *port = &atmel_ports[co->index].uart;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002543 int baud = 115200;
2544 int bits = 8;
2545 int parity = 'n';
2546 int flow = 'n';
2547
Remy Bohmerb843aa22008-02-08 04:21:01 -08002548 if (port->membase == NULL) {
2549 /* Port not initialized yet - delay setup */
Andrew Victorafefc412006-06-19 19:53:19 +01002550 return -ENODEV;
Remy Bohmerb843aa22008-02-08 04:21:01 -08002551 }
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002552
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002553 ret = clk_prepare_enable(atmel_ports[co->index].clk);
2554 if (ret)
2555 return ret;
David Brownell06a7f052008-11-06 12:53:40 -08002556
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002557 atmel_uart_writel(port, ATMEL_US_IDR, -1);
2558 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
2559 atmel_uart_writel(port, ATMEL_US_CR, ATMEL_US_TXEN | ATMEL_US_RXEN);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002560
2561 if (options)
2562 uart_parse_options(options, &baud, &parity, &bits, &flow);
2563 else
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002564 atmel_console_get_options(port, &baud, &parity, &bits);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002565
2566 return uart_set_options(port, co, baud, parity, bits, flow);
2567}
2568
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002569static struct uart_driver atmel_uart;
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002570
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002571static struct console atmel_console = {
2572 .name = ATMEL_DEVICENAME,
2573 .write = atmel_console_write,
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002574 .device = uart_console_device,
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002575 .setup = atmel_console_setup,
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002576 .flags = CON_PRINTBUFFER,
2577 .index = -1,
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002578 .data = &atmel_uart,
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002579};
2580
David Brownell06a7f052008-11-06 12:53:40 -08002581#define ATMEL_CONSOLE_DEVICE (&atmel_console)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002582
Andrew Victorafefc412006-06-19 19:53:19 +01002583/*
2584 * Early console initialization (before VM subsystem initialized).
2585 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002586static int __init atmel_console_init(void)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002587{
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002588 int ret;
Haavard Skinnemoen73e27982006-10-04 16:02:04 +02002589 if (atmel_default_console_device) {
Voss, Nikolaus0d0a3cc2011-08-10 14:02:29 +02002590 struct atmel_uart_data *pdata =
Jingoo Han574de552013-07-30 17:06:57 +09002591 dev_get_platdata(&atmel_default_console_device->dev);
Linus Torvaldsefb8d212011-10-26 15:11:09 +02002592 int id = pdata->num;
Jaeden Amerob78cd162016-01-26 12:34:49 +01002593 struct atmel_uart_port *atmel_port = &atmel_ports[id];
Voss, Nikolaus0d0a3cc2011-08-10 14:02:29 +02002594
Jaeden Amerob78cd162016-01-26 12:34:49 +01002595 atmel_port->backup_imr = 0;
2596 atmel_port->uart.line = id;
Nicolas Ferre4cbf9f42011-10-12 18:06:59 +02002597
2598 add_preferred_console(ATMEL_DEVICENAME, id, NULL);
Jaeden Amerob78cd162016-01-26 12:34:49 +01002599 ret = atmel_init_port(atmel_port, atmel_default_console_device);
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002600 if (ret)
2601 return ret;
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002602 register_console(&atmel_console);
Andrew Victorafefc412006-06-19 19:53:19 +01002603 }
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002604
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002605 return 0;
2606}
Remy Bohmerb843aa22008-02-08 04:21:01 -08002607
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002608console_initcall(atmel_console_init);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002609
Andrew Victorafefc412006-06-19 19:53:19 +01002610/*
2611 * Late console initialization.
2612 */
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002613static int __init atmel_late_console_init(void)
Andrew Victorafefc412006-06-19 19:53:19 +01002614{
Remy Bohmerb843aa22008-02-08 04:21:01 -08002615 if (atmel_default_console_device
2616 && !(atmel_console.flags & CON_ENABLED))
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002617 register_console(&atmel_console);
Andrew Victorafefc412006-06-19 19:53:19 +01002618
2619 return 0;
2620}
Remy Bohmerb843aa22008-02-08 04:21:01 -08002621
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002622core_initcall(atmel_late_console_init);
Andrew Victorafefc412006-06-19 19:53:19 +01002623
Haavard Skinnemoendfa7f342008-02-08 04:21:04 -08002624static inline bool atmel_is_console_port(struct uart_port *port)
2625{
2626 return port->cons && port->cons->index == port->line;
2627}
2628
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002629#else
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002630#define ATMEL_CONSOLE_DEVICE NULL
Haavard Skinnemoendfa7f342008-02-08 04:21:04 -08002631
2632static inline bool atmel_is_console_port(struct uart_port *port)
2633{
2634 return false;
2635}
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002636#endif
2637
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002638static struct uart_driver atmel_uart = {
Remy Bohmerb843aa22008-02-08 04:21:01 -08002639 .owner = THIS_MODULE,
2640 .driver_name = "atmel_serial",
2641 .dev_name = ATMEL_DEVICENAME,
2642 .major = SERIAL_ATMEL_MAJOR,
2643 .minor = MINOR_START,
2644 .nr = ATMEL_MAX_UART,
2645 .cons = ATMEL_CONSOLE_DEVICE,
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002646};
2647
Andrew Victorafefc412006-06-19 19:53:19 +01002648#ifdef CONFIG_PM
Haavard Skinnemoenf826caa2008-02-24 14:34:45 +01002649static bool atmel_serial_clk_will_stop(void)
2650{
2651#ifdef CONFIG_ARCH_AT91
2652 return at91_suspend_entering_slow_clock();
2653#else
2654 return false;
2655#endif
2656}
2657
Remy Bohmerb843aa22008-02-08 04:21:01 -08002658static int atmel_serial_suspend(struct platform_device *pdev,
2659 pm_message_t state)
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002660{
Andrew Victorafefc412006-06-19 19:53:19 +01002661 struct uart_port *port = platform_get_drvdata(pdev);
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08002662 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002663
Haavard Skinnemoene1c609e2008-03-14 14:54:13 +01002664 if (atmel_is_console_port(port) && console_suspend_enabled) {
2665 /* Drain the TX shifter */
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002666 while (!(atmel_uart_readl(port, ATMEL_US_CSR) &
2667 ATMEL_US_TXEMPTY))
Haavard Skinnemoene1c609e2008-03-14 14:54:13 +01002668 cpu_relax();
2669 }
2670
Anti Sullinf05596d2008-09-22 13:57:54 -07002671 /* we can not wake up if we're running on slow clock */
2672 atmel_port->may_wakeup = device_may_wakeup(&pdev->dev);
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01002673 if (atmel_serial_clk_will_stop()) {
2674 unsigned long flags;
2675
2676 spin_lock_irqsave(&atmel_port->lock_suspended, flags);
2677 atmel_port->suspended = true;
2678 spin_unlock_irqrestore(&atmel_port->lock_suspended, flags);
Anti Sullinf05596d2008-09-22 13:57:54 -07002679 device_set_wakeup_enable(&pdev->dev, 0);
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01002680 }
Anti Sullinf05596d2008-09-22 13:57:54 -07002681
2682 uart_suspend_port(&atmel_uart, port);
Andrew Victor1e6c9c22006-01-10 16:59:27 +00002683
2684 return 0;
2685}
2686
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002687static int atmel_serial_resume(struct platform_device *pdev)
Andrew Victorafefc412006-06-19 19:53:19 +01002688{
2689 struct uart_port *port = platform_get_drvdata(pdev);
Haavard Skinnemoenc811ab82008-02-08 04:21:08 -08002690 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01002691 unsigned long flags;
2692
2693 spin_lock_irqsave(&atmel_port->lock_suspended, flags);
2694 if (atmel_port->pending) {
2695 atmel_handle_receive(port, atmel_port->pending);
2696 atmel_handle_status(port, atmel_port->pending,
2697 atmel_port->pending_status);
2698 atmel_handle_transmit(port, atmel_port->pending);
2699 atmel_port->pending = 0;
2700 }
2701 atmel_port->suspended = false;
2702 spin_unlock_irqrestore(&atmel_port->lock_suspended, flags);
Andrew Victorafefc412006-06-19 19:53:19 +01002703
Anti Sullinf05596d2008-09-22 13:57:54 -07002704 uart_resume_port(&atmel_uart, port);
2705 device_set_wakeup_enable(&pdev->dev, atmel_port->may_wakeup);
Andrew Victorafefc412006-06-19 19:53:19 +01002706
2707 return 0;
2708}
2709#else
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002710#define atmel_serial_suspend NULL
2711#define atmel_serial_resume NULL
Andrew Victorafefc412006-06-19 19:53:19 +01002712#endif
2713
Jaeden Amerob78cd162016-01-26 12:34:49 +01002714static void atmel_serial_probe_fifos(struct atmel_uart_port *atmel_port,
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002715 struct platform_device *pdev)
2716{
Jaeden Amerob78cd162016-01-26 12:34:49 +01002717 atmel_port->fifo_size = 0;
2718 atmel_port->rts_low = 0;
2719 atmel_port->rts_high = 0;
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002720
2721 if (of_property_read_u32(pdev->dev.of_node,
2722 "atmel,fifo-size",
Jaeden Amerob78cd162016-01-26 12:34:49 +01002723 &atmel_port->fifo_size))
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002724 return;
2725
Jaeden Amerob78cd162016-01-26 12:34:49 +01002726 if (!atmel_port->fifo_size)
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002727 return;
2728
Jaeden Amerob78cd162016-01-26 12:34:49 +01002729 if (atmel_port->fifo_size < ATMEL_MIN_FIFO_SIZE) {
2730 atmel_port->fifo_size = 0;
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002731 dev_err(&pdev->dev, "Invalid FIFO size\n");
2732 return;
2733 }
2734
2735 /*
2736 * 0 <= rts_low <= rts_high <= fifo_size
2737 * Once their CTS line asserted by the remote peer, some x86 UARTs tend
2738 * to flush their internal TX FIFO, commonly up to 16 data, before
2739 * actually stopping to send new data. So we try to set the RTS High
2740 * Threshold to a reasonably high value respecting this 16 data
2741 * empirical rule when possible.
2742 */
Jaeden Amerob78cd162016-01-26 12:34:49 +01002743 atmel_port->rts_high = max_t(int, atmel_port->fifo_size >> 1,
2744 atmel_port->fifo_size - ATMEL_RTS_HIGH_OFFSET);
2745 atmel_port->rts_low = max_t(int, atmel_port->fifo_size >> 2,
2746 atmel_port->fifo_size - ATMEL_RTS_LOW_OFFSET);
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002747
2748 dev_info(&pdev->dev, "Using FIFO (%u data)\n",
Jaeden Amerob78cd162016-01-26 12:34:49 +01002749 atmel_port->fifo_size);
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002750 dev_dbg(&pdev->dev, "RTS High Threshold : %2u data\n",
Jaeden Amerob78cd162016-01-26 12:34:49 +01002751 atmel_port->rts_high);
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002752 dev_dbg(&pdev->dev, "RTS Low Threshold : %2u data\n",
Jaeden Amerob78cd162016-01-26 12:34:49 +01002753 atmel_port->rts_low);
Cyrille Pitchenb5199d42015-07-02 15:18:12 +02002754}
2755
Bill Pemberton9671f092012-11-19 13:21:50 -05002756static int atmel_serial_probe(struct platform_device *pdev)
Andrew Victorafefc412006-06-19 19:53:19 +01002757{
Jaeden Amerob78cd162016-01-26 12:34:49 +01002758 struct atmel_uart_port *atmel_port;
Nicolas Ferre5fbe46b2011-10-12 18:07:00 +02002759 struct device_node *np = pdev->dev.of_node;
Jingoo Han574de552013-07-30 17:06:57 +09002760 struct atmel_uart_data *pdata = dev_get_platdata(&pdev->dev);
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08002761 void *data;
Nicolas Ferre4cbf9f42011-10-12 18:06:59 +02002762 int ret = -ENODEV;
Ricardo Ribalda Delgadobd737f82014-11-06 09:23:00 +01002763 bool rs485_enabled;
Andrew Victorafefc412006-06-19 19:53:19 +01002764
Haavard Skinnemoen9d09daf2009-10-26 16:50:02 -07002765 BUILD_BUG_ON(ATMEL_SERIAL_RINGSIZE & (ATMEL_SERIAL_RINGSIZE - 1));
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08002766
Nicolas Ferre5fbe46b2011-10-12 18:07:00 +02002767 if (np)
2768 ret = of_alias_get_id(np, "serial");
2769 else
2770 if (pdata)
2771 ret = pdata->num;
Nicolas Ferre4cbf9f42011-10-12 18:06:59 +02002772
2773 if (ret < 0)
Nicolas Ferre5fbe46b2011-10-12 18:07:00 +02002774 /* port id not found in platform data nor device-tree aliases:
Nicolas Ferre4cbf9f42011-10-12 18:06:59 +02002775 * auto-enumerate it */
Pawel Wieczorkiewicz503bded2013-02-20 17:26:20 +01002776 ret = find_first_zero_bit(atmel_ports_in_use, ATMEL_MAX_UART);
Nicolas Ferre4cbf9f42011-10-12 18:06:59 +02002777
Pawel Wieczorkiewicz503bded2013-02-20 17:26:20 +01002778 if (ret >= ATMEL_MAX_UART) {
Nicolas Ferre4cbf9f42011-10-12 18:06:59 +02002779 ret = -ENODEV;
2780 goto err;
2781 }
2782
Pawel Wieczorkiewicz503bded2013-02-20 17:26:20 +01002783 if (test_and_set_bit(ret, atmel_ports_in_use)) {
Nicolas Ferre4cbf9f42011-10-12 18:06:59 +02002784 /* port already in use */
2785 ret = -EBUSY;
2786 goto err;
2787 }
2788
Jaeden Amerob78cd162016-01-26 12:34:49 +01002789 atmel_port = &atmel_ports[ret];
2790 atmel_port->backup_imr = 0;
2791 atmel_port->uart.line = ret;
2792 atmel_serial_probe_fifos(atmel_port, pdev);
Linus Walleij354e57f2013-11-07 10:25:55 +01002793
Nicolas Ferre98f20822016-06-26 09:44:49 +02002794 atomic_set(&atmel_port->tasklet_shutdown, 0);
Jaeden Amerob78cd162016-01-26 12:34:49 +01002795 spin_lock_init(&atmel_port->lock_suspended);
Boris BREZILLON2c7af5b2015-03-02 10:18:18 +01002796
Jaeden Amerob78cd162016-01-26 12:34:49 +01002797 ret = atmel_init_port(atmel_port, pdev);
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002798 if (ret)
Cyrille Pitchen6fbb9bd2014-12-09 14:31:34 +01002799 goto err_clear_bit;
Andrew Victorafefc412006-06-19 19:53:19 +01002800
Jaeden Amerob78cd162016-01-26 12:34:49 +01002801 atmel_port->gpios = mctrl_gpio_init(&atmel_port->uart, 0);
2802 if (IS_ERR(atmel_port->gpios)) {
2803 ret = PTR_ERR(atmel_port->gpios);
Uwe Kleine-König18dfef92015-10-18 21:34:45 +02002804 goto err_clear_bit;
2805 }
2806
Jaeden Amerob78cd162016-01-26 12:34:49 +01002807 if (!atmel_use_pdc_rx(&atmel_port->uart)) {
Chip Coldwella6670612008-02-08 04:21:06 -08002808 ret = -ENOMEM;
Haavard Skinnemoen64334712008-02-08 04:21:07 -08002809 data = kmalloc(sizeof(struct atmel_uart_char)
2810 * ATMEL_SERIAL_RINGSIZE, GFP_KERNEL);
Chip Coldwella6670612008-02-08 04:21:06 -08002811 if (!data)
2812 goto err_alloc_ring;
Jaeden Amerob78cd162016-01-26 12:34:49 +01002813 atmel_port->rx_ring.buf = data;
Chip Coldwella6670612008-02-08 04:21:06 -08002814 }
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08002815
Jaeden Amerob78cd162016-01-26 12:34:49 +01002816 rs485_enabled = atmel_port->uart.rs485.flags & SER_RS485_ENABLED;
Ricardo Ribalda Delgadobd737f82014-11-06 09:23:00 +01002817
Jaeden Amerob78cd162016-01-26 12:34:49 +01002818 ret = uart_add_one_port(&atmel_uart, &atmel_port->uart);
Haavard Skinnemoendfa7f342008-02-08 04:21:04 -08002819 if (ret)
2820 goto err_add_port;
2821
Albin Tonnerre8da14b52009-07-29 15:04:18 -07002822#ifdef CONFIG_SERIAL_ATMEL_CONSOLE
Jaeden Amerob78cd162016-01-26 12:34:49 +01002823 if (atmel_is_console_port(&atmel_port->uart)
David Brownell06a7f052008-11-06 12:53:40 -08002824 && ATMEL_CONSOLE_DEVICE->flags & CON_ENABLED) {
2825 /*
2826 * The serial core enabled the clock for us, so undo
Boris BREZILLON91f8c2d2013-06-19 13:17:30 +02002827 * the clk_prepare_enable() in atmel_console_setup()
David Brownell06a7f052008-11-06 12:53:40 -08002828 */
Jaeden Amerob78cd162016-01-26 12:34:49 +01002829 clk_disable_unprepare(atmel_port->clk);
David Brownell06a7f052008-11-06 12:53:40 -08002830 }
Albin Tonnerre8da14b52009-07-29 15:04:18 -07002831#endif
David Brownell06a7f052008-11-06 12:53:40 -08002832
Haavard Skinnemoendfa7f342008-02-08 04:21:04 -08002833 device_init_wakeup(&pdev->dev, 1);
Jaeden Amerob78cd162016-01-26 12:34:49 +01002834 platform_set_drvdata(pdev, atmel_port);
Haavard Skinnemoendfa7f342008-02-08 04:21:04 -08002835
Cyrille Pitchend4f64182014-12-09 14:31:33 +01002836 /*
2837 * The peripheral clock has been disabled by atmel_init_port():
2838 * enable it before accessing I/O registers
2839 */
Jaeden Amerob78cd162016-01-26 12:34:49 +01002840 clk_prepare_enable(atmel_port->clk);
Cyrille Pitchend4f64182014-12-09 14:31:33 +01002841
Ricardo Ribalda Delgadobd737f82014-11-06 09:23:00 +01002842 if (rs485_enabled) {
Jaeden Amerob78cd162016-01-26 12:34:49 +01002843 atmel_uart_writel(&atmel_port->uart, ATMEL_US_MR,
Cyrille Pitchen4e7decd2015-07-02 15:18:11 +02002844 ATMEL_US_USMODE_NORMAL);
Jaeden Amerob78cd162016-01-26 12:34:49 +01002845 atmel_uart_writel(&atmel_port->uart, ATMEL_US_CR,
2846 ATMEL_US_RTSEN);
Claudio Scordino5dfbd1d72011-01-13 15:45:39 -08002847 }
2848
Elen Song055560b2013-07-22 16:30:29 +08002849 /*
2850 * Get port name of usart or uart
2851 */
Jaeden Amerob78cd162016-01-26 12:34:49 +01002852 atmel_get_ip_name(&atmel_port->uart);
Elen Song055560b2013-07-22 16:30:29 +08002853
Cyrille Pitchend4f64182014-12-09 14:31:33 +01002854 /*
2855 * The peripheral clock can now safely be disabled till the port
2856 * is used
2857 */
Jaeden Amerob78cd162016-01-26 12:34:49 +01002858 clk_disable_unprepare(atmel_port->clk);
Cyrille Pitchend4f64182014-12-09 14:31:33 +01002859
Haavard Skinnemoendfa7f342008-02-08 04:21:04 -08002860 return 0;
2861
2862err_add_port:
Jaeden Amerob78cd162016-01-26 12:34:49 +01002863 kfree(atmel_port->rx_ring.buf);
2864 atmel_port->rx_ring.buf = NULL;
Remy Bohmer1ecc26b2008-02-08 04:21:05 -08002865err_alloc_ring:
Jaeden Amerob78cd162016-01-26 12:34:49 +01002866 if (!atmel_is_console_port(&atmel_port->uart)) {
2867 clk_put(atmel_port->clk);
2868 atmel_port->clk = NULL;
Andrew Victorafefc412006-06-19 19:53:19 +01002869 }
Cyrille Pitchen6fbb9bd2014-12-09 14:31:34 +01002870err_clear_bit:
Jaeden Amerob78cd162016-01-26 12:34:49 +01002871 clear_bit(atmel_port->uart.line, atmel_ports_in_use);
Nicolas Ferre4cbf9f42011-10-12 18:06:59 +02002872err:
Andrew Victorafefc412006-06-19 19:53:19 +01002873 return ret;
2874}
2875
Romain Izardf4a8ab042016-02-26 11:15:04 +01002876/*
2877 * Even if the driver is not modular, it makes sense to be able to
2878 * unbind a device: there can be many bound devices, and there are
2879 * situations where dynamic binding and unbinding can be useful.
2880 *
2881 * For example, a connected device can require a specific firmware update
2882 * protocol that needs bitbanging on IO lines, but use the regular serial
2883 * port in the normal case.
2884 */
2885static int atmel_serial_remove(struct platform_device *pdev)
2886{
2887 struct uart_port *port = platform_get_drvdata(pdev);
2888 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
2889 int ret = 0;
2890
Nicolas Ferre00e8e6582016-06-17 12:05:47 +02002891 tasklet_kill(&atmel_port->tasklet_rx);
2892 tasklet_kill(&atmel_port->tasklet_tx);
Romain Izardf4a8ab042016-02-26 11:15:04 +01002893
2894 device_init_wakeup(&pdev->dev, 0);
2895
2896 ret = uart_remove_one_port(&atmel_uart, port);
2897
2898 kfree(atmel_port->rx_ring.buf);
2899
2900 /* "port" is allocated statically, so we shouldn't free it */
2901
2902 clear_bit(port->line, atmel_ports_in_use);
2903
2904 clk_put(atmel_port->clk);
2905 atmel_port->clk = NULL;
2906
2907 return ret;
2908}
2909
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002910static struct platform_driver atmel_serial_driver = {
2911 .probe = atmel_serial_probe,
Romain Izardf4a8ab042016-02-26 11:15:04 +01002912 .remove = atmel_serial_remove,
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002913 .suspend = atmel_serial_suspend,
2914 .resume = atmel_serial_resume,
Andrew Victorafefc412006-06-19 19:53:19 +01002915 .driver = {
Paul Gortmakerc39dfeb2015-10-18 18:21:16 -04002916 .name = "atmel_usart",
2917 .of_match_table = of_match_ptr(atmel_serial_dt_ids),
Andrew Victorafefc412006-06-19 19:53:19 +01002918 },
2919};
2920
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002921static int __init atmel_serial_init(void)
Andrew Victorafefc412006-06-19 19:53:19 +01002922{
2923 int ret;
2924
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002925 ret = uart_register_driver(&atmel_uart);
Andrew Victorafefc412006-06-19 19:53:19 +01002926 if (ret)
2927 return ret;
2928
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002929 ret = platform_driver_register(&atmel_serial_driver);
Andrew Victorafefc412006-06-19 19:53:19 +01002930 if (ret)
Haavard Skinnemoen7192f922006-10-04 16:02:05 +02002931 uart_unregister_driver(&atmel_uart);
Andrew Victorafefc412006-06-19 19:53:19 +01002932
2933 return ret;
2934}
Paul Gortmakerc39dfeb2015-10-18 18:21:16 -04002935device_initcall(atmel_serial_init);