blob: e18e098090591d46a2d140c4e5608cd4914d97d5 [file] [log] [blame]
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001/* linux/arch/arm/mach-s5pv210/clock.c
2 *
3 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
5 *
6 * S5PV210 - Clock support
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/init.h>
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/list.h>
17#include <linux/errno.h>
18#include <linux/err.h>
19#include <linux/clk.h>
20#include <linux/sysdev.h>
21#include <linux/io.h>
22
23#include <mach/map.h>
24
25#include <plat/cpu-freq.h>
26#include <mach/regs-clock.h>
27#include <plat/clock.h>
28#include <plat/cpu.h>
29#include <plat/pll.h>
30#include <plat/s5p-clock.h>
31#include <plat/clock-clksrc.h>
32#include <plat/s5pv210.h>
33
Jaecheol Lee88695842010-10-12 09:19:26 +090034static unsigned long xtal;
35
Thomas Abraham59cda522010-05-17 09:38:01 +090036static struct clksrc_clk clk_mout_apll = {
37 .clk = {
38 .name = "mout_apll",
39 .id = -1,
40 },
41 .sources = &clk_src_apll,
42 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
43};
44
45static struct clksrc_clk clk_mout_epll = {
46 .clk = {
47 .name = "mout_epll",
48 .id = -1,
49 },
50 .sources = &clk_src_epll,
51 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
52};
53
54static struct clksrc_clk clk_mout_mpll = {
55 .clk = {
56 .name = "mout_mpll",
57 .id = -1,
58 },
59 .sources = &clk_src_mpll,
60 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
61};
62
Thomas Abraham374e0bf2010-05-17 09:38:31 +090063static struct clk *clkset_armclk_list[] = {
64 [0] = &clk_mout_apll.clk,
65 [1] = &clk_mout_mpll.clk,
66};
67
68static struct clksrc_sources clkset_armclk = {
69 .sources = clkset_armclk_list,
70 .nr_sources = ARRAY_SIZE(clkset_armclk_list),
71};
72
73static struct clksrc_clk clk_armclk = {
74 .clk = {
75 .name = "armclk",
76 .id = -1,
77 },
78 .sources = &clkset_armclk,
79 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
80 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
81};
82
Thomas Abrahamaf76a202010-05-17 09:38:34 +090083static struct clksrc_clk clk_hclk_msys = {
84 .clk = {
85 .name = "hclk_msys",
86 .id = -1,
87 .parent = &clk_armclk.clk,
88 },
89 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
90};
91
Thomas Abraham6ed91a22010-05-17 09:38:42 +090092static struct clksrc_clk clk_pclk_msys = {
93 .clk = {
94 .name = "pclk_msys",
95 .id = -1,
96 .parent = &clk_hclk_msys.clk,
97 },
98 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
99};
100
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900101static struct clksrc_clk clk_sclk_a2m = {
102 .clk = {
103 .name = "sclk_a2m",
104 .id = -1,
105 .parent = &clk_mout_apll.clk,
106 },
107 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
108};
109
110static struct clk *clkset_hclk_sys_list[] = {
111 [0] = &clk_mout_mpll.clk,
112 [1] = &clk_sclk_a2m.clk,
113};
114
115static struct clksrc_sources clkset_hclk_sys = {
116 .sources = clkset_hclk_sys_list,
117 .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
118};
119
120static struct clksrc_clk clk_hclk_dsys = {
121 .clk = {
122 .name = "hclk_dsys",
123 .id = -1,
124 },
125 .sources = &clkset_hclk_sys,
126 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
127 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
128};
129
Thomas Abraham58772cd2010-05-17 09:38:48 +0900130static struct clksrc_clk clk_pclk_dsys = {
131 .clk = {
132 .name = "pclk_dsys",
133 .id = -1,
134 .parent = &clk_hclk_dsys.clk,
135 },
136 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
137};
138
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900139static struct clksrc_clk clk_hclk_psys = {
140 .clk = {
141 .name = "hclk_psys",
142 .id = -1,
143 },
144 .sources = &clkset_hclk_sys,
145 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
146 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
147};
148
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900149static struct clksrc_clk clk_pclk_psys = {
150 .clk = {
151 .name = "pclk_psys",
152 .id = -1,
153 .parent = &clk_hclk_psys.clk,
154 },
155 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
156};
157
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900158static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
159{
160 return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
161}
162
163static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
164{
165 return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
166}
167
168static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
169{
170 return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
171}
172
173static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
174{
175 return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
176}
177
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900178static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
179{
180 return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
181}
182
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900183static int s5pv210_clk_mask1_ctrl(struct clk *clk, int enable)
184{
185 return s5p_gatectrl(S5P_CLK_SRC_MASK1, clk, enable);
186}
187
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900188static struct clk clk_sclk_hdmi27m = {
189 .name = "sclk_hdmi27m",
190 .id = -1,
191 .rate = 27000000,
192};
193
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900194static struct clk clk_sclk_hdmiphy = {
195 .name = "sclk_hdmiphy",
196 .id = -1,
197};
198
199static struct clk clk_sclk_usbphy0 = {
200 .name = "sclk_usbphy0",
201 .id = -1,
202};
203
204static struct clk clk_sclk_usbphy1 = {
205 .name = "sclk_usbphy1",
206 .id = -1,
207};
208
Thomas Abraham45834872010-05-17 09:39:00 +0900209static struct clk clk_pcmcdclk0 = {
210 .name = "pcmcdclk",
211 .id = -1,
212};
213
214static struct clk clk_pcmcdclk1 = {
215 .name = "pcmcdclk",
216 .id = -1,
217};
218
219static struct clk clk_pcmcdclk2 = {
220 .name = "pcmcdclk",
221 .id = -1,
222};
223
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900224static struct clk *clkset_vpllsrc_list[] = {
225 [0] = &clk_fin_vpll,
226 [1] = &clk_sclk_hdmi27m,
227};
228
229static struct clksrc_sources clkset_vpllsrc = {
230 .sources = clkset_vpllsrc_list,
231 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
232};
233
234static struct clksrc_clk clk_vpllsrc = {
235 .clk = {
236 .name = "vpll_src",
237 .id = -1,
238 .enable = s5pv210_clk_mask0_ctrl,
239 .ctrlbit = (1 << 7),
240 },
241 .sources = &clkset_vpllsrc,
242 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
243};
244
245static struct clk *clkset_sclk_vpll_list[] = {
246 [0] = &clk_vpllsrc.clk,
247 [1] = &clk_fout_vpll,
248};
249
250static struct clksrc_sources clkset_sclk_vpll = {
251 .sources = clkset_sclk_vpll_list,
252 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
253};
254
255static struct clksrc_clk clk_sclk_vpll = {
256 .clk = {
257 .name = "sclk_vpll",
258 .id = -1,
259 },
260 .sources = &clkset_sclk_vpll,
261 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
262};
263
Thomas Abraham664f5b22010-05-17 09:38:44 +0900264static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
265{
266 return clk_get_rate(clk->parent) / 2;
267}
268
269static struct clk_ops clk_hclk_imem_ops = {
270 .get_rate = s5pv210_clk_imem_get_rate,
271};
272
Jaecheol Lee88695842010-10-12 09:19:26 +0900273static unsigned long s5pv210_clk_fout_apll_get_rate(struct clk *clk)
274{
275 return s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
276}
277
278static struct clk_ops clk_fout_apll_ops = {
279 .get_rate = s5pv210_clk_fout_apll_get_rate,
280};
281
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900282static struct clk init_clocks_disable[] = {
283 {
284 .name = "rot",
285 .id = -1,
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900286 .parent = &clk_hclk_dsys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900287 .enable = s5pv210_clk_ip0_ctrl,
288 .ctrlbit = (1<<29),
289 }, {
Marek Szyprowskida01c2f2010-09-10 19:43:12 +0900290 .name = "fimc",
291 .id = 0,
292 .parent = &clk_hclk_dsys.clk,
293 .enable = s5pv210_clk_ip0_ctrl,
294 .ctrlbit = (1 << 24),
295 }, {
296 .name = "fimc",
297 .id = 1,
298 .parent = &clk_hclk_dsys.clk,
299 .enable = s5pv210_clk_ip0_ctrl,
300 .ctrlbit = (1 << 25),
301 }, {
302 .name = "fimc",
303 .id = 2,
304 .parent = &clk_hclk_dsys.clk,
305 .enable = s5pv210_clk_ip0_ctrl,
306 .ctrlbit = (1 << 26),
307 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900308 .name = "otg",
309 .id = -1,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900310 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900311 .enable = s5pv210_clk_ip1_ctrl,
312 .ctrlbit = (1<<16),
313 }, {
314 .name = "usb-host",
315 .id = -1,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900316 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900317 .enable = s5pv210_clk_ip1_ctrl,
318 .ctrlbit = (1<<17),
319 }, {
320 .name = "lcd",
321 .id = -1,
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900322 .parent = &clk_hclk_dsys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900323 .enable = s5pv210_clk_ip1_ctrl,
324 .ctrlbit = (1<<0),
325 }, {
326 .name = "cfcon",
327 .id = 0,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900328 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900329 .enable = s5pv210_clk_ip1_ctrl,
330 .ctrlbit = (1<<25),
331 }, {
332 .name = "hsmmc",
333 .id = 0,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900334 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900335 .enable = s5pv210_clk_ip2_ctrl,
336 .ctrlbit = (1<<16),
337 }, {
338 .name = "hsmmc",
339 .id = 1,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900340 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900341 .enable = s5pv210_clk_ip2_ctrl,
342 .ctrlbit = (1<<17),
343 }, {
344 .name = "hsmmc",
345 .id = 2,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900346 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900347 .enable = s5pv210_clk_ip2_ctrl,
348 .ctrlbit = (1<<18),
349 }, {
350 .name = "hsmmc",
351 .id = 3,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900352 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900353 .enable = s5pv210_clk_ip2_ctrl,
354 .ctrlbit = (1<<19),
355 }, {
356 .name = "systimer",
357 .id = -1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900358 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900359 .enable = s5pv210_clk_ip3_ctrl,
360 .ctrlbit = (1<<16),
361 }, {
362 .name = "watchdog",
363 .id = -1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900364 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900365 .enable = s5pv210_clk_ip3_ctrl,
366 .ctrlbit = (1<<22),
367 }, {
368 .name = "rtc",
369 .id = -1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900370 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900371 .enable = s5pv210_clk_ip3_ctrl,
372 .ctrlbit = (1<<15),
373 }, {
374 .name = "i2c",
375 .id = 0,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900376 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900377 .enable = s5pv210_clk_ip3_ctrl,
378 .ctrlbit = (1<<7),
379 }, {
380 .name = "i2c",
381 .id = 1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900382 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900383 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Hamf1c894d2010-08-21 09:18:19 +0900384 .ctrlbit = (1 << 10),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900385 }, {
386 .name = "i2c",
387 .id = 2,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900388 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900389 .enable = s5pv210_clk_ip3_ctrl,
390 .ctrlbit = (1<<9),
391 }, {
392 .name = "spi",
393 .id = 0,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900394 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900395 .enable = s5pv210_clk_ip3_ctrl,
396 .ctrlbit = (1<<12),
397 }, {
398 .name = "spi",
399 .id = 1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900400 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900401 .enable = s5pv210_clk_ip3_ctrl,
402 .ctrlbit = (1<<13),
403 }, {
404 .name = "spi",
405 .id = 2,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900406 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900407 .enable = s5pv210_clk_ip3_ctrl,
408 .ctrlbit = (1<<14),
409 }, {
410 .name = "timers",
411 .id = -1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900412 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900413 .enable = s5pv210_clk_ip3_ctrl,
414 .ctrlbit = (1<<23),
415 }, {
416 .name = "adc",
417 .id = -1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900418 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900419 .enable = s5pv210_clk_ip3_ctrl,
420 .ctrlbit = (1<<24),
421 }, {
422 .name = "keypad",
423 .id = -1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900424 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900425 .enable = s5pv210_clk_ip3_ctrl,
426 .ctrlbit = (1<<21),
427 }, {
428 .name = "i2s_v50",
429 .id = 0,
430 .parent = &clk_p,
431 .enable = s5pv210_clk_ip3_ctrl,
432 .ctrlbit = (1<<4),
433 }, {
434 .name = "i2s_v32",
435 .id = 0,
436 .parent = &clk_p,
437 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900438 .ctrlbit = (1 << 5),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900439 }, {
440 .name = "i2s_v32",
441 .id = 1,
442 .parent = &clk_p,
443 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900444 .ctrlbit = (1 << 6),
445 },
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900446};
447
448static struct clk init_clocks[] = {
449 {
Thomas Abraham664f5b22010-05-17 09:38:44 +0900450 .name = "hclk_imem",
451 .id = -1,
452 .parent = &clk_hclk_msys.clk,
453 .ctrlbit = (1 << 5),
454 .enable = s5pv210_clk_ip0_ctrl,
455 .ops = &clk_hclk_imem_ops,
456 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900457 .name = "uart",
458 .id = 0,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900459 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900460 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900461 .ctrlbit = (1 << 17),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900462 }, {
463 .name = "uart",
464 .id = 1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900465 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900466 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900467 .ctrlbit = (1 << 18),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900468 }, {
469 .name = "uart",
470 .id = 2,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900471 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900472 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900473 .ctrlbit = (1 << 19),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900474 }, {
475 .name = "uart",
476 .id = 3,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900477 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900478 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900479 .ctrlbit = (1 << 20),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900480 },
481};
482
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900483static struct clk *clkset_uart_list[] = {
484 [6] = &clk_mout_mpll.clk,
485 [7] = &clk_mout_epll.clk,
486};
487
488static struct clksrc_sources clkset_uart = {
489 .sources = clkset_uart_list,
490 .nr_sources = ARRAY_SIZE(clkset_uart_list),
491};
492
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900493static struct clk *clkset_group1_list[] = {
494 [0] = &clk_sclk_a2m.clk,
495 [1] = &clk_mout_mpll.clk,
496 [2] = &clk_mout_epll.clk,
497 [3] = &clk_sclk_vpll.clk,
498};
499
500static struct clksrc_sources clkset_group1 = {
501 .sources = clkset_group1_list,
502 .nr_sources = ARRAY_SIZE(clkset_group1_list),
503};
504
505static struct clk *clkset_sclk_onenand_list[] = {
506 [0] = &clk_hclk_psys.clk,
507 [1] = &clk_hclk_dsys.clk,
508};
509
510static struct clksrc_sources clkset_sclk_onenand = {
511 .sources = clkset_sclk_onenand_list,
512 .nr_sources = ARRAY_SIZE(clkset_sclk_onenand_list),
513};
514
Thomas Abraham9e206142010-05-17 09:38:57 +0900515static struct clk *clkset_sclk_dac_list[] = {
516 [0] = &clk_sclk_vpll.clk,
517 [1] = &clk_sclk_hdmiphy,
518};
519
520static struct clksrc_sources clkset_sclk_dac = {
521 .sources = clkset_sclk_dac_list,
522 .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
523};
524
525static struct clksrc_clk clk_sclk_dac = {
526 .clk = {
527 .name = "sclk_dac",
528 .id = -1,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900529 .enable = s5pv210_clk_mask0_ctrl,
530 .ctrlbit = (1 << 2),
Thomas Abraham9e206142010-05-17 09:38:57 +0900531 },
532 .sources = &clkset_sclk_dac,
533 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 1 },
534};
535
536static struct clksrc_clk clk_sclk_pixel = {
537 .clk = {
538 .name = "sclk_pixel",
539 .id = -1,
540 .parent = &clk_sclk_vpll.clk,
541 },
542 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4},
543};
544
545static struct clk *clkset_sclk_hdmi_list[] = {
546 [0] = &clk_sclk_pixel.clk,
547 [1] = &clk_sclk_hdmiphy,
548};
549
550static struct clksrc_sources clkset_sclk_hdmi = {
551 .sources = clkset_sclk_hdmi_list,
552 .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
553};
554
555static struct clksrc_clk clk_sclk_hdmi = {
556 .clk = {
557 .name = "sclk_hdmi",
558 .id = -1,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900559 .enable = s5pv210_clk_mask0_ctrl,
560 .ctrlbit = (1 << 0),
Thomas Abraham9e206142010-05-17 09:38:57 +0900561 },
562 .sources = &clkset_sclk_hdmi,
563 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
564};
565
566static struct clk *clkset_sclk_mixer_list[] = {
567 [0] = &clk_sclk_dac.clk,
568 [1] = &clk_sclk_hdmi.clk,
569};
570
571static struct clksrc_sources clkset_sclk_mixer = {
572 .sources = clkset_sclk_mixer_list,
573 .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
574};
575
Thomas Abraham45834872010-05-17 09:39:00 +0900576static struct clk *clkset_sclk_audio0_list[] = {
577 [0] = &clk_ext_xtal_mux,
578 [1] = &clk_pcmcdclk0,
579 [2] = &clk_sclk_hdmi27m,
580 [3] = &clk_sclk_usbphy0,
581 [4] = &clk_sclk_usbphy1,
582 [5] = &clk_sclk_hdmiphy,
583 [6] = &clk_mout_mpll.clk,
584 [7] = &clk_mout_epll.clk,
585 [8] = &clk_sclk_vpll.clk,
586};
587
588static struct clksrc_sources clkset_sclk_audio0 = {
589 .sources = clkset_sclk_audio0_list,
590 .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
591};
592
593static struct clksrc_clk clk_sclk_audio0 = {
594 .clk = {
595 .name = "sclk_audio",
596 .id = 0,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900597 .enable = s5pv210_clk_mask0_ctrl,
598 .ctrlbit = (1 << 24),
Thomas Abraham45834872010-05-17 09:39:00 +0900599 },
600 .sources = &clkset_sclk_audio0,
601 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 0, .size = 4 },
602 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 0, .size = 4 },
603};
604
605static struct clk *clkset_sclk_audio1_list[] = {
606 [0] = &clk_ext_xtal_mux,
607 [1] = &clk_pcmcdclk1,
608 [2] = &clk_sclk_hdmi27m,
609 [3] = &clk_sclk_usbphy0,
610 [4] = &clk_sclk_usbphy1,
611 [5] = &clk_sclk_hdmiphy,
612 [6] = &clk_mout_mpll.clk,
613 [7] = &clk_mout_epll.clk,
614 [8] = &clk_sclk_vpll.clk,
615};
616
617static struct clksrc_sources clkset_sclk_audio1 = {
618 .sources = clkset_sclk_audio1_list,
619 .nr_sources = ARRAY_SIZE(clkset_sclk_audio1_list),
620};
621
622static struct clksrc_clk clk_sclk_audio1 = {
623 .clk = {
624 .name = "sclk_audio",
625 .id = 1,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900626 .enable = s5pv210_clk_mask0_ctrl,
627 .ctrlbit = (1 << 25),
Thomas Abraham45834872010-05-17 09:39:00 +0900628 },
629 .sources = &clkset_sclk_audio1,
630 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 4, .size = 4 },
631 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 4, .size = 4 },
632};
633
634static struct clk *clkset_sclk_audio2_list[] = {
635 [0] = &clk_ext_xtal_mux,
636 [1] = &clk_pcmcdclk0,
637 [2] = &clk_sclk_hdmi27m,
638 [3] = &clk_sclk_usbphy0,
639 [4] = &clk_sclk_usbphy1,
640 [5] = &clk_sclk_hdmiphy,
641 [6] = &clk_mout_mpll.clk,
642 [7] = &clk_mout_epll.clk,
643 [8] = &clk_sclk_vpll.clk,
644};
645
646static struct clksrc_sources clkset_sclk_audio2 = {
647 .sources = clkset_sclk_audio2_list,
648 .nr_sources = ARRAY_SIZE(clkset_sclk_audio2_list),
649};
650
651static struct clksrc_clk clk_sclk_audio2 = {
652 .clk = {
653 .name = "sclk_audio",
654 .id = 2,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900655 .enable = s5pv210_clk_mask0_ctrl,
656 .ctrlbit = (1 << 26),
Thomas Abraham45834872010-05-17 09:39:00 +0900657 },
658 .sources = &clkset_sclk_audio2,
659 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 8, .size = 4 },
660 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 8, .size = 4 },
661};
662
663static struct clk *clkset_sclk_spdif_list[] = {
664 [0] = &clk_sclk_audio0.clk,
665 [1] = &clk_sclk_audio1.clk,
666 [2] = &clk_sclk_audio2.clk,
667};
668
669static struct clksrc_sources clkset_sclk_spdif = {
670 .sources = clkset_sclk_spdif_list,
671 .nr_sources = ARRAY_SIZE(clkset_sclk_spdif_list),
672};
673
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900674static struct clk *clkset_group2_list[] = {
675 [0] = &clk_ext_xtal_mux,
676 [1] = &clk_xusbxti,
677 [2] = &clk_sclk_hdmi27m,
678 [3] = &clk_sclk_usbphy0,
679 [4] = &clk_sclk_usbphy1,
680 [5] = &clk_sclk_hdmiphy,
681 [6] = &clk_mout_mpll.clk,
682 [7] = &clk_mout_epll.clk,
683 [8] = &clk_sclk_vpll.clk,
684};
685
686static struct clksrc_sources clkset_group2 = {
687 .sources = clkset_group2_list,
688 .nr_sources = ARRAY_SIZE(clkset_group2_list),
689};
690
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900691static struct clksrc_clk clksrcs[] = {
692 {
693 .clk = {
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900694 .name = "sclk_dmc",
695 .id = -1,
696 },
697 .sources = &clkset_group1,
698 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
699 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
700 }, {
701 .clk = {
702 .name = "sclk_onenand",
703 .id = -1,
704 },
705 .sources = &clkset_sclk_onenand,
706 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 28, .size = 1 },
707 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 12, .size = 3 },
708 }, {
709 .clk = {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900710 .name = "uclk1",
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900711 .id = 0,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900712 .enable = s5pv210_clk_mask0_ctrl,
713 .ctrlbit = (1 << 12),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900714 },
715 .sources = &clkset_uart,
716 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
717 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
Thomas Abraham9e206142010-05-17 09:38:57 +0900718 }, {
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900719 .clk = {
720 .name = "uclk1",
721 .id = 1,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900722 .enable = s5pv210_clk_mask0_ctrl,
723 .ctrlbit = (1 << 13),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900724 },
725 .sources = &clkset_uart,
726 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 20, .size = 4 },
727 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
728 }, {
729 .clk = {
730 .name = "uclk1",
731 .id = 2,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900732 .enable = s5pv210_clk_mask0_ctrl,
733 .ctrlbit = (1 << 14),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900734 },
735 .sources = &clkset_uart,
736 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 24, .size = 4 },
737 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 24, .size = 4 },
738 }, {
739 .clk = {
740 .name = "uclk1",
741 .id = 3,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900742 .enable = s5pv210_clk_mask0_ctrl,
743 .ctrlbit = (1 << 15),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900744 },
745 .sources = &clkset_uart,
746 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 28, .size = 4 },
747 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 28, .size = 4 },
748 }, {
Thomas Abraham9e206142010-05-17 09:38:57 +0900749 .clk = {
750 .name = "sclk_mixer",
751 .id = -1,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900752 .enable = s5pv210_clk_mask0_ctrl,
753 .ctrlbit = (1 << 1),
Thomas Abraham9e206142010-05-17 09:38:57 +0900754 },
755 .sources = &clkset_sclk_mixer,
756 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 1 },
Thomas Abraham45834872010-05-17 09:39:00 +0900757 }, {
758 .clk = {
759 .name = "sclk_spdif",
760 .id = -1,
761 .enable = s5pv210_clk_mask0_ctrl,
762 .ctrlbit = (1 << 27),
763 },
764 .sources = &clkset_sclk_spdif,
765 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 12, .size = 2 },
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900766 }, {
767 .clk = {
768 .name = "sclk_fimc",
769 .id = 0,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900770 .enable = s5pv210_clk_mask1_ctrl,
771 .ctrlbit = (1 << 2),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900772 },
773 .sources = &clkset_group2,
774 .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 4 },
775 .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
776 }, {
777 .clk = {
778 .name = "sclk_fimc",
779 .id = 1,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900780 .enable = s5pv210_clk_mask1_ctrl,
781 .ctrlbit = (1 << 3),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900782 },
783 .sources = &clkset_group2,
784 .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 4 },
785 .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
786 }, {
787 .clk = {
788 .name = "sclk_fimc",
789 .id = 2,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900790 .enable = s5pv210_clk_mask1_ctrl,
791 .ctrlbit = (1 << 4),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900792 },
793 .sources = &clkset_group2,
794 .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 4 },
795 .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
796 }, {
797 .clk = {
798 .name = "sclk_cam",
799 .id = 0,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900800 .enable = s5pv210_clk_mask0_ctrl,
801 .ctrlbit = (1 << 3),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900802 },
803 .sources = &clkset_group2,
804 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 4 },
805 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
806 }, {
807 .clk = {
808 .name = "sclk_cam",
809 .id = 1,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900810 .enable = s5pv210_clk_mask0_ctrl,
811 .ctrlbit = (1 << 4),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900812 },
813 .sources = &clkset_group2,
814 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 4 },
815 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 4 },
816 }, {
817 .clk = {
818 .name = "sclk_fimd",
819 .id = -1,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900820 .enable = s5pv210_clk_mask0_ctrl,
821 .ctrlbit = (1 << 5),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900822 },
823 .sources = &clkset_group2,
824 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 4 },
825 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 4 },
826 }, {
827 .clk = {
828 .name = "sclk_mmc",
829 .id = 0,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900830 .enable = s5pv210_clk_mask0_ctrl,
831 .ctrlbit = (1 << 8),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900832 },
833 .sources = &clkset_group2,
834 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 0, .size = 4 },
835 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 4 },
836 }, {
837 .clk = {
838 .name = "sclk_mmc",
839 .id = 1,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900840 .enable = s5pv210_clk_mask0_ctrl,
841 .ctrlbit = (1 << 9),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900842 },
843 .sources = &clkset_group2,
844 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 4, .size = 4 },
845 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 4, .size = 4 },
846 }, {
847 .clk = {
848 .name = "sclk_mmc",
849 .id = 2,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900850 .enable = s5pv210_clk_mask0_ctrl,
851 .ctrlbit = (1 << 10),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900852 },
853 .sources = &clkset_group2,
854 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 8, .size = 4 },
855 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 8, .size = 4 },
856 }, {
857 .clk = {
858 .name = "sclk_mmc",
859 .id = 3,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900860 .enable = s5pv210_clk_mask0_ctrl,
861 .ctrlbit = (1 << 11),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900862 },
863 .sources = &clkset_group2,
864 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 12, .size = 4 },
865 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
866 }, {
867 .clk = {
868 .name = "sclk_mfc",
869 .id = -1,
870 .enable = s5pv210_clk_ip0_ctrl,
871 .ctrlbit = (1 << 16),
872 },
873 .sources = &clkset_group1,
874 .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
875 .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
876 }, {
877 .clk = {
878 .name = "sclk_g2d",
879 .id = -1,
880 .enable = s5pv210_clk_ip0_ctrl,
881 .ctrlbit = (1 << 12),
882 },
883 .sources = &clkset_group1,
884 .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
885 .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
886 }, {
887 .clk = {
888 .name = "sclk_g3d",
889 .id = -1,
890 .enable = s5pv210_clk_ip0_ctrl,
891 .ctrlbit = (1 << 8),
892 },
893 .sources = &clkset_group1,
894 .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
895 .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
896 }, {
897 .clk = {
898 .name = "sclk_csis",
899 .id = -1,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900900 .enable = s5pv210_clk_mask0_ctrl,
901 .ctrlbit = (1 << 6),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900902 },
903 .sources = &clkset_group2,
904 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 4 },
905 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 28, .size = 4 },
906 }, {
907 .clk = {
908 .name = "sclk_spi",
909 .id = 0,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900910 .enable = s5pv210_clk_mask0_ctrl,
911 .ctrlbit = (1 << 16),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900912 },
913 .sources = &clkset_group2,
914 .reg_src = { .reg = S5P_CLK_SRC5, .shift = 0, .size = 4 },
915 .reg_div = { .reg = S5P_CLK_DIV5, .shift = 0, .size = 4 },
916 }, {
917 .clk = {
918 .name = "sclk_spi",
919 .id = 1,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900920 .enable = s5pv210_clk_mask0_ctrl,
921 .ctrlbit = (1 << 17),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900922 },
923 .sources = &clkset_group2,
924 .reg_src = { .reg = S5P_CLK_SRC5, .shift = 4, .size = 4 },
925 .reg_div = { .reg = S5P_CLK_DIV5, .shift = 4, .size = 4 },
926 }, {
927 .clk = {
928 .name = "sclk_pwi",
929 .id = -1,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900930 .enable = s5pv210_clk_mask0_ctrl,
931 .ctrlbit = (1 << 29),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900932 },
933 .sources = &clkset_group2,
934 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 20, .size = 4 },
935 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 24, .size = 4 },
936 }, {
937 .clk = {
938 .name = "sclk_pwm",
939 .id = -1,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900940 .enable = s5pv210_clk_mask0_ctrl,
941 .ctrlbit = (1 << 19),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900942 },
943 .sources = &clkset_group2,
944 .reg_src = { .reg = S5P_CLK_SRC5, .shift = 12, .size = 4 },
945 .reg_div = { .reg = S5P_CLK_DIV5, .shift = 12, .size = 4 },
Thomas Abraham9e206142010-05-17 09:38:57 +0900946 },
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900947};
948
949/* Clock initialisation code */
Thomas Abrahameb1ef1e2010-05-17 09:38:12 +0900950static struct clksrc_clk *sysclks[] = {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900951 &clk_mout_apll,
952 &clk_mout_epll,
953 &clk_mout_mpll,
Thomas Abraham374e0bf2010-05-17 09:38:31 +0900954 &clk_armclk,
Thomas Abrahamaf76a202010-05-17 09:38:34 +0900955 &clk_hclk_msys,
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900956 &clk_sclk_a2m,
957 &clk_hclk_dsys,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900958 &clk_hclk_psys,
Thomas Abraham6ed91a22010-05-17 09:38:42 +0900959 &clk_pclk_msys,
Thomas Abraham58772cd2010-05-17 09:38:48 +0900960 &clk_pclk_dsys,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900961 &clk_pclk_psys,
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900962 &clk_vpllsrc,
963 &clk_sclk_vpll,
Thomas Abraham9e206142010-05-17 09:38:57 +0900964 &clk_sclk_dac,
965 &clk_sclk_pixel,
966 &clk_sclk_hdmi,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900967};
968
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900969void __init_or_cpufreq s5pv210_setup_clocks(void)
970{
971 struct clk *xtal_clk;
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900972 unsigned long vpllsrc;
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900973 unsigned long armclk;
Thomas Abrahamaf76a202010-05-17 09:38:34 +0900974 unsigned long hclk_msys;
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900975 unsigned long hclk_dsys;
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900976 unsigned long hclk_psys;
Thomas Abraham6ed91a22010-05-17 09:38:42 +0900977 unsigned long pclk_msys;
Thomas Abraham58772cd2010-05-17 09:38:48 +0900978 unsigned long pclk_dsys;
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900979 unsigned long pclk_psys;
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900980 unsigned long apll;
981 unsigned long mpll;
982 unsigned long epll;
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900983 unsigned long vpll;
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900984 unsigned int ptr;
985 u32 clkdiv0, clkdiv1;
986
987 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
988
989 clkdiv0 = __raw_readl(S5P_CLK_DIV0);
990 clkdiv1 = __raw_readl(S5P_CLK_DIV1);
991
992 printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
993 __func__, clkdiv0, clkdiv1);
994
995 xtal_clk = clk_get(NULL, "xtal");
996 BUG_ON(IS_ERR(xtal_clk));
997
998 xtal = clk_get_rate(xtal_clk);
999 clk_put(xtal_clk);
1000
1001 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1002
1003 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
1004 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
1005 epll = s5p_get_pll45xx(xtal, __raw_readl(S5P_EPLL_CON), pll_4500);
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001006 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1007 vpll = s5p_get_pll45xx(vpllsrc, __raw_readl(S5P_VPLL_CON), pll_4502);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001008
Jaecheol Lee88695842010-10-12 09:19:26 +09001009 clk_fout_apll.ops = &clk_fout_apll_ops;
Thomas Abrahamc62ec6a2010-05-17 09:38:28 +09001010 clk_fout_mpll.rate = mpll;
1011 clk_fout_epll.rate = epll;
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001012 clk_fout_vpll.rate = vpll;
Thomas Abrahamc62ec6a2010-05-17 09:38:28 +09001013
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001014 printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
1015 apll, mpll, epll, vpll);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001016
Thomas Abraham374e0bf2010-05-17 09:38:31 +09001017 armclk = clk_get_rate(&clk_armclk.clk);
Thomas Abrahamaf76a202010-05-17 09:38:34 +09001018 hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
Thomas Abraham0fe967a2010-05-17 09:38:37 +09001019 hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001020 hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
Thomas Abraham6ed91a22010-05-17 09:38:42 +09001021 pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
Thomas Abraham58772cd2010-05-17 09:38:48 +09001022 pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001023 pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001024
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001025 printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
1026 "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
1027 armclk, hclk_msys, hclk_dsys, hclk_psys,
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001028 pclk_msys, pclk_dsys, pclk_psys);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001029
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001030 clk_f.rate = armclk;
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001031 clk_h.rate = hclk_psys;
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001032 clk_p.rate = pclk_psys;
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001033
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001034 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
1035 s3c_set_clksrc(&clksrcs[ptr], true);
1036}
1037
1038static struct clk *clks[] __initdata = {
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001039 &clk_sclk_hdmi27m,
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +09001040 &clk_sclk_hdmiphy,
1041 &clk_sclk_usbphy0,
1042 &clk_sclk_usbphy1,
Thomas Abraham45834872010-05-17 09:39:00 +09001043 &clk_pcmcdclk0,
1044 &clk_pcmcdclk1,
1045 &clk_pcmcdclk2,
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001046};
1047
1048void __init s5pv210_register_clocks(void)
1049{
1050 struct clk *clkp;
1051 int ret;
1052 int ptr;
1053
1054 ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
1055 if (ret > 0)
1056 printk(KERN_ERR "Failed to register %u clocks\n", ret);
1057
Thomas Abrahameb1ef1e2010-05-17 09:38:12 +09001058 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
1059 s3c_register_clksrc(sysclks[ptr], 1);
1060
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001061 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
1062 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
1063
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001064 clkp = init_clocks_disable;
1065 for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
1066 ret = s3c24xx_register_clock(clkp);
1067 if (ret < 0) {
1068 printk(KERN_ERR "Failed to register clock %s (%d)\n",
1069 clkp->name, ret);
1070 }
1071 (clkp->enable)(clkp, 0);
1072 }
1073
1074 s3c_pwmclk_init();
1075}