blob: d7b0f97abbad608200cbfb5b59d0faacfa1b8b43 [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver PCI Bus Glue.
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#include <linux/pci.h>
Ben Hutchings7fc2a612011-04-25 16:54:28 +010024#include <linux/slab.h>
Paul Gortmaker6eb0de82011-07-03 16:09:31 -040025#include <linux/module.h>
Mathias Nymanc3c58192015-07-21 17:20:25 +030026#include <linux/acpi.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070027
28#include "xhci.h"
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030029#include "xhci-trace.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070030
Lu Baolufa895372016-01-26 17:50:05 +020031#define SSIC_PORT_NUM 2
32#define SSIC_PORT_CFG2 0x880c
33#define SSIC_PORT_CFG2_OFFSET 0x30
Rajmohan Maniabce3292015-07-21 17:20:26 +030034#define PROG_DONE (1 << 30)
35#define SSIC_PORT_UNUSED (1 << 31)
36
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070037/* Device for a quirk */
38#define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
39#define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
Hans de Goeded95815b2016-06-01 21:01:29 +020040#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1009 0x1009
Sarah Sharpbba18e32012-10-17 13:44:06 -070041#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070042
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +020043#define PCI_VENDOR_ID_ETRON 0x1b6f
Hans de Goede170625e2014-07-25 22:01:19 +020044#define PCI_DEVICE_ID_EJ168 0x7023
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +020045
Takashi Iwai638298d2013-09-12 08:11:06 +020046#define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31
47#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31
Mathias Nymanb8cb91e2015-03-06 17:23:19 +020048#define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5
49#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f
50#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f
Lu Baoluccc04af2016-01-26 17:50:08 +020051#define PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI 0x0aa8
Rafal Redzimski0d46fac2016-04-08 16:25:05 +030052#define PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI 0x1aa8
Takashi Iwai638298d2013-09-12 08:11:06 +020053
Sarah Sharp66d4ead2009-04-27 19:52:28 -070054static const char hcd_name[] = "xhci_hcd";
55
Andrew Bresticker1885d9a2014-10-03 11:35:26 +030056static struct hc_driver __read_mostly xhci_pci_hc_driver;
57
Roger Quadroscd33a322015-05-29 17:01:46 +030058static int xhci_pci_setup(struct usb_hcd *hcd);
59
60static const struct xhci_driver_overrides xhci_pci_overrides __initconst = {
Roger Quadroscd33a322015-05-29 17:01:46 +030061 .reset = xhci_pci_setup,
62};
63
Sarah Sharp66d4ead2009-04-27 19:52:28 -070064/* called after powerup, by probe or system-pm "wakeup" */
65static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
66{
67 /*
68 * TODO: Implement finding debug ports later.
69 * TODO: see if there are any quirks that need to be added to handle
70 * new extended capabilities.
71 */
72
73 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
74 if (!pci_set_mwi(pdev))
75 xhci_dbg(xhci, "MWI active\n");
76
77 xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
78 return 0;
79}
80
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -070081static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
82{
83 struct pci_dev *pdev = to_pci_dev(dev);
84
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070085 /* Look for vendor-specific quirks */
86 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
Sarah Sharpbba18e32012-10-17 13:44:06 -070087 (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
88 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
89 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
90 pdev->revision == 0x0) {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070091 xhci->quirks |= XHCI_RESET_EP_QUIRK;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030092 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
93 "QUIRK: Fresco Logic xHC needs configure"
94 " endpoint cmd after reset endpoint");
Sarah Sharpf5182b42011-06-02 11:33:02 -070095 }
Oliver Neukum455f5892013-09-30 15:50:54 +020096 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
97 pdev->revision == 0x4) {
98 xhci->quirks |= XHCI_SLOW_SUSPEND;
99 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
100 "QUIRK: Fresco Logic xHC revision %u"
101 "must be suspended extra slowly",
102 pdev->revision);
103 }
Hans de Goede7f5c4d62014-12-05 11:11:28 +0100104 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK)
105 xhci->quirks |= XHCI_BROKEN_STREAMS;
Sarah Sharpf5182b42011-06-02 11:33:02 -0700106 /* Fresco Logic confirms: all revisions of this chip do not
107 * support MSI, even though some of them claim to in their PCI
108 * capabilities.
109 */
110 xhci->quirks |= XHCI_BROKEN_MSI;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300111 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
112 "QUIRK: Fresco Logic revision %u "
113 "has broken MSI implementation",
Sarah Sharpf5182b42011-06-02 11:33:02 -0700114 pdev->revision);
Sarah Sharp1530bbc62012-05-08 09:22:49 -0700115 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700116 }
Sarah Sharpf5182b42011-06-02 11:33:02 -0700117
Hans de Goeded95815b2016-06-01 21:01:29 +0200118 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
119 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1009)
120 xhci->quirks |= XHCI_BROKEN_STREAMS;
121
Sarah Sharp02386342010-05-24 13:25:28 -0700122 if (pdev->vendor == PCI_VENDOR_ID_NEC)
123 xhci->quirks |= XHCI_NEC_HOST;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700124
Andiry Xu7e393a82011-09-23 14:19:54 -0700125 if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
126 xhci->quirks |= XHCI_AMD_0x96_HOST;
127
Andiry Xuc41136b2011-03-22 17:08:14 +0800128 /* AMD PLL quirk */
129 if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
130 xhci->quirks |= XHCI_AMD_PLL_FIX;
Huang Rui2597fe92014-08-19 15:17:57 +0300131
132 if (pdev->vendor == PCI_VENDOR_ID_AMD)
133 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
134
Sarah Sharpe3567d22012-05-16 13:36:24 -0700135 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
136 xhci->quirks |= XHCI_LPM_SUPPORT;
137 xhci->quirks |= XHCI_INTEL_HOST;
Lu Baolu227a4fd2015-03-23 18:27:42 +0200138 xhci->quirks |= XHCI_AVOID_BEI;
Sarah Sharpe3567d22012-05-16 13:36:24 -0700139 }
Sarah Sharpad808332011-05-25 10:43:56 -0700140 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
141 pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
Sarah Sharp2cf95c12011-05-11 16:14:58 -0700142 xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
143 xhci->limit_active_eps = 64;
Sarah Sharp86cc5582011-09-02 11:05:54 -0700144 xhci->quirks |= XHCI_SW_BW_CHECKING;
Sarah Sharpe95829f2012-07-23 18:59:30 +0300145 /*
146 * PPT desktop boards DH77EB and DH77DF will power back on after
147 * a few seconds of being shutdown. The fix for this is to
148 * switch the ports from xHCI to EHCI on shutdown. We can't use
149 * DMI information to find those particular boards (since each
150 * vendor will change the board name), so we have to key off all
151 * PPT chipsets.
152 */
153 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
Sarah Sharpad808332011-05-25 10:43:56 -0700154 }
Takashi Iwai638298d2013-09-12 08:11:06 +0200155 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
Denis Turischev0a939992014-05-20 14:00:42 +0300156 pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI) {
Denis Turischevc09ec252014-04-25 19:20:14 +0300157 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
Laura Abbottfd7cd062015-10-12 11:30:13 +0300158 xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
Takashi Iwai638298d2013-09-12 08:11:06 +0200159 }
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200160 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
161 (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
162 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
Lu Baoluccc04af2016-01-26 17:50:08 +0200163 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
Rafal Redzimski0d46fac2016-04-08 16:25:05 +0300164 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI ||
165 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI)) {
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200166 xhci->quirks |= XHCI_PME_STUCK_QUIRK;
167 }
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200168 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
169 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI) {
170 xhci->quirks |= XHCI_SSIC_PORT_UNUSED;
171 }
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200172 if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
Hans de Goede170625e2014-07-25 22:01:19 +0200173 pdev->device == PCI_DEVICE_ID_EJ168) {
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200174 xhci->quirks |= XHCI_RESET_ON_RESUME;
Sarah Sharp5cb7df22012-07-02 13:36:23 -0700175 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Hans de Goede8f873c12014-07-25 22:01:18 +0200176 xhci->quirks |= XHCI_BROKEN_STREAMS;
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200177 }
Sarah Sharp1aa95782014-01-17 15:38:12 -0800178 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
Igor Gnatenko6db249e2014-04-25 19:20:15 +0300179 pdev->device == 0x0015)
Sarah Sharp1aa95782014-01-17 15:38:12 -0800180 xhci->quirks |= XHCI_RESET_ON_RESUME;
Elric Fu457a4f62012-03-29 15:47:50 +0800181 if (pdev->vendor == PCI_VENDOR_ID_VIA)
182 xhci->quirks |= XHCI_RESET_ON_RESUME;
Oliver Neukum85f4e452014-05-14 14:00:23 +0200183
Hans de Goedee21eba02014-08-25 12:21:56 +0200184 /* See https://bugzilla.kernel.org/show_bug.cgi?id=79511 */
185 if (pdev->vendor == PCI_VENDOR_ID_VIA &&
186 pdev->device == 0x3432)
187 xhci->quirks |= XHCI_BROKEN_STREAMS;
188
Hans de Goede2391eac2014-10-28 11:05:29 +0100189 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
190 pdev->device == 0x1042)
191 xhci->quirks |= XHCI_BROKEN_STREAMS;
192
Oliver Neukum85f4e452014-05-14 14:00:23 +0200193 if (xhci->quirks & XHCI_RESET_ON_RESUME)
194 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
195 "QUIRK: Resetting on resume");
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700196}
Andiry Xuc41136b2011-03-22 17:08:14 +0800197
Mathias Nymanc3c58192015-07-21 17:20:25 +0300198#ifdef CONFIG_ACPI
199static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev)
200{
201 static const u8 intel_dsm_uuid[] = {
202 0xb7, 0x0c, 0x34, 0xac, 0x01, 0xe9, 0xbf, 0x45,
203 0xb7, 0xe6, 0x2b, 0x34, 0xec, 0x93, 0x1e, 0x23,
204 };
Mika Westerberg84ed9152015-12-04 15:53:42 +0200205 union acpi_object *obj;
206
207 obj = acpi_evaluate_dsm(ACPI_HANDLE(&dev->dev), intel_dsm_uuid, 3, 1,
208 NULL);
209 ACPI_FREE(obj);
Mathias Nymanc3c58192015-07-21 17:20:25 +0300210}
211#else
Mika Westerberg84ed9152015-12-04 15:53:42 +0200212static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) { }
Mathias Nymanc3c58192015-07-21 17:20:25 +0300213#endif /* CONFIG_ACPI */
214
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700215/* called during probe() after chip reset completes */
216static int xhci_pci_setup(struct usb_hcd *hcd)
217{
218 struct xhci_hcd *xhci;
219 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
220 int retval;
221
Mathias Nymanb50107b2015-10-01 18:40:38 +0300222 xhci = hcd_to_xhci(hcd);
223 if (!xhci->sbrn)
224 pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
225
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700226 retval = xhci_gen_setup(hcd, xhci_pci_quirks);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700227 if (retval)
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700228 return retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700229
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700230 if (!usb_hcd_is_primary_hcd(hcd))
231 return 0;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700232
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700233 xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
234
235 /* Find any debug ports */
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700236 retval = xhci_pci_reinit(xhci, pdev);
237 if (!retval)
238 return retval;
239
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700240 return retval;
241}
242
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800243/*
244 * We need to register our own PCI probe function (instead of the USB core's
245 * function) in order to create a second roothub under xHCI.
246 */
247static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
248{
249 int retval;
250 struct xhci_hcd *xhci;
251 struct hc_driver *driver;
252 struct usb_hcd *hcd;
253
254 driver = (struct hc_driver *)id->driver_data;
Mathias Nymanbcffae72014-03-03 19:30:17 +0200255
256 /* Prevent runtime suspending between USB-2 and USB-3 initialization */
257 pm_runtime_get_noresume(&dev->dev);
258
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800259 /* Register the USB 2.0 roothub.
260 * FIXME: USB core must know to register the USB 2.0 roothub first.
261 * This is sort of silly, because we could just set the HCD driver flags
262 * to say USB 2.0, but I'm not sure what the implications would be in
263 * the other parts of the HCD code.
264 */
265 retval = usb_hcd_pci_probe(dev, id);
266
267 if (retval)
Mathias Nymanbcffae72014-03-03 19:30:17 +0200268 goto put_runtime_pm;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800269
270 /* USB 2.0 roothub is stored in the PCI device now. */
271 hcd = dev_get_drvdata(&dev->dev);
272 xhci = hcd_to_xhci(hcd);
273 xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
274 pci_name(dev), hcd);
275 if (!xhci->shared_hcd) {
276 retval = -ENOMEM;
277 goto dealloc_usb2_hcd;
278 }
279
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800280 retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
Yong Zhangb5dd18d2011-09-07 16:10:52 +0800281 IRQF_SHARED);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800282 if (retval)
283 goto put_usb3_hcd;
284 /* Roothub already marked as USB 3.0 speed */
Sarah Sharp3b3db022012-05-09 10:55:03 -0700285
Hans de Goede8f873c12014-07-25 22:01:18 +0200286 if (!(xhci->quirks & XHCI_BROKEN_STREAMS) &&
287 HCC_MAX_PSA(xhci->hcc_params) >= 4)
Oliver Neukum14aec582014-02-11 20:36:04 +0100288 xhci->shared_hcd->can_do_streams = 1;
289
Mathias Nymanc3c58192015-07-21 17:20:25 +0300290 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
291 xhci_pme_acpi_rtd3_enable(dev);
292
Mathias Nymanbcffae72014-03-03 19:30:17 +0200293 /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */
294 pm_runtime_put_noidle(&dev->dev);
295
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800296 return 0;
297
298put_usb3_hcd:
299 usb_put_hcd(xhci->shared_hcd);
300dealloc_usb2_hcd:
301 usb_hcd_pci_remove(dev);
Mathias Nymanbcffae72014-03-03 19:30:17 +0200302put_runtime_pm:
303 pm_runtime_put_noidle(&dev->dev);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800304 return retval;
305}
306
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700307static void xhci_pci_remove(struct pci_dev *dev)
308{
309 struct xhci_hcd *xhci;
310
311 xhci = hcd_to_xhci(pci_get_drvdata(dev));
Mathias Nyman98d74f92016-04-08 16:25:10 +0300312 xhci->xhc_state |= XHCI_STATE_REMOVING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800313 if (xhci->shared_hcd) {
314 usb_remove_hcd(xhci->shared_hcd);
315 usb_put_hcd(xhci->shared_hcd);
316 }
Takashi Iwai638298d2013-09-12 08:11:06 +0200317
318 /* Workaround for spurious wakeups at shutdown with HSW */
319 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
320 pci_set_power_state(dev, PCI_D3hot);
Mathias Nymanf1f6d9a2016-08-16 10:18:06 +0300321
322 usb_hcd_pci_remove(dev);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700323}
324
Andiry Xu5535b1d2010-10-14 07:23:06 -0700325#ifdef CONFIG_PM
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300326/*
327 * In some Intel xHCI controllers, in order to get D3 working,
328 * through a vendor specific SSIC CONFIG register at offset 0x883c,
329 * SSIC PORT need to be marked as "unused" before putting xHCI
330 * into D3. After D3 exit, the SSIC port need to be marked as "used".
331 * Without this change, xHCI might not enter D3 state.
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300332 */
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200333static void xhci_ssic_port_unused_quirk(struct usb_hcd *hcd, bool suspend)
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300334{
335 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300336 u32 val;
337 void __iomem *reg;
Lu Baolufa895372016-01-26 17:50:05 +0200338 int i;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300339
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200340 for (i = 0; i < SSIC_PORT_NUM; i++) {
341 reg = (void __iomem *) xhci->cap_regs +
342 SSIC_PORT_CFG2 +
343 i * SSIC_PORT_CFG2_OFFSET;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300344
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200345 /* Notify SSIC that SSIC profile programming is not done. */
346 val = readl(reg) & ~PROG_DONE;
347 writel(val, reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300348
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200349 /* Mark SSIC port as unused(suspend) or used(resume) */
350 val = readl(reg);
351 if (suspend)
352 val |= SSIC_PORT_UNUSED;
353 else
354 val &= ~SSIC_PORT_UNUSED;
355 writel(val, reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300356
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200357 /* Notify SSIC that SSIC profile programming is done */
358 val = readl(reg) | PROG_DONE;
359 writel(val, reg);
360 readl(reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300361 }
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200362}
363
364/*
365 * Make sure PME works on some Intel xHCI controllers by writing 1 to clear
366 * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4
367 */
368static void xhci_pme_quirk(struct usb_hcd *hcd)
369{
370 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
371 void __iomem *reg;
372 u32 val;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300373
374 reg = (void __iomem *) xhci->cap_regs + 0x80a4;
375 val = readl(reg);
376 writel(val | BIT(28), reg);
377 readl(reg);
378}
379
Andiry Xu5535b1d2010-10-14 07:23:06 -0700380static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
381{
382 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700383 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Lu Baolu92149c92016-01-26 17:50:07 +0200384 int ret;
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700385
386 /*
387 * Systems with the TI redriver that loses port status change events
388 * need to have the registers polled during D3, so avoid D3cold.
389 */
Andrew Brestickere1cd9722014-10-03 11:35:27 +0300390 if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300391 pci_d3cold_disable(pdev);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700392
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200393 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200394 xhci_pme_quirk(hcd);
395
396 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
397 xhci_ssic_port_unused_quirk(hcd, true);
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200398
Lu Baolu92149c92016-01-26 17:50:07 +0200399 ret = xhci_suspend(xhci, do_wakeup);
400 if (ret && (xhci->quirks & XHCI_SSIC_PORT_UNUSED))
401 xhci_ssic_port_unused_quirk(hcd, false);
402
403 return ret;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700404}
405
406static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
407{
408 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800409 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700410 int retval = 0;
411
Sarah Sharp69e848c2011-02-22 09:57:15 -0800412 /* The BIOS on systems with the Intel Panther Point chipset may or may
413 * not support xHCI natively. That means that during system resume, it
414 * may switch the ports back to EHCI so that users can use their
415 * keyboard to select a kernel from GRUB after resume from hibernate.
416 *
417 * The BIOS is supposed to remember whether the OS had xHCI ports
418 * enabled before resume, and switch the ports back to xHCI when the
419 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
420 * writers.
421 *
422 * Unconditionally switch the ports back to xHCI after a system resume.
Mathias Nyman26b76792013-07-23 11:35:47 +0300423 * It should not matter whether the EHCI or xHCI controller is
424 * resumed first. It's enough to do the switchover in xHCI because
425 * USB core won't notice anything as the hub driver doesn't start
426 * running again until after all the devices (including both EHCI and
427 * xHCI host controllers) have been resumed.
Sarah Sharp69e848c2011-02-22 09:57:15 -0800428 */
Mathias Nyman26b76792013-07-23 11:35:47 +0300429
430 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
431 usb_enable_intel_xhci_ports(pdev);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800432
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200433 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
434 xhci_ssic_port_unused_quirk(hcd, false);
435
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200436 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200437 xhci_pme_quirk(hcd);
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200438
Andiry Xu5535b1d2010-10-14 07:23:06 -0700439 retval = xhci_resume(xhci, hibernated);
440 return retval;
441}
442#endif /* CONFIG_PM */
443
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700444/*-------------------------------------------------------------------------*/
445
446/* PCI driver selection metadata; PCI hotplugging uses this */
447static const struct pci_device_id pci_ids[] = { {
448 /* handle any USB 3.0 xHCI controller */
449 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
450 .driver_data = (unsigned long) &xhci_pci_hc_driver,
451 },
452 { /* end: all zeroes */ }
453};
454MODULE_DEVICE_TABLE(pci, pci_ids);
455
456/* pci driver glue; this is a "new style" PCI driver module */
457static struct pci_driver xhci_pci_driver = {
458 .name = (char *) hcd_name,
459 .id_table = pci_ids,
460
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800461 .probe = xhci_pci_probe,
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700462 .remove = xhci_pci_remove,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700463 /* suspend and resume implemented later */
464
465 .shutdown = usb_hcd_pci_shutdown,
Alan Sternf875fdb2013-09-24 15:45:25 -0400466#ifdef CONFIG_PM
Andiry Xu5535b1d2010-10-14 07:23:06 -0700467 .driver = {
468 .pm = &usb_hcd_pci_pm_ops
469 },
470#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700471};
472
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300473static int __init xhci_pci_init(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700474{
Roger Quadroscd33a322015-05-29 17:01:46 +0300475 xhci_init_driver(&xhci_pci_hc_driver, &xhci_pci_overrides);
Andrew Bresticker1885d9a2014-10-03 11:35:26 +0300476#ifdef CONFIG_PM
477 xhci_pci_hc_driver.pci_suspend = xhci_pci_suspend;
478 xhci_pci_hc_driver.pci_resume = xhci_pci_resume;
479#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700480 return pci_register_driver(&xhci_pci_driver);
481}
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300482module_init(xhci_pci_init);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700483
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300484static void __exit xhci_pci_exit(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700485{
486 pci_unregister_driver(&xhci_pci_driver);
487}
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300488module_exit(xhci_pci_exit);
489
490MODULE_DESCRIPTION("xHCI PCI Host Controller Driver");
491MODULE_LICENSE("GPL");