blob: ca02b72bf46f706eb89c2eb58194c9ed4bf96393 [file] [log] [blame]
Paul Mundtcad82442006-01-16 22:14:19 -08001menu "Memory management options"
2
Paul Mundt5f8c9902007-05-08 11:55:21 +09003config QUICKLIST
4 def_bool y
5
Paul Mundtcad82442006-01-16 22:14:19 -08006config MMU
7 bool "Support for memory management hardware"
8 depends on !CPU_SH2
9 default y
10 help
11 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
12 boot on these systems, this option must not be set.
13
14 On other systems (such as the SH-3 and 4) where an MMU exists,
15 turning this off will boot the kernel on these machines with the
16 MMU implicitly switched off.
17
Paul Mundte7f93a32006-09-27 17:19:13 +090018config PAGE_OFFSET
19 hex
Paul Mundt36763b22007-11-21 15:34:33 +090020 default "0x80000000" if MMU && SUPERH32
21 default "0x20000000" if MMU && SUPERH64
Paul Mundte7f93a32006-09-27 17:19:13 +090022 default "0x00000000"
23
Paul Mundtad3256e2009-05-14 17:40:08 +090024config FORCE_MAX_ZONEORDER
25 int "Maximum zone order"
26 range 9 64 if PAGE_SIZE_16KB
27 default "9" if PAGE_SIZE_16KB
28 range 7 64 if PAGE_SIZE_64KB
29 default "7" if PAGE_SIZE_64KB
30 range 11 64
31 default "14" if !MMU
32 default "11"
33 help
34 The kernel memory allocator divides physically contiguous memory
35 blocks into "zones", where each zone is a power of two number of
36 pages. This option selects the largest power of two that the kernel
37 keeps in the memory allocator. If you need to allocate very large
38 blocks of physically contiguous memory, then you may need to
39 increase this value.
40
41 This config option is actually maximum order plus one. For example,
42 a value of 11 means that the largest free memory block is 2^10 pages.
43
44 The page size is not necessarily 4KB. Keep this in mind when
45 choosing a value for this option.
46
Paul Mundte7f93a32006-09-27 17:19:13 +090047config MEMORY_START
48 hex "Physical memory start address"
49 default "0x08000000"
50 ---help---
51 Computers built with Hitachi SuperH processors always
52 map the ROM starting at address zero. But the processor
53 does not specify the range that RAM takes.
54
55 The physical memory (RAM) start address will be automatically
56 set to 08000000. Other platforms, such as the Solution Engine
57 boards typically map RAM at 0C000000.
58
59 Tweak this only when porting to a new machine which does not
60 already have a defconfig. Changing it from the known correct
61 value on any of the known systems will only lead to disaster.
62
63config MEMORY_SIZE
64 hex "Physical memory size"
Paul Mundt711fe432007-11-21 15:46:07 +090065 default "0x04000000"
Paul Mundte7f93a32006-09-27 17:19:13 +090066 help
67 This sets the default memory size assumed by your SH kernel. It can
68 be overridden as normal by the 'mem=' argument on the kernel command
69 line. If unsure, consult your board specifications or just leave it
Paul Mundt711fe432007-11-21 15:46:07 +090070 as 0x04000000 which was the default value before this became
Paul Mundte7f93a32006-09-27 17:19:13 +090071 configurable.
72
Paul Mundt36bcd392007-11-10 19:16:55 +090073# Physical addressing modes
74
75config 29BIT
76 def_bool !32BIT
77 depends on SUPERH32
78
Paul Mundtcad82442006-01-16 22:14:19 -080079config 32BIT
Paul Mundt36bcd392007-11-10 19:16:55 +090080 bool
81 default y if CPU_SH5
82
Yoshihiro Shimoda2f47f442009-03-10 15:49:54 +090083config PMB_ENABLE
Paul Mundtcad82442006-01-16 22:14:19 -080084 bool "Support 32-bit physical addressing through PMB"
Yoshihiro Shimodac01f0f12009-08-21 16:30:28 +090085 depends on MMU && EXPERIMENTAL && (CPU_SUBTYPE_SH7757 || CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
Paul Mundtcad82442006-01-16 22:14:19 -080086 default y
87 help
88 If you say Y here, physical addressing will be extended to
89 32-bits through the SH-4A PMB. If this is not set, legacy
90 29-bit physical addressing will be used.
91
Yoshihiro Shimoda2f47f442009-03-10 15:49:54 +090092choice
93 prompt "PMB handling type"
94 depends on PMB_ENABLE
95 default PMB_FIXED
96
97config PMB
98 bool "PMB"
Yoshihiro Shimodac01f0f12009-08-21 16:30:28 +090099 depends on MMU && EXPERIMENTAL && (CPU_SUBTYPE_SH7757 || CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
Yoshihiro Shimoda2f47f442009-03-10 15:49:54 +0900100 help
101 If you say Y here, physical addressing will be extended to
102 32-bits through the SH-4A PMB. If this is not set, legacy
103 29-bit physical addressing will be used.
104
105config PMB_FIXED
106 bool "fixed PMB"
Yoshihiro Shimodac01f0f12009-08-21 16:30:28 +0900107 depends on MMU && EXPERIMENTAL && (CPU_SUBTYPE_SH7757 || \
108 CPU_SUBTYPE_SH7780 || \
Yoshihiro Shimoda2f47f442009-03-10 15:49:54 +0900109 CPU_SUBTYPE_SH7785)
110 select 32BIT
111 help
112 If this option is enabled, fixed PMB mappings are inherited
113 from the boot loader, and the kernel does not attempt dynamic
114 management. This is the closest to legacy 29-bit physical mode,
115 and allows systems to support up to 512MiB of system memory.
116
117endchoice
118
Paul Mundt21440cf2006-11-20 14:30:26 +0900119config X2TLB
120 bool "Enable extended TLB mode"
Paul Mundtc3af3972007-09-27 18:08:46 +0900121 depends on (CPU_SHX2 || CPU_SHX3) && MMU && EXPERIMENTAL
Paul Mundt21440cf2006-11-20 14:30:26 +0900122 help
123 Selecting this option will enable the extended mode of the SH-X2
124 TLB. For legacy SH-X behaviour and interoperability, say N. For
125 all of the fun new features and a willingless to submit bug reports,
126 say Y.
127
Paul Mundt19f9a342006-09-27 18:33:49 +0900128config VSYSCALL
129 bool "Support vsyscall page"
Paul Mundta09063d2007-11-08 18:54:16 +0900130 depends on MMU && (CPU_SH3 || CPU_SH4)
Paul Mundt19f9a342006-09-27 18:33:49 +0900131 default y
132 help
133 This will enable support for the kernel mapping a vDSO page
134 in process space, and subsequently handing down the entry point
135 to the libc through the ELF auxiliary vector.
136
137 From the kernel side this is used for the signal trampoline.
138 For systems with an MMU that can afford to give up a page,
139 (the default value) say Y.
140
Paul Mundtb241cb02007-06-06 17:52:19 +0900141config NUMA
142 bool "Non Uniform Memory Access (NUMA) Support"
Paul Mundt357d5942007-06-11 15:32:07 +0900143 depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
Paul Mundtb241cb02007-06-06 17:52:19 +0900144 default n
145 help
146 Some SH systems have many various memories scattered around
147 the address space, each with varying latencies. This enables
148 support for these blocks by binding them to nodes and allowing
149 memory policies to be used for prioritizing and controlling
150 allocation behaviour.
151
Paul Mundt01066622007-03-28 16:38:13 +0900152config NODES_SHIFT
153 int
Paul Mundt99044942007-08-08 16:45:07 +0900154 default "3" if CPU_SUBTYPE_SHX3
Paul Mundt01066622007-03-28 16:38:13 +0900155 default "1"
156 depends on NEED_MULTIPLE_NODES
157
158config ARCH_FLATMEM_ENABLE
159 def_bool y
Paul Mundt357d5942007-06-11 15:32:07 +0900160 depends on !NUMA
Paul Mundt01066622007-03-28 16:38:13 +0900161
Paul Mundtdfbb9042007-05-23 17:48:36 +0900162config ARCH_SPARSEMEM_ENABLE
163 def_bool y
164 select SPARSEMEM_STATIC
165
166config ARCH_SPARSEMEM_DEFAULT
167 def_bool y
168
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900169config MAX_ACTIVE_REGIONS
170 int
Paul Mundt7da3b8e2007-08-01 17:52:47 +0900171 default "6" if (CPU_SUBTYPE_SHX3 && SPARSEMEM)
Paul Mundtdc47e9d2007-09-27 16:48:00 +0900172 default "2" if SPARSEMEM && (CPU_SUBTYPE_SH7722 || \
173 CPU_SUBTYPE_SH7785)
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900174 default "1"
175
Paul Mundt01066622007-03-28 16:38:13 +0900176config ARCH_POPULATES_NODE_MAP
177 def_bool y
178
Paul Mundtdfbb9042007-05-23 17:48:36 +0900179config ARCH_SELECT_MEMORY_MODEL
180 def_bool y
181
Paul Mundt33d63bd2007-06-07 11:32:52 +0900182config ARCH_ENABLE_MEMORY_HOTPLUG
183 def_bool y
Paul Mundtb85641b2008-09-17 23:13:27 +0900184 depends on SPARSEMEM && MMU
Paul Mundt33d63bd2007-06-07 11:32:52 +0900185
Paul Mundt3159e7d2008-09-05 15:39:12 +0900186config ARCH_ENABLE_MEMORY_HOTREMOVE
187 def_bool y
Paul Mundtb85641b2008-09-17 23:13:27 +0900188 depends on SPARSEMEM && MMU
Paul Mundt3159e7d2008-09-05 15:39:12 +0900189
Paul Mundt33d63bd2007-06-07 11:32:52 +0900190config ARCH_MEMORY_PROBE
191 def_bool y
192 depends on MEMORY_HOTPLUG
193
Paul Mundtcad82442006-01-16 22:14:19 -0800194choice
Paul Mundt21440cf2006-11-20 14:30:26 +0900195 prompt "Kernel page size"
Paul Mundt4d2cab72007-09-27 10:47:00 +0900196 default PAGE_SIZE_8KB if X2TLB
Paul Mundt21440cf2006-11-20 14:30:26 +0900197 default PAGE_SIZE_4KB
198
199config PAGE_SIZE_4KB
200 bool "4kB"
Paul Mundt74fcc772008-06-03 18:52:11 +0900201 depends on !MMU || !X2TLB
Paul Mundt21440cf2006-11-20 14:30:26 +0900202 help
203 This is the default page size used by all SuperH CPUs.
204
205config PAGE_SIZE_8KB
206 bool "8kB"
Paul Mundt74fcc772008-06-03 18:52:11 +0900207 depends on !MMU || X2TLB
Paul Mundt21440cf2006-11-20 14:30:26 +0900208 help
209 This enables 8kB pages as supported by SH-X2 and later MMUs.
210
Paul Mundt66dfe182008-06-03 18:54:02 +0900211config PAGE_SIZE_16KB
212 bool "16kB"
213 depends on !MMU
214 help
215 This enables 16kB pages on MMU-less SH systems.
216
Paul Mundt21440cf2006-11-20 14:30:26 +0900217config PAGE_SIZE_64KB
218 bool "64kB"
Paul Mundt74fcc772008-06-03 18:52:11 +0900219 depends on !MMU || CPU_SH4 || CPU_SH5
Paul Mundt21440cf2006-11-20 14:30:26 +0900220 help
221 This enables support for 64kB pages, possible on all SH-4
Paul Mundt4d2cab72007-09-27 10:47:00 +0900222 CPUs and later.
Paul Mundt21440cf2006-11-20 14:30:26 +0900223
224endchoice
225
226choice
Paul Mundtcad82442006-01-16 22:14:19 -0800227 prompt "HugeTLB page size"
Paul Mundt079060c2007-11-11 17:25:10 +0900228 depends on HUGETLB_PAGE && (CPU_SH4 || CPU_SH5) && MMU
Paul Mundt68b7c242008-08-06 15:10:49 +0900229 default HUGETLB_PAGE_SIZE_1MB if PAGE_SIZE_64KB
Paul Mundtcad82442006-01-16 22:14:19 -0800230 default HUGETLB_PAGE_SIZE_64K
231
232config HUGETLB_PAGE_SIZE_64K
Paul Mundt21440cf2006-11-20 14:30:26 +0900233 bool "64kB"
Paul Mundt68b7c242008-08-06 15:10:49 +0900234 depends on !PAGE_SIZE_64KB
Paul Mundt21440cf2006-11-20 14:30:26 +0900235
236config HUGETLB_PAGE_SIZE_256K
237 bool "256kB"
238 depends on X2TLB
Paul Mundtcad82442006-01-16 22:14:19 -0800239
240config HUGETLB_PAGE_SIZE_1MB
241 bool "1MB"
242
Paul Mundt21440cf2006-11-20 14:30:26 +0900243config HUGETLB_PAGE_SIZE_4MB
244 bool "4MB"
245 depends on X2TLB
246
247config HUGETLB_PAGE_SIZE_64MB
248 bool "64MB"
249 depends on X2TLB
250
Paul Mundta09063d2007-11-08 18:54:16 +0900251config HUGETLB_PAGE_SIZE_512MB
252 bool "512MB"
253 depends on CPU_SH5
254
Paul Mundtcad82442006-01-16 22:14:19 -0800255endchoice
256
257source "mm/Kconfig"
258
Paul Mundt896f0c02009-10-16 18:00:02 +0900259config SCHED_MC
260 bool "Multi-core scheduler support"
261 depends on SMP
262 default y
263 help
264 Multi-core scheduler support improves the CPU scheduler's decision
265 making when dealing with multi-core CPU chips at a cost of slightly
266 increased overhead in some places. If unsure say N here.
267
Paul Mundtcad82442006-01-16 22:14:19 -0800268endmenu
269
270menu "Cache configuration"
271
272config SH7705_CACHE_32KB
273 bool "Enable 32KB cache size for SH7705"
274 depends on CPU_SUBTYPE_SH7705
275 default y
276
Paul Mundte7bd34a2007-07-31 17:07:28 +0900277choice
278 prompt "Cache mode"
Paul Mundta09063d2007-11-08 18:54:16 +0900279 default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
Paul Mundte7bd34a2007-07-31 17:07:28 +0900280 default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)
281
282config CACHE_WRITEBACK
283 bool "Write-back"
Paul Mundte7bd34a2007-07-31 17:07:28 +0900284
285config CACHE_WRITETHROUGH
286 bool "Write-through"
Paul Mundtcad82442006-01-16 22:14:19 -0800287 help
288 Selecting this option will configure the caches in write-through
289 mode, as opposed to the default write-back configuration.
290
291 Since there's sill some aliasing issues on SH-4, this option will
292 unfortunately still require the majority of flushing functions to
293 be implemented to deal with aliasing.
294
295 If unsure, say N.
296
Paul Mundte7bd34a2007-07-31 17:07:28 +0900297config CACHE_OFF
298 bool "Off"
299
300endchoice
301
Paul Mundtcad82442006-01-16 22:14:19 -0800302endmenu