blob: 6a7a80b8a00ace8257d5691a6e946e464974ad4f [file] [log] [blame]
Rafał Miłecki74338742009-11-03 00:53:02 +01001/*
2 * Permission is hereby granted, free of charge, to any person obtaining a
3 * copy of this software and associated documentation files (the "Software"),
4 * to deal in the Software without restriction, including without limitation
5 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
6 * and/or sell copies of the Software, and to permit persons to whom the
7 * Software is furnished to do so, subject to the following conditions:
8 *
9 * The above copyright notice and this permission notice shall be included in
10 * all copies or substantial portions of the Software.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
15 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
16 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
17 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
18 * OTHER DEALINGS IN THE SOFTWARE.
19 *
20 * Authors: Rafał Miłecki <zajec5@gmail.com>
Alex Deucher56278a82009-12-28 13:58:44 -050021 * Alex Deucher <alexdeucher@gmail.com>
Rafał Miłecki74338742009-11-03 00:53:02 +010022 */
David Howells760285e2012-10-02 18:01:07 +010023#include <drm/drmP.h>
Rafał Miłecki74338742009-11-03 00:53:02 +010024#include "radeon.h"
Dave Airlief7352612010-02-18 15:58:36 +100025#include "avivod.h"
Alex Deucher8a83ec52011-04-12 14:49:23 -040026#include "atom.h"
Alex Deucherce8f5372010-05-07 15:10:16 -040027#include <linux/power_supply.h>
Alex Deucher21a81222010-07-02 12:58:16 -040028#include <linux/hwmon.h>
29#include <linux/hwmon-sysfs.h>
Rafał Miłecki74338742009-11-03 00:53:02 +010030
Rafał Miłeckic913e232009-12-22 23:02:16 +010031#define RADEON_IDLE_LOOP_MS 100
32#define RADEON_RECLOCK_DELAY_MS 200
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +010033#define RADEON_WAIT_VBLANK_TIMEOUT 200
Rafał Miłeckic913e232009-12-22 23:02:16 +010034
Rafał Miłeckif712d0c2010-06-07 18:29:44 -040035static const char *radeon_pm_state_type_name[5] = {
Alex Deuchereb2c27a2012-10-01 18:28:09 -040036 "",
Rafał Miłeckif712d0c2010-06-07 18:29:44 -040037 "Powersave",
38 "Battery",
39 "Balanced",
40 "Performance",
41};
42
Alex Deucherce8f5372010-05-07 15:10:16 -040043static void radeon_dynpm_idle_work_handler(struct work_struct *work);
Rafał Miłeckic913e232009-12-22 23:02:16 +010044static int radeon_debugfs_pm_init(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -040045static bool radeon_pm_in_vbl(struct radeon_device *rdev);
46static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
47static void radeon_pm_update_profile(struct radeon_device *rdev);
48static void radeon_pm_set_clocks(struct radeon_device *rdev);
49
Alex Deuchera4c9e2e2011-11-04 10:09:41 -040050int radeon_pm_get_type_index(struct radeon_device *rdev,
51 enum radeon_pm_state_type ps_type,
52 int instance)
53{
54 int i;
55 int found_instance = -1;
56
57 for (i = 0; i < rdev->pm.num_power_states; i++) {
58 if (rdev->pm.power_state[i].type == ps_type) {
59 found_instance++;
60 if (found_instance == instance)
61 return i;
62 }
63 }
64 /* return default if no match */
65 return rdev->pm.default_power_state_index;
66}
67
Alex Deucherc4917072012-07-31 17:14:35 -040068void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
Alex Deucherce8f5372010-05-07 15:10:16 -040069{
Alex Deucherc4917072012-07-31 17:14:35 -040070 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
71 if (rdev->pm.profile == PM_PROFILE_AUTO) {
72 mutex_lock(&rdev->pm.mutex);
73 radeon_pm_update_profile(rdev);
74 radeon_pm_set_clocks(rdev);
75 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -040076 }
77 }
Alex Deucherce8f5372010-05-07 15:10:16 -040078}
Alex Deucherce8f5372010-05-07 15:10:16 -040079
80static void radeon_pm_update_profile(struct radeon_device *rdev)
81{
82 switch (rdev->pm.profile) {
83 case PM_PROFILE_DEFAULT:
84 rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
85 break;
86 case PM_PROFILE_AUTO:
87 if (power_supply_is_system_supplied() > 0) {
88 if (rdev->pm.active_crtc_count > 1)
89 rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
90 else
91 rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
92 } else {
93 if (rdev->pm.active_crtc_count > 1)
Alex Deucherc9e75b22010-06-02 17:56:01 -040094 rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
Alex Deucherce8f5372010-05-07 15:10:16 -040095 else
Alex Deucherc9e75b22010-06-02 17:56:01 -040096 rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
Alex Deucherce8f5372010-05-07 15:10:16 -040097 }
98 break;
99 case PM_PROFILE_LOW:
100 if (rdev->pm.active_crtc_count > 1)
101 rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
102 else
103 rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
104 break;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400105 case PM_PROFILE_MID:
106 if (rdev->pm.active_crtc_count > 1)
107 rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
108 else
109 rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
110 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400111 case PM_PROFILE_HIGH:
112 if (rdev->pm.active_crtc_count > 1)
113 rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
114 else
115 rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
116 break;
117 }
118
119 if (rdev->pm.active_crtc_count == 0) {
120 rdev->pm.requested_power_state_index =
121 rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
122 rdev->pm.requested_clock_mode_index =
123 rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
124 } else {
125 rdev->pm.requested_power_state_index =
126 rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
127 rdev->pm.requested_clock_mode_index =
128 rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
129 }
130}
Rafał Miłeckic913e232009-12-22 23:02:16 +0100131
Matthew Garrett5876dd22010-04-26 15:52:20 -0400132static void radeon_unmap_vram_bos(struct radeon_device *rdev)
133{
134 struct radeon_bo *bo, *n;
135
136 if (list_empty(&rdev->gem.objects))
137 return;
138
139 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
140 if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
141 ttm_bo_unmap_virtual(&bo->tbo);
142 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400143}
144
Alex Deucherce8f5372010-05-07 15:10:16 -0400145static void radeon_sync_with_vblank(struct radeon_device *rdev)
146{
147 if (rdev->pm.active_crtcs) {
148 rdev->pm.vblank_sync = false;
149 wait_event_timeout(
150 rdev->irq.vblank_queue, rdev->pm.vblank_sync,
151 msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
152 }
153}
154
155static void radeon_set_power_state(struct radeon_device *rdev)
156{
157 u32 sclk, mclk;
Alex Deucher92645872010-05-27 17:01:41 -0400158 bool misc_after = false;
Alex Deucherce8f5372010-05-07 15:10:16 -0400159
160 if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
161 (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
162 return;
163
164 if (radeon_gui_idle(rdev)) {
165 sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
166 clock_info[rdev->pm.requested_clock_mode_index].sclk;
Alex Deucher9ace9f72011-01-06 21:19:26 -0500167 if (sclk > rdev->pm.default_sclk)
168 sclk = rdev->pm.default_sclk;
Alex Deucherce8f5372010-05-07 15:10:16 -0400169
Alex Deucher27810fb2012-10-01 19:25:11 -0400170 /* starting with BTC, there is one state that is used for both
171 * MH and SH. Difference is that we always use the high clock index for
Alex Deucher7ae764b2013-02-11 08:44:48 -0500172 * mclk and vddci.
Alex Deucher27810fb2012-10-01 19:25:11 -0400173 */
174 if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
175 (rdev->family >= CHIP_BARTS) &&
176 rdev->pm.active_crtc_count &&
177 ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
178 (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
179 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
180 clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
181 else
182 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
183 clock_info[rdev->pm.requested_clock_mode_index].mclk;
184
Alex Deucher9ace9f72011-01-06 21:19:26 -0500185 if (mclk > rdev->pm.default_mclk)
186 mclk = rdev->pm.default_mclk;
Alex Deucherce8f5372010-05-07 15:10:16 -0400187
Alex Deucher92645872010-05-27 17:01:41 -0400188 /* upvolt before raising clocks, downvolt after lowering clocks */
189 if (sclk < rdev->pm.current_sclk)
190 misc_after = true;
191
192 radeon_sync_with_vblank(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400193
194 if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Alex Deucherce8f5372010-05-07 15:10:16 -0400195 if (!radeon_pm_in_vbl(rdev))
196 return;
Alex Deucherce8f5372010-05-07 15:10:16 -0400197 }
198
Alex Deucher92645872010-05-27 17:01:41 -0400199 radeon_pm_prepare(rdev);
200
201 if (!misc_after)
202 /* voltage, pcie lanes, etc.*/
203 radeon_pm_misc(rdev);
204
205 /* set engine clock */
206 if (sclk != rdev->pm.current_sclk) {
207 radeon_pm_debug_check_in_vbl(rdev, false);
208 radeon_set_engine_clock(rdev, sclk);
209 radeon_pm_debug_check_in_vbl(rdev, true);
210 rdev->pm.current_sclk = sclk;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000211 DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
Alex Deucher92645872010-05-27 17:01:41 -0400212 }
213
214 /* set memory clock */
Alex Deucher798bcf72012-02-23 17:53:48 -0500215 if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
Alex Deucher92645872010-05-27 17:01:41 -0400216 radeon_pm_debug_check_in_vbl(rdev, false);
217 radeon_set_memory_clock(rdev, mclk);
218 radeon_pm_debug_check_in_vbl(rdev, true);
219 rdev->pm.current_mclk = mclk;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000220 DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
Alex Deucher92645872010-05-27 17:01:41 -0400221 }
222
223 if (misc_after)
224 /* voltage, pcie lanes, etc.*/
225 radeon_pm_misc(rdev);
226
227 radeon_pm_finish(rdev);
228
Alex Deucherce8f5372010-05-07 15:10:16 -0400229 rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
230 rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
231 } else
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000232 DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
Alex Deucherce8f5372010-05-07 15:10:16 -0400233}
234
235static void radeon_pm_set_clocks(struct radeon_device *rdev)
Alex Deuchera4248162010-04-24 14:50:23 -0400236{
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500237 int i, r;
Matthew Garrett2aba6312010-04-26 15:45:23 -0400238
Alex Deucher4e186b22010-08-13 10:53:35 -0400239 /* no need to take locks, etc. if nothing's going to change */
240 if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
241 (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
242 return;
243
Matthew Garrett612e06c2010-04-27 17:16:58 -0400244 mutex_lock(&rdev->ddev->struct_mutex);
Christian Königdb7fce32012-05-11 14:57:18 +0200245 down_write(&rdev->pm.mclk_lock);
Christian Königd6999bc2012-05-09 15:34:45 +0200246 mutex_lock(&rdev->ring_lock);
Alex Deucher4f3218c2010-04-29 16:14:02 -0400247
Alex Deucher95f5a3a2012-08-10 13:12:08 -0400248 /* wait for the rings to drain */
249 for (i = 0; i < RADEON_NUM_RINGS; i++) {
250 struct radeon_ring *ring = &rdev->ring[i];
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500251 if (!ring->ready) {
252 continue;
253 }
254 r = radeon_fence_wait_empty_locked(rdev, i);
255 if (r) {
256 /* needs a GPU reset dont reset here */
257 mutex_unlock(&rdev->ring_lock);
258 up_write(&rdev->pm.mclk_lock);
259 mutex_unlock(&rdev->ddev->struct_mutex);
260 return;
261 }
Alex Deucher4f3218c2010-04-29 16:14:02 -0400262 }
Alex Deucher95f5a3a2012-08-10 13:12:08 -0400263
Matthew Garrett5876dd22010-04-26 15:52:20 -0400264 radeon_unmap_vram_bos(rdev);
265
Alex Deucherce8f5372010-05-07 15:10:16 -0400266 if (rdev->irq.installed) {
Matthew Garrett2aba6312010-04-26 15:45:23 -0400267 for (i = 0; i < rdev->num_crtc; i++) {
268 if (rdev->pm.active_crtcs & (1 << i)) {
269 rdev->pm.req_vblank |= (1 << i);
270 drm_vblank_get(rdev->ddev, i);
271 }
272 }
273 }
Alex Deucher539d2412010-04-29 00:22:43 -0400274
Alex Deucherce8f5372010-05-07 15:10:16 -0400275 radeon_set_power_state(rdev);
Alex Deuchera4248162010-04-24 14:50:23 -0400276
Alex Deucherce8f5372010-05-07 15:10:16 -0400277 if (rdev->irq.installed) {
Matthew Garrett2aba6312010-04-26 15:45:23 -0400278 for (i = 0; i < rdev->num_crtc; i++) {
279 if (rdev->pm.req_vblank & (1 << i)) {
280 rdev->pm.req_vblank &= ~(1 << i);
281 drm_vblank_put(rdev->ddev, i);
282 }
283 }
284 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400285
Alex Deuchera4248162010-04-24 14:50:23 -0400286 /* update display watermarks based on new power state */
287 radeon_update_bandwidth_info(rdev);
288 if (rdev->pm.active_crtc_count)
289 radeon_bandwidth_update(rdev);
290
Alex Deucherce8f5372010-05-07 15:10:16 -0400291 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
Matthew Garrett2aba6312010-04-26 15:45:23 -0400292
Christian Königd6999bc2012-05-09 15:34:45 +0200293 mutex_unlock(&rdev->ring_lock);
Christian Königdb7fce32012-05-11 14:57:18 +0200294 up_write(&rdev->pm.mclk_lock);
Matthew Garrett612e06c2010-04-27 17:16:58 -0400295 mutex_unlock(&rdev->ddev->struct_mutex);
Alex Deuchera4248162010-04-24 14:50:23 -0400296}
297
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400298static void radeon_pm_print_states(struct radeon_device *rdev)
299{
300 int i, j;
301 struct radeon_power_state *power_state;
302 struct radeon_pm_clock_info *clock_info;
303
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000304 DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400305 for (i = 0; i < rdev->pm.num_power_states; i++) {
306 power_state = &rdev->pm.power_state[i];
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000307 DRM_DEBUG_DRIVER("State %d: %s\n", i,
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400308 radeon_pm_state_type_name[power_state->type]);
309 if (i == rdev->pm.default_power_state_index)
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000310 DRM_DEBUG_DRIVER("\tDefault");
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400311 if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000312 DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400313 if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000314 DRM_DEBUG_DRIVER("\tSingle display only\n");
315 DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400316 for (j = 0; j < power_state->num_clock_modes; j++) {
317 clock_info = &(power_state->clock_info[j]);
318 if (rdev->flags & RADEON_IS_IGP)
Alex Deuchereb2c27a2012-10-01 18:28:09 -0400319 DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
320 j,
321 clock_info->sclk * 10);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400322 else
Alex Deuchereb2c27a2012-10-01 18:28:09 -0400323 DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
324 j,
325 clock_info->sclk * 10,
326 clock_info->mclk * 10,
327 clock_info->voltage.voltage);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400328 }
329 }
330}
331
Alex Deucherce8f5372010-05-07 15:10:16 -0400332static ssize_t radeon_get_pm_profile(struct device *dev,
333 struct device_attribute *attr,
334 char *buf)
Alex Deuchera4248162010-04-24 14:50:23 -0400335{
336 struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
337 struct radeon_device *rdev = ddev->dev_private;
Alex Deucherce8f5372010-05-07 15:10:16 -0400338 int cp = rdev->pm.profile;
Alex Deuchera4248162010-04-24 14:50:23 -0400339
Alex Deucherce8f5372010-05-07 15:10:16 -0400340 return snprintf(buf, PAGE_SIZE, "%s\n",
341 (cp == PM_PROFILE_AUTO) ? "auto" :
342 (cp == PM_PROFILE_LOW) ? "low" :
Daniel J Blueman12e27be2010-07-28 12:25:58 +0100343 (cp == PM_PROFILE_MID) ? "mid" :
Alex Deucherce8f5372010-05-07 15:10:16 -0400344 (cp == PM_PROFILE_HIGH) ? "high" : "default");
Alex Deuchera4248162010-04-24 14:50:23 -0400345}
346
Alex Deucherce8f5372010-05-07 15:10:16 -0400347static ssize_t radeon_set_pm_profile(struct device *dev,
348 struct device_attribute *attr,
349 const char *buf,
350 size_t count)
Alex Deuchera4248162010-04-24 14:50:23 -0400351{
352 struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
353 struct radeon_device *rdev = ddev->dev_private;
Alex Deuchera4248162010-04-24 14:50:23 -0400354
355 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400356 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
357 if (strncmp("default", buf, strlen("default")) == 0)
358 rdev->pm.profile = PM_PROFILE_DEFAULT;
359 else if (strncmp("auto", buf, strlen("auto")) == 0)
360 rdev->pm.profile = PM_PROFILE_AUTO;
361 else if (strncmp("low", buf, strlen("low")) == 0)
362 rdev->pm.profile = PM_PROFILE_LOW;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400363 else if (strncmp("mid", buf, strlen("mid")) == 0)
364 rdev->pm.profile = PM_PROFILE_MID;
Alex Deucherce8f5372010-05-07 15:10:16 -0400365 else if (strncmp("high", buf, strlen("high")) == 0)
366 rdev->pm.profile = PM_PROFILE_HIGH;
367 else {
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000368 count = -EINVAL;
Alex Deucherce8f5372010-05-07 15:10:16 -0400369 goto fail;
Alex Deuchera4248162010-04-24 14:50:23 -0400370 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400371 radeon_pm_update_profile(rdev);
372 radeon_pm_set_clocks(rdev);
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000373 } else
374 count = -EINVAL;
375
Alex Deucherce8f5372010-05-07 15:10:16 -0400376fail:
Alex Deuchera4248162010-04-24 14:50:23 -0400377 mutex_unlock(&rdev->pm.mutex);
378
379 return count;
380}
381
Alex Deucherce8f5372010-05-07 15:10:16 -0400382static ssize_t radeon_get_pm_method(struct device *dev,
383 struct device_attribute *attr,
384 char *buf)
Alex Deuchera4248162010-04-24 14:50:23 -0400385{
386 struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
387 struct radeon_device *rdev = ddev->dev_private;
Alex Deucherce8f5372010-05-07 15:10:16 -0400388 int pm = rdev->pm.pm_method;
Alex Deuchera4248162010-04-24 14:50:23 -0400389
390 return snprintf(buf, PAGE_SIZE, "%s\n",
Alex Deucherda321c82013-04-12 13:55:22 -0400391 (pm == PM_METHOD_DYNPM) ? "dynpm" :
392 (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
Alex Deuchera4248162010-04-24 14:50:23 -0400393}
394
Alex Deucherce8f5372010-05-07 15:10:16 -0400395static ssize_t radeon_set_pm_method(struct device *dev,
396 struct device_attribute *attr,
397 const char *buf,
398 size_t count)
Alex Deuchera4248162010-04-24 14:50:23 -0400399{
400 struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
401 struct radeon_device *rdev = ddev->dev_private;
Alex Deuchera4248162010-04-24 14:50:23 -0400402
Alex Deucherda321c82013-04-12 13:55:22 -0400403 /* we don't support the legacy modes with dpm */
404 if (rdev->pm.pm_method == PM_METHOD_DPM) {
405 count = -EINVAL;
406 goto fail;
407 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400408
409 if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
Alex Deuchera4248162010-04-24 14:50:23 -0400410 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400411 rdev->pm.pm_method = PM_METHOD_DYNPM;
412 rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
413 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
Alex Deuchera4248162010-04-24 14:50:23 -0400414 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400415 } else if (strncmp("profile", buf, strlen("profile")) == 0) {
416 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400417 /* disable dynpm */
418 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
419 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000420 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucherce8f5372010-05-07 15:10:16 -0400421 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +0100422 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucherce8f5372010-05-07 15:10:16 -0400423 } else {
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000424 count = -EINVAL;
Alex Deucherce8f5372010-05-07 15:10:16 -0400425 goto fail;
426 }
427 radeon_pm_compute_clocks(rdev);
428fail:
Alex Deuchera4248162010-04-24 14:50:23 -0400429 return count;
430}
431
Alex Deucherda321c82013-04-12 13:55:22 -0400432static ssize_t radeon_get_dpm_state(struct device *dev,
433 struct device_attribute *attr,
434 char *buf)
435{
436 struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
437 struct radeon_device *rdev = ddev->dev_private;
438 enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
439
440 return snprintf(buf, PAGE_SIZE, "%s\n",
441 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
442 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
443}
444
445static ssize_t radeon_set_dpm_state(struct device *dev,
446 struct device_attribute *attr,
447 const char *buf,
448 size_t count)
449{
450 struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
451 struct radeon_device *rdev = ddev->dev_private;
452
453 mutex_lock(&rdev->pm.mutex);
454 if (strncmp("battery", buf, strlen("battery")) == 0)
455 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
456 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
457 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
458 else if (strncmp("performance", buf, strlen("performance")) == 0)
459 rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
460 else {
461 mutex_unlock(&rdev->pm.mutex);
462 count = -EINVAL;
463 goto fail;
464 }
465 mutex_unlock(&rdev->pm.mutex);
466 radeon_pm_compute_clocks(rdev);
467fail:
468 return count;
469}
470
Alex Deucher70d01a52013-07-02 18:38:02 -0400471static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
472 struct device_attribute *attr,
473 char *buf)
474{
475 struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
476 struct radeon_device *rdev = ddev->dev_private;
477 enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
478
479 return snprintf(buf, PAGE_SIZE, "%s\n",
480 (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
481 (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
482}
483
484static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
485 struct device_attribute *attr,
486 const char *buf,
487 size_t count)
488{
489 struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
490 struct radeon_device *rdev = ddev->dev_private;
491 enum radeon_dpm_forced_level level;
492 int ret = 0;
493
494 mutex_lock(&rdev->pm.mutex);
495 if (strncmp("low", buf, strlen("low")) == 0) {
496 level = RADEON_DPM_FORCED_LEVEL_LOW;
497 } else if (strncmp("high", buf, strlen("high")) == 0) {
498 level = RADEON_DPM_FORCED_LEVEL_HIGH;
499 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
500 level = RADEON_DPM_FORCED_LEVEL_AUTO;
501 } else {
502 mutex_unlock(&rdev->pm.mutex);
503 count = -EINVAL;
504 goto fail;
505 }
506 if (rdev->asic->dpm.force_performance_level) {
507 ret = radeon_dpm_force_performance_level(rdev, level);
508 if (ret)
509 count = -EINVAL;
510 }
511 mutex_unlock(&rdev->pm.mutex);
512fail:
513 return count;
514}
515
Alex Deucherce8f5372010-05-07 15:10:16 -0400516static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
517static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
Alex Deucherda321c82013-04-12 13:55:22 -0400518static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
Alex Deucher70d01a52013-07-02 18:38:02 -0400519static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
520 radeon_get_dpm_forced_performance_level,
521 radeon_set_dpm_forced_performance_level);
Alex Deuchera4248162010-04-24 14:50:23 -0400522
Alex Deucher21a81222010-07-02 12:58:16 -0400523static ssize_t radeon_hwmon_show_temp(struct device *dev,
524 struct device_attribute *attr,
525 char *buf)
526{
527 struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
528 struct radeon_device *rdev = ddev->dev_private;
Alex Deucher20d391d2011-02-01 16:12:34 -0500529 int temp;
Alex Deucher21a81222010-07-02 12:58:16 -0400530
Alex Deucher6bd1c382013-06-21 14:38:03 -0400531 if (rdev->asic->pm.get_temperature)
532 temp = radeon_get_temperature(rdev);
533 else
Alex Deucher21a81222010-07-02 12:58:16 -0400534 temp = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400535
536 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
537}
538
539static ssize_t radeon_hwmon_show_name(struct device *dev,
540 struct device_attribute *attr,
541 char *buf)
542{
543 return sprintf(buf, "radeon\n");
544}
545
546static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
547static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
548
549static struct attribute *hwmon_attributes[] = {
550 &sensor_dev_attr_temp1_input.dev_attr.attr,
551 &sensor_dev_attr_name.dev_attr.attr,
552 NULL
553};
554
555static const struct attribute_group hwmon_attrgroup = {
556 .attrs = hwmon_attributes,
557};
558
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200559static int radeon_hwmon_init(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400560{
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200561 int err = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400562
563 rdev->pm.int_hwmon_dev = NULL;
564
565 switch (rdev->pm.int_thermal_type) {
566 case THERMAL_TYPE_RV6XX:
567 case THERMAL_TYPE_RV770:
568 case THERMAL_TYPE_EVERGREEN:
Alex Deucher457558e2011-05-25 17:49:54 -0400569 case THERMAL_TYPE_NI:
Alex Deuchere33df252010-11-22 17:56:32 -0500570 case THERMAL_TYPE_SUMO:
Alex Deucher1bd47d22012-03-20 17:18:10 -0400571 case THERMAL_TYPE_SI:
Alex Deucher6bd1c382013-06-21 14:38:03 -0400572 if (rdev->asic->pm.get_temperature == NULL)
Alex Deucher5d7486c2012-03-20 17:18:29 -0400573 return err;
Alex Deucher21a81222010-07-02 12:58:16 -0400574 rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200575 if (IS_ERR(rdev->pm.int_hwmon_dev)) {
576 err = PTR_ERR(rdev->pm.int_hwmon_dev);
577 dev_err(rdev->dev,
578 "Unable to register hwmon device: %d\n", err);
579 break;
580 }
Alex Deucher21a81222010-07-02 12:58:16 -0400581 dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
582 err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
583 &hwmon_attrgroup);
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200584 if (err) {
585 dev_err(rdev->dev,
586 "Unable to create hwmon sysfs file: %d\n", err);
587 hwmon_device_unregister(rdev->dev);
588 }
Alex Deucher21a81222010-07-02 12:58:16 -0400589 break;
590 default:
591 break;
592 }
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200593
594 return err;
Alex Deucher21a81222010-07-02 12:58:16 -0400595}
596
597static void radeon_hwmon_fini(struct radeon_device *rdev)
598{
599 if (rdev->pm.int_hwmon_dev) {
600 sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
601 hwmon_device_unregister(rdev->pm.int_hwmon_dev);
602 }
603}
604
Alex Deucherda321c82013-04-12 13:55:22 -0400605static void radeon_dpm_thermal_work_handler(struct work_struct *work)
606{
607 struct radeon_device *rdev =
608 container_of(work, struct radeon_device,
609 pm.dpm.thermal.work);
610 /* switch to the thermal state */
611 enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
612
613 if (!rdev->pm.dpm_enabled)
614 return;
615
616 if (rdev->asic->pm.get_temperature) {
617 int temp = radeon_get_temperature(rdev);
618
619 if (temp < rdev->pm.dpm.thermal.min_temp)
620 /* switch back the user state */
621 dpm_state = rdev->pm.dpm.user_state;
622 } else {
623 if (rdev->pm.dpm.thermal.high_to_low)
624 /* switch back the user state */
625 dpm_state = rdev->pm.dpm.user_state;
626 }
627 radeon_dpm_enable_power_state(rdev, dpm_state);
628}
629
630static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
631 enum radeon_pm_state_type dpm_state)
632{
633 int i;
634 struct radeon_ps *ps;
635 u32 ui_class;
Alex Deucher48783062013-07-08 11:35:06 -0400636 bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
637 true : false;
638
639 /* check if the vblank period is too short to adjust the mclk */
640 if (single_display && rdev->asic->dpm.vblank_too_short) {
641 if (radeon_dpm_vblank_too_short(rdev))
642 single_display = false;
643 }
Alex Deucherda321c82013-04-12 13:55:22 -0400644
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400645 /* certain older asics have a separare 3D performance state,
646 * so try that first if the user selected performance
647 */
648 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
649 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
Alex Deucherda321c82013-04-12 13:55:22 -0400650 /* balanced states don't exist at the moment */
651 if (dpm_state == POWER_STATE_TYPE_BALANCED)
652 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
653
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400654restart_search:
Alex Deucherda321c82013-04-12 13:55:22 -0400655 /* Pick the best power state based on current conditions */
656 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
657 ps = &rdev->pm.dpm.ps[i];
658 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
659 switch (dpm_state) {
660 /* user states */
661 case POWER_STATE_TYPE_BATTERY:
662 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
663 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400664 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400665 return ps;
666 } else
667 return ps;
668 }
669 break;
670 case POWER_STATE_TYPE_BALANCED:
671 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
672 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400673 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400674 return ps;
675 } else
676 return ps;
677 }
678 break;
679 case POWER_STATE_TYPE_PERFORMANCE:
680 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
681 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400682 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400683 return ps;
684 } else
685 return ps;
686 }
687 break;
688 /* internal states */
689 case POWER_STATE_TYPE_INTERNAL_UVD:
690 return rdev->pm.dpm.uvd_ps;
691 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
692 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
693 return ps;
694 break;
695 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
696 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
697 return ps;
698 break;
699 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
700 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
701 return ps;
702 break;
703 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
704 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
705 return ps;
706 break;
707 case POWER_STATE_TYPE_INTERNAL_BOOT:
708 return rdev->pm.dpm.boot_ps;
709 case POWER_STATE_TYPE_INTERNAL_THERMAL:
710 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
711 return ps;
712 break;
713 case POWER_STATE_TYPE_INTERNAL_ACPI:
714 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
715 return ps;
716 break;
717 case POWER_STATE_TYPE_INTERNAL_ULV:
718 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
719 return ps;
720 break;
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400721 case POWER_STATE_TYPE_INTERNAL_3DPERF:
722 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
723 return ps;
724 break;
Alex Deucherda321c82013-04-12 13:55:22 -0400725 default:
726 break;
727 }
728 }
729 /* use a fallback state if we didn't match */
730 switch (dpm_state) {
731 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
732 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
733 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
734 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
735 return rdev->pm.dpm.uvd_ps;
736 case POWER_STATE_TYPE_INTERNAL_THERMAL:
737 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
738 goto restart_search;
739 case POWER_STATE_TYPE_INTERNAL_ACPI:
740 dpm_state = POWER_STATE_TYPE_BATTERY;
741 goto restart_search;
742 case POWER_STATE_TYPE_BATTERY:
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400743 case POWER_STATE_TYPE_BALANCED:
744 case POWER_STATE_TYPE_INTERNAL_3DPERF:
Alex Deucherda321c82013-04-12 13:55:22 -0400745 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
746 goto restart_search;
747 default:
748 break;
749 }
750
751 return NULL;
752}
753
754static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
755{
756 int i;
757 struct radeon_ps *ps;
758 enum radeon_pm_state_type dpm_state;
Alex Deucher84dd1922013-01-16 12:52:04 -0500759 int ret;
Alex Deucherda321c82013-04-12 13:55:22 -0400760
761 /* if dpm init failed */
762 if (!rdev->pm.dpm_enabled)
763 return;
764
765 if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
766 /* add other state override checks here */
Alex Deucher8a227552013-06-21 15:12:57 -0400767 if ((!rdev->pm.dpm.thermal_active) &&
768 (!rdev->pm.dpm.uvd_active))
Alex Deucherda321c82013-04-12 13:55:22 -0400769 rdev->pm.dpm.state = rdev->pm.dpm.user_state;
770 }
771 dpm_state = rdev->pm.dpm.state;
772
773 ps = radeon_dpm_pick_power_state(rdev, dpm_state);
774 if (ps)
Alex Deucher89c9bc52013-01-16 14:40:26 -0500775 rdev->pm.dpm.requested_ps = ps;
Alex Deucherda321c82013-04-12 13:55:22 -0400776 else
777 return;
778
Alex Deucherd22b7e42012-11-29 19:27:56 -0500779 /* no need to reprogram if nothing changed unless we are on BTC+ */
Alex Deucherda321c82013-04-12 13:55:22 -0400780 if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
Alex Deucherd22b7e42012-11-29 19:27:56 -0500781 if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
782 /* for pre-BTC and APUs if the num crtcs changed but state is the same,
783 * all we need to do is update the display configuration.
784 */
785 if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
786 /* update display watermarks based on new power state */
787 radeon_bandwidth_update(rdev);
788 /* update displays */
789 radeon_dpm_display_configuration_changed(rdev);
790 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
791 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
792 }
793 return;
794 } else {
795 /* for BTC+ if the num crtcs hasn't changed and state is the same,
796 * nothing to do, if the num crtcs is > 1 and state is the same,
797 * update display configuration.
798 */
799 if (rdev->pm.dpm.new_active_crtcs ==
800 rdev->pm.dpm.current_active_crtcs) {
801 return;
802 } else {
803 if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
804 (rdev->pm.dpm.new_active_crtc_count > 1)) {
805 /* update display watermarks based on new power state */
806 radeon_bandwidth_update(rdev);
807 /* update displays */
808 radeon_dpm_display_configuration_changed(rdev);
809 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
810 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
811 return;
812 }
813 }
Alex Deucherda321c82013-04-12 13:55:22 -0400814 }
Alex Deucherda321c82013-04-12 13:55:22 -0400815 }
816
817 printk("switching from power state:\n");
818 radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
819 printk("switching to power state:\n");
820 radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
821
822 mutex_lock(&rdev->ddev->struct_mutex);
823 down_write(&rdev->pm.mclk_lock);
824 mutex_lock(&rdev->ring_lock);
825
Alex Deucher89c9bc52013-01-16 14:40:26 -0500826 ret = radeon_dpm_pre_set_power_state(rdev);
827 if (ret)
828 goto done;
Alex Deucher84dd1922013-01-16 12:52:04 -0500829
Alex Deucherda321c82013-04-12 13:55:22 -0400830 /* update display watermarks based on new power state */
831 radeon_bandwidth_update(rdev);
832 /* update displays */
833 radeon_dpm_display_configuration_changed(rdev);
834
835 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
836 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
837
838 /* wait for the rings to drain */
839 for (i = 0; i < RADEON_NUM_RINGS; i++) {
840 struct radeon_ring *ring = &rdev->ring[i];
841 if (ring->ready)
842 radeon_fence_wait_empty_locked(rdev, i);
843 }
844
845 /* program the new power state */
846 radeon_dpm_set_power_state(rdev);
847
848 /* update current power state */
849 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
850
Alex Deucher89c9bc52013-01-16 14:40:26 -0500851 radeon_dpm_post_set_power_state(rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -0500852
853done:
Alex Deucherda321c82013-04-12 13:55:22 -0400854 mutex_unlock(&rdev->ring_lock);
855 up_write(&rdev->pm.mclk_lock);
856 mutex_unlock(&rdev->ddev->struct_mutex);
857}
858
859void radeon_dpm_enable_power_state(struct radeon_device *rdev,
860 enum radeon_pm_state_type dpm_state)
861{
862 if (!rdev->pm.dpm_enabled)
863 return;
864
865 mutex_lock(&rdev->pm.mutex);
866 switch (dpm_state) {
867 case POWER_STATE_TYPE_INTERNAL_THERMAL:
868 rdev->pm.dpm.thermal_active = true;
869 break;
Alex Deucher8a227552013-06-21 15:12:57 -0400870 case POWER_STATE_TYPE_INTERNAL_UVD:
871 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
872 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
873 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
874 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
875 rdev->pm.dpm.uvd_active = true;
876 break;
Alex Deucherda321c82013-04-12 13:55:22 -0400877 default:
878 rdev->pm.dpm.thermal_active = false;
Alex Deucher8a227552013-06-21 15:12:57 -0400879 rdev->pm.dpm.uvd_active = false;
Alex Deucherda321c82013-04-12 13:55:22 -0400880 break;
881 }
882 rdev->pm.dpm.state = dpm_state;
883 mutex_unlock(&rdev->pm.mutex);
884 radeon_pm_compute_clocks(rdev);
885}
886
887static void radeon_pm_suspend_old(struct radeon_device *rdev)
Alex Deucher56278a82009-12-28 13:58:44 -0500888{
Alex Deucherce8f5372010-05-07 15:10:16 -0400889 mutex_lock(&rdev->pm.mutex);
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000890 if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000891 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
892 rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000893 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400894 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +0100895
896 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucher56278a82009-12-28 13:58:44 -0500897}
898
Alex Deucherda321c82013-04-12 13:55:22 -0400899static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
900{
901 mutex_lock(&rdev->pm.mutex);
902 /* disable dpm */
903 radeon_dpm_disable(rdev);
904 /* reset the power state */
905 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
906 rdev->pm.dpm_enabled = false;
907 mutex_unlock(&rdev->pm.mutex);
908}
909
910void radeon_pm_suspend(struct radeon_device *rdev)
911{
912 if (rdev->pm.pm_method == PM_METHOD_DPM)
913 radeon_pm_suspend_dpm(rdev);
914 else
915 radeon_pm_suspend_old(rdev);
916}
917
918static void radeon_pm_resume_old(struct radeon_device *rdev)
Rafał Miłeckid0d6cb82010-03-02 22:06:52 +0100919{
Alex Deuchered18a362011-01-06 21:19:32 -0500920 /* set up the default clocks if the MC ucode is loaded */
Alex Deucher2e3b3b12012-09-14 10:59:26 -0400921 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucherc6cf7772013-07-05 13:14:30 -0400922 (rdev->family <= CHIP_HAINAN) &&
Alex Deucher2e3b3b12012-09-14 10:59:26 -0400923 rdev->mc_fw) {
Alex Deuchered18a362011-01-06 21:19:32 -0500924 if (rdev->pm.default_vddc)
Alex Deucher8a83ec52011-04-12 14:49:23 -0400925 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
926 SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher2feea492011-04-12 14:49:24 -0400927 if (rdev->pm.default_vddci)
928 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
929 SET_VOLTAGE_TYPE_ASIC_VDDCI);
Alex Deuchered18a362011-01-06 21:19:32 -0500930 if (rdev->pm.default_sclk)
931 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
932 if (rdev->pm.default_mclk)
933 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
934 }
Alex Deucherf8ed8b42010-06-07 17:49:51 -0400935 /* asic init will reset the default power state */
936 mutex_lock(&rdev->pm.mutex);
937 rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
938 rdev->pm.current_clock_mode_index = 0;
Alex Deucher9ace9f72011-01-06 21:19:26 -0500939 rdev->pm.current_sclk = rdev->pm.default_sclk;
940 rdev->pm.current_mclk = rdev->pm.default_mclk;
Alex Deucher4d601732010-06-07 18:15:18 -0400941 rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
Alex Deucher2feea492011-04-12 14:49:24 -0400942 rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000943 if (rdev->pm.pm_method == PM_METHOD_DYNPM
944 && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
945 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
Tejun Heo32c87fc2011-01-03 14:49:32 +0100946 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
947 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000948 }
Alex Deucherf8ed8b42010-06-07 17:49:51 -0400949 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400950 radeon_pm_compute_clocks(rdev);
Rafał Miłeckid0d6cb82010-03-02 22:06:52 +0100951}
952
Alex Deucherda321c82013-04-12 13:55:22 -0400953static void radeon_pm_resume_dpm(struct radeon_device *rdev)
Rafał Miłecki74338742009-11-03 00:53:02 +0100954{
Dave Airlie26481fb2010-05-18 19:00:14 +1000955 int ret;
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200956
Alex Deucherda321c82013-04-12 13:55:22 -0400957 /* asic init will reset to the boot state */
958 mutex_lock(&rdev->pm.mutex);
959 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
960 radeon_dpm_setup_asic(rdev);
961 ret = radeon_dpm_enable(rdev);
962 mutex_unlock(&rdev->pm.mutex);
963 if (ret) {
964 DRM_ERROR("radeon: dpm resume failed\n");
965 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucherc6cf7772013-07-05 13:14:30 -0400966 (rdev->family <= CHIP_HAINAN) &&
Alex Deucherda321c82013-04-12 13:55:22 -0400967 rdev->mc_fw) {
968 if (rdev->pm.default_vddc)
969 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
970 SET_VOLTAGE_TYPE_ASIC_VDDC);
971 if (rdev->pm.default_vddci)
972 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
973 SET_VOLTAGE_TYPE_ASIC_VDDCI);
974 if (rdev->pm.default_sclk)
975 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
976 if (rdev->pm.default_mclk)
977 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
978 }
979 } else {
980 rdev->pm.dpm_enabled = true;
981 radeon_pm_compute_clocks(rdev);
982 }
983}
984
985void radeon_pm_resume(struct radeon_device *rdev)
986{
987 if (rdev->pm.pm_method == PM_METHOD_DPM)
988 radeon_pm_resume_dpm(rdev);
989 else
990 radeon_pm_resume_old(rdev);
991}
992
993static int radeon_pm_init_old(struct radeon_device *rdev)
994{
995 int ret;
996
Alex Deucherf8ed8b42010-06-07 17:49:51 -0400997 rdev->pm.profile = PM_PROFILE_DEFAULT;
Alex Deucherce8f5372010-05-07 15:10:16 -0400998 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
999 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1000 rdev->pm.dynpm_can_upclock = true;
1001 rdev->pm.dynpm_can_downclock = true;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001002 rdev->pm.default_sclk = rdev->clock.default_sclk;
1003 rdev->pm.default_mclk = rdev->clock.default_mclk;
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001004 rdev->pm.current_sclk = rdev->clock.default_sclk;
1005 rdev->pm.current_mclk = rdev->clock.default_mclk;
Alex Deucher21a81222010-07-02 12:58:16 -04001006 rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001007
Alex Deucher56278a82009-12-28 13:58:44 -05001008 if (rdev->bios) {
1009 if (rdev->is_atom_bios)
1010 radeon_atombios_get_power_modes(rdev);
1011 else
1012 radeon_combios_get_power_modes(rdev);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -04001013 radeon_pm_print_states(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -04001014 radeon_pm_init_profile(rdev);
Alex Deuchered18a362011-01-06 21:19:32 -05001015 /* set up the default clocks if the MC ucode is loaded */
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001016 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucherc6cf7772013-07-05 13:14:30 -04001017 (rdev->family <= CHIP_HAINAN) &&
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001018 rdev->mc_fw) {
Alex Deuchered18a362011-01-06 21:19:32 -05001019 if (rdev->pm.default_vddc)
Alex Deucher8a83ec52011-04-12 14:49:23 -04001020 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1021 SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4639dd22011-07-25 18:50:08 -04001022 if (rdev->pm.default_vddci)
1023 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1024 SET_VOLTAGE_TYPE_ASIC_VDDCI);
Alex Deuchered18a362011-01-06 21:19:32 -05001025 if (rdev->pm.default_sclk)
1026 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1027 if (rdev->pm.default_mclk)
1028 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1029 }
Alex Deucher56278a82009-12-28 13:58:44 -05001030 }
1031
Alex Deucher21a81222010-07-02 12:58:16 -04001032 /* set up the internal thermal sensor if applicable */
Dan Carpenter0d18abe2010-08-09 21:59:42 +02001033 ret = radeon_hwmon_init(rdev);
1034 if (ret)
1035 return ret;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001036
1037 INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
1038
Alex Deucherce8f5372010-05-07 15:10:16 -04001039 if (rdev->pm.num_power_states > 1) {
Alex Deucherce8f5372010-05-07 15:10:16 -04001040 /* where's the best place to put these? */
Dave Airlie26481fb2010-05-18 19:00:14 +10001041 ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1042 if (ret)
1043 DRM_ERROR("failed to create device file for power profile\n");
1044 ret = device_create_file(rdev->dev, &dev_attr_power_method);
1045 if (ret)
1046 DRM_ERROR("failed to create device file for power method\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001047
Alex Deucherce8f5372010-05-07 15:10:16 -04001048 if (radeon_debugfs_pm_init(rdev)) {
1049 DRM_ERROR("Failed to register debugfs file for PM!\n");
1050 }
1051
1052 DRM_INFO("radeon: power management initialized\n");
Rafał Miłecki74338742009-11-03 00:53:02 +01001053 }
1054
1055 return 0;
1056}
1057
Alex Deucherda321c82013-04-12 13:55:22 -04001058static void radeon_dpm_print_power_states(struct radeon_device *rdev)
1059{
1060 int i;
1061
1062 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
1063 printk("== power state %d ==\n", i);
1064 radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
1065 }
1066}
1067
1068static int radeon_pm_init_dpm(struct radeon_device *rdev)
1069{
1070 int ret;
1071
1072 /* default to performance state */
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001073 rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
1074 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
Alex Deucherda321c82013-04-12 13:55:22 -04001075 rdev->pm.default_sclk = rdev->clock.default_sclk;
1076 rdev->pm.default_mclk = rdev->clock.default_mclk;
1077 rdev->pm.current_sclk = rdev->clock.default_sclk;
1078 rdev->pm.current_mclk = rdev->clock.default_mclk;
1079 rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1080
1081 if (rdev->bios && rdev->is_atom_bios)
1082 radeon_atombios_get_power_modes(rdev);
1083 else
1084 return -EINVAL;
1085
1086 /* set up the internal thermal sensor if applicable */
1087 ret = radeon_hwmon_init(rdev);
1088 if (ret)
1089 return ret;
1090
1091 INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
1092 mutex_lock(&rdev->pm.mutex);
1093 radeon_dpm_init(rdev);
1094 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1095 radeon_dpm_print_power_states(rdev);
1096 radeon_dpm_setup_asic(rdev);
1097 ret = radeon_dpm_enable(rdev);
1098 mutex_unlock(&rdev->pm.mutex);
1099 if (ret) {
1100 rdev->pm.dpm_enabled = false;
1101 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucherc6cf7772013-07-05 13:14:30 -04001102 (rdev->family <= CHIP_HAINAN) &&
Alex Deucherda321c82013-04-12 13:55:22 -04001103 rdev->mc_fw) {
1104 if (rdev->pm.default_vddc)
1105 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1106 SET_VOLTAGE_TYPE_ASIC_VDDC);
1107 if (rdev->pm.default_vddci)
1108 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1109 SET_VOLTAGE_TYPE_ASIC_VDDCI);
1110 if (rdev->pm.default_sclk)
1111 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1112 if (rdev->pm.default_mclk)
1113 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1114 }
1115 DRM_ERROR("radeon: dpm initialization failed\n");
1116 return ret;
1117 }
1118 rdev->pm.dpm_enabled = true;
1119 radeon_pm_compute_clocks(rdev);
1120
1121 if (rdev->pm.num_power_states > 1) {
1122 ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
1123 if (ret)
1124 DRM_ERROR("failed to create device file for dpm state\n");
Alex Deucher70d01a52013-07-02 18:38:02 -04001125 ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
1126 if (ret)
1127 DRM_ERROR("failed to create device file for dpm state\n");
Alex Deucherda321c82013-04-12 13:55:22 -04001128 /* XXX: these are noops for dpm but are here for backwards compat */
1129 ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1130 if (ret)
1131 DRM_ERROR("failed to create device file for power profile\n");
1132 ret = device_create_file(rdev->dev, &dev_attr_power_method);
1133 if (ret)
1134 DRM_ERROR("failed to create device file for power method\n");
Alex Deucher1316b792013-06-28 09:28:39 -04001135
1136 if (radeon_debugfs_pm_init(rdev)) {
1137 DRM_ERROR("Failed to register debugfs file for dpm!\n");
1138 }
1139
Alex Deucherda321c82013-04-12 13:55:22 -04001140 DRM_INFO("radeon: dpm initialized\n");
1141 }
1142
1143 return 0;
1144}
1145
1146int radeon_pm_init(struct radeon_device *rdev)
1147{
1148 /* enable dpm on rv6xx+ */
1149 switch (rdev->family) {
Alex Deucher4a6369e2013-04-12 14:04:10 -04001150 case CHIP_RV610:
1151 case CHIP_RV630:
1152 case CHIP_RV620:
1153 case CHIP_RV635:
1154 case CHIP_RV670:
Alex Deucher9d670062013-04-12 13:59:22 -04001155 case CHIP_RS780:
1156 case CHIP_RS880:
Alex Deucher66229b22013-06-26 00:11:19 -04001157 case CHIP_RV770:
1158 case CHIP_RV730:
1159 case CHIP_RV710:
1160 case CHIP_RV740:
Alex Deucherdc50ba72013-06-26 00:33:35 -04001161 case CHIP_CEDAR:
1162 case CHIP_REDWOOD:
1163 case CHIP_JUNIPER:
1164 case CHIP_CYPRESS:
1165 case CHIP_HEMLOCK:
Alex Deucher80ea2c12013-04-12 14:56:21 -04001166 case CHIP_PALM:
1167 case CHIP_SUMO:
1168 case CHIP_SUMO2:
Alex Deucher6596afd2013-06-26 00:15:24 -04001169 case CHIP_BARTS:
1170 case CHIP_TURKS:
1171 case CHIP_CAICOS:
Alex Deucher69e0b572013-04-12 16:42:42 -04001172 case CHIP_CAYMAN:
Alex Deucherd70229f2013-04-12 16:40:41 -04001173 case CHIP_ARUBA:
Alex Deuchera9e61412013-06-25 17:56:16 -04001174 case CHIP_TAHITI:
1175 case CHIP_PITCAIRN:
1176 case CHIP_VERDE:
1177 case CHIP_OLAND:
1178 case CHIP_HAINAN:
Alex Deucher761bfb92013-08-06 13:34:00 -04001179 /* DPM requires the RLC */
1180 if (!rdev->rlc_fw)
1181 rdev->pm.pm_method = PM_METHOD_PROFILE;
1182 else if (radeon_dpm == 1)
Alex Deucher9d670062013-04-12 13:59:22 -04001183 rdev->pm.pm_method = PM_METHOD_DPM;
1184 else
1185 rdev->pm.pm_method = PM_METHOD_PROFILE;
1186 break;
Alex Deucherda321c82013-04-12 13:55:22 -04001187 default:
1188 /* default to profile method */
1189 rdev->pm.pm_method = PM_METHOD_PROFILE;
1190 break;
1191 }
1192
1193 if (rdev->pm.pm_method == PM_METHOD_DPM)
1194 return radeon_pm_init_dpm(rdev);
1195 else
1196 return radeon_pm_init_old(rdev);
1197}
1198
1199static void radeon_pm_fini_old(struct radeon_device *rdev)
Alex Deucher29fb52c2010-03-11 10:01:17 -05001200{
Alex Deucherce8f5372010-05-07 15:10:16 -04001201 if (rdev->pm.num_power_states > 1) {
Alex Deuchera4248162010-04-24 14:50:23 -04001202 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001203 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1204 rdev->pm.profile = PM_PROFILE_DEFAULT;
1205 radeon_pm_update_profile(rdev);
1206 radeon_pm_set_clocks(rdev);
1207 } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Alex Deucherce8f5372010-05-07 15:10:16 -04001208 /* reset default clocks */
1209 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1210 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1211 radeon_pm_set_clocks(rdev);
1212 }
Alex Deuchera4248162010-04-24 14:50:23 -04001213 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +01001214
1215 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucher58e21df2010-03-22 13:31:08 -04001216
Alex Deucherce8f5372010-05-07 15:10:16 -04001217 device_remove_file(rdev->dev, &dev_attr_power_profile);
1218 device_remove_file(rdev->dev, &dev_attr_power_method);
Alex Deucherce8f5372010-05-07 15:10:16 -04001219 }
Alex Deuchera4248162010-04-24 14:50:23 -04001220
Alex Deucher0975b162011-02-02 18:42:03 -05001221 if (rdev->pm.power_state)
1222 kfree(rdev->pm.power_state);
1223
Alex Deucher21a81222010-07-02 12:58:16 -04001224 radeon_hwmon_fini(rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -05001225}
1226
Alex Deucherda321c82013-04-12 13:55:22 -04001227static void radeon_pm_fini_dpm(struct radeon_device *rdev)
1228{
1229 if (rdev->pm.num_power_states > 1) {
1230 mutex_lock(&rdev->pm.mutex);
1231 radeon_dpm_disable(rdev);
1232 mutex_unlock(&rdev->pm.mutex);
1233
1234 device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
Alex Deucher70d01a52013-07-02 18:38:02 -04001235 device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
Alex Deucherda321c82013-04-12 13:55:22 -04001236 /* XXX backwards compat */
1237 device_remove_file(rdev->dev, &dev_attr_power_profile);
1238 device_remove_file(rdev->dev, &dev_attr_power_method);
1239 }
1240 radeon_dpm_fini(rdev);
1241
1242 if (rdev->pm.power_state)
1243 kfree(rdev->pm.power_state);
1244
1245 radeon_hwmon_fini(rdev);
1246}
1247
1248void radeon_pm_fini(struct radeon_device *rdev)
1249{
1250 if (rdev->pm.pm_method == PM_METHOD_DPM)
1251 radeon_pm_fini_dpm(rdev);
1252 else
1253 radeon_pm_fini_old(rdev);
1254}
1255
1256static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
Rafał Miłeckic913e232009-12-22 23:02:16 +01001257{
1258 struct drm_device *ddev = rdev->ddev;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001259 struct drm_crtc *crtc;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001260 struct radeon_crtc *radeon_crtc;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001261
Alex Deucherce8f5372010-05-07 15:10:16 -04001262 if (rdev->pm.num_power_states < 2)
1263 return;
1264
Rafał Miłeckic913e232009-12-22 23:02:16 +01001265 mutex_lock(&rdev->pm.mutex);
1266
1267 rdev->pm.active_crtcs = 0;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001268 rdev->pm.active_crtc_count = 0;
1269 list_for_each_entry(crtc,
1270 &ddev->mode_config.crtc_list, head) {
1271 radeon_crtc = to_radeon_crtc(crtc);
1272 if (radeon_crtc->enabled) {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001273 rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
Alex Deuchera48b9b42010-04-22 14:03:55 -04001274 rdev->pm.active_crtc_count++;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001275 }
1276 }
1277
Alex Deucherce8f5372010-05-07 15:10:16 -04001278 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1279 radeon_pm_update_profile(rdev);
1280 radeon_pm_set_clocks(rdev);
1281 } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1282 if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
1283 if (rdev->pm.active_crtc_count > 1) {
1284 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1285 cancel_delayed_work(&rdev->pm.dynpm_idle_work);
Alex Deucherd7311172010-05-03 01:13:14 -04001286
Alex Deucherce8f5372010-05-07 15:10:16 -04001287 rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
1288 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1289 radeon_pm_get_dynpm_state(rdev);
1290 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001291
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001292 DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001293 }
1294 } else if (rdev->pm.active_crtc_count == 1) {
1295 /* TODO: Increase clocks if needed for current mode */
Rafał Miłeckic913e232009-12-22 23:02:16 +01001296
Alex Deucherce8f5372010-05-07 15:10:16 -04001297 if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
1298 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
1299 rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
1300 radeon_pm_get_dynpm_state(rdev);
1301 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001302
Tejun Heo32c87fc2011-01-03 14:49:32 +01001303 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1304 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Alex Deucherce8f5372010-05-07 15:10:16 -04001305 } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
1306 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001307 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1308 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001309 DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001310 }
1311 } else { /* count == 0 */
1312 if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
1313 cancel_delayed_work(&rdev->pm.dynpm_idle_work);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001314
Alex Deucherce8f5372010-05-07 15:10:16 -04001315 rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
1316 rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
1317 radeon_pm_get_dynpm_state(rdev);
1318 radeon_pm_set_clocks(rdev);
1319 }
1320 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001321 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001322 }
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01001323
1324 mutex_unlock(&rdev->pm.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001325}
1326
Alex Deucherda321c82013-04-12 13:55:22 -04001327static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
1328{
1329 struct drm_device *ddev = rdev->ddev;
1330 struct drm_crtc *crtc;
1331 struct radeon_crtc *radeon_crtc;
1332
1333 mutex_lock(&rdev->pm.mutex);
1334
Alex Deucher5ca302f2012-11-30 10:56:57 -05001335 /* update active crtc counts */
Alex Deucherda321c82013-04-12 13:55:22 -04001336 rdev->pm.dpm.new_active_crtcs = 0;
1337 rdev->pm.dpm.new_active_crtc_count = 0;
1338 list_for_each_entry(crtc,
1339 &ddev->mode_config.crtc_list, head) {
1340 radeon_crtc = to_radeon_crtc(crtc);
1341 if (crtc->enabled) {
1342 rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
1343 rdev->pm.dpm.new_active_crtc_count++;
1344 }
1345 }
1346
Alex Deucher5ca302f2012-11-30 10:56:57 -05001347 /* update battery/ac status */
1348 if (power_supply_is_system_supplied() > 0)
1349 rdev->pm.dpm.ac_power = true;
1350 else
1351 rdev->pm.dpm.ac_power = false;
1352
Alex Deucherda321c82013-04-12 13:55:22 -04001353 radeon_dpm_change_power_state_locked(rdev);
1354
1355 mutex_unlock(&rdev->pm.mutex);
Alex Deucher8a227552013-06-21 15:12:57 -04001356
Alex Deucherda321c82013-04-12 13:55:22 -04001357}
1358
1359void radeon_pm_compute_clocks(struct radeon_device *rdev)
1360{
1361 if (rdev->pm.pm_method == PM_METHOD_DPM)
1362 radeon_pm_compute_clocks_dpm(rdev);
1363 else
1364 radeon_pm_compute_clocks_old(rdev);
1365}
1366
Alex Deucherce8f5372010-05-07 15:10:16 -04001367static bool radeon_pm_in_vbl(struct radeon_device *rdev)
Dave Airlief7352612010-02-18 15:58:36 +10001368{
Mario Kleiner75fa0b02010-10-05 19:57:37 -04001369 int crtc, vpos, hpos, vbl_status;
Dave Airlief7352612010-02-18 15:58:36 +10001370 bool in_vbl = true;
1371
Mario Kleiner75fa0b02010-10-05 19:57:37 -04001372 /* Iterate over all active crtc's. All crtc's must be in vblank,
1373 * otherwise return in_vbl == false.
1374 */
1375 for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
1376 if (rdev->pm.active_crtcs & (1 << crtc)) {
Mario Kleinerf5a80202010-10-23 04:42:17 +02001377 vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
1378 if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
1379 !(vbl_status & DRM_SCANOUTPOS_INVBL))
Dave Airlief7352612010-02-18 15:58:36 +10001380 in_vbl = false;
1381 }
1382 }
Matthew Garrettf81f2022010-04-28 12:13:06 -04001383
1384 return in_vbl;
1385}
1386
Alex Deucherce8f5372010-05-07 15:10:16 -04001387static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
Matthew Garrettf81f2022010-04-28 12:13:06 -04001388{
1389 u32 stat_crtc = 0;
1390 bool in_vbl = radeon_pm_in_vbl(rdev);
1391
Dave Airlief7352612010-02-18 15:58:36 +10001392 if (in_vbl == false)
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001393 DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
Alex Deucherbae6b5622010-04-22 13:38:05 -04001394 finish ? "exit" : "entry");
Dave Airlief7352612010-02-18 15:58:36 +10001395 return in_vbl;
1396}
Rafał Miłeckic913e232009-12-22 23:02:16 +01001397
Alex Deucherce8f5372010-05-07 15:10:16 -04001398static void radeon_dynpm_idle_work_handler(struct work_struct *work)
Rafał Miłeckic913e232009-12-22 23:02:16 +01001399{
1400 struct radeon_device *rdev;
Matthew Garrettd9932a32010-04-26 16:02:26 -04001401 int resched;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001402 rdev = container_of(work, struct radeon_device,
Alex Deucherce8f5372010-05-07 15:10:16 -04001403 pm.dynpm_idle_work.work);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001404
Matthew Garrettd9932a32010-04-26 16:02:26 -04001405 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001406 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001407 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001408 int not_processed = 0;
Alex Deucher74652802011-08-25 13:39:48 -04001409 int i;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001410
Alex Deucher74652802011-08-25 13:39:48 -04001411 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
Alex Deucher0ec06122012-06-14 15:54:57 -04001412 struct radeon_ring *ring = &rdev->ring[i];
1413
1414 if (ring->ready) {
1415 not_processed += radeon_fence_count_emitted(rdev, i);
1416 if (not_processed >= 3)
1417 break;
1418 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001419 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001420
1421 if (not_processed >= 3) { /* should upclock */
Alex Deucherce8f5372010-05-07 15:10:16 -04001422 if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
1423 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1424 } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1425 rdev->pm.dynpm_can_upclock) {
1426 rdev->pm.dynpm_planned_action =
1427 DYNPM_ACTION_UPCLOCK;
1428 rdev->pm.dynpm_action_timeout = jiffies +
Rafał Miłeckic913e232009-12-22 23:02:16 +01001429 msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1430 }
1431 } else if (not_processed == 0) { /* should downclock */
Alex Deucherce8f5372010-05-07 15:10:16 -04001432 if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
1433 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1434 } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1435 rdev->pm.dynpm_can_downclock) {
1436 rdev->pm.dynpm_planned_action =
1437 DYNPM_ACTION_DOWNCLOCK;
1438 rdev->pm.dynpm_action_timeout = jiffies +
Rafał Miłeckic913e232009-12-22 23:02:16 +01001439 msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1440 }
1441 }
1442
Alex Deucherd7311172010-05-03 01:13:14 -04001443 /* Note, radeon_pm_set_clocks is called with static_switch set
1444 * to false since we want to wait for vbl to avoid flicker.
1445 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001446 if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
1447 jiffies > rdev->pm.dynpm_action_timeout) {
1448 radeon_pm_get_dynpm_state(rdev);
1449 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001450 }
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001451
Tejun Heo32c87fc2011-01-03 14:49:32 +01001452 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1453 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Rafał Miłeckic913e232009-12-22 23:02:16 +01001454 }
1455 mutex_unlock(&rdev->pm.mutex);
Matthew Garrettd9932a32010-04-26 16:02:26 -04001456 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001457}
1458
Rafał Miłecki74338742009-11-03 00:53:02 +01001459/*
1460 * Debugfs info
1461 */
1462#if defined(CONFIG_DEBUG_FS)
1463
1464static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
1465{
1466 struct drm_info_node *node = (struct drm_info_node *) m->private;
1467 struct drm_device *dev = node->minor->dev;
1468 struct radeon_device *rdev = dev->dev_private;
1469
Alex Deucher1316b792013-06-28 09:28:39 -04001470 if (rdev->pm.dpm_enabled) {
1471 mutex_lock(&rdev->pm.mutex);
1472 if (rdev->asic->dpm.debugfs_print_current_performance_level)
1473 radeon_dpm_debugfs_print_current_performance_level(rdev, m);
1474 else
Alex Deucher71375922013-07-02 09:11:39 -04001475 seq_printf(m, "Debugfs support not implemented for this asic\n");
Alex Deucher1316b792013-06-28 09:28:39 -04001476 mutex_unlock(&rdev->pm.mutex);
1477 } else {
1478 seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
1479 /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
1480 if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
1481 seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
1482 else
1483 seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
1484 seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
1485 if (rdev->asic->pm.get_memory_clock)
1486 seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
1487 if (rdev->pm.current_vddc)
1488 seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
1489 if (rdev->asic->pm.get_pcie_lanes)
1490 seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
1491 }
Rafał Miłecki74338742009-11-03 00:53:02 +01001492
1493 return 0;
1494}
1495
1496static struct drm_info_list radeon_pm_info_list[] = {
1497 {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
1498};
1499#endif
1500
Rafał Miłeckic913e232009-12-22 23:02:16 +01001501static int radeon_debugfs_pm_init(struct radeon_device *rdev)
Rafał Miłecki74338742009-11-03 00:53:02 +01001502{
1503#if defined(CONFIG_DEBUG_FS)
1504 return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
1505#else
1506 return 0;
1507#endif
1508}