blob: d4e25f38287dfefe1fe8517ad0f74e21e6f5ad73 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * mmconfig.c - Low-level direct PCI config space access via MMCONFIG
3 *
4 * This is an 64bit optimized version that always keeps the full mmconfig
5 * space mapped. This allows lockless config space operation.
6 */
7
8#include <linux/pci.h>
9#include <linux/init.h>
Greg Kroah-Hartman54549392005-06-23 17:35:56 -070010#include <linux/acpi.h>
Andi Kleend6ece542005-12-12 22:17:11 -080011#include <linux/bitmap.h>
Arjan van de Ven946f2ee2006-04-07 19:49:30 +020012#include <asm/e820.h>
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include "pci.h"
15
16#define MMCONFIG_APER_SIZE (256*1024*1024)
Andi Kleen8c30b1a742006-04-07 19:50:12 +020017/* Verify the first 16 busses. We assume that systems with more busses
18 get MCFG right. */
19#define MAX_CHECK_BUS 16
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Andi Kleen8c30b1a742006-04-07 19:50:12 +020021static DECLARE_BITMAP(fallback_slots, 32*MAX_CHECK_BUS);
Andi Kleend6ece542005-12-12 22:17:11 -080022
Linus Torvalds1da177e2005-04-16 15:20:36 -070023/* Static virtual mapping of the MMCONFIG aperture */
Greg Kroah-Hartman1cde8a12005-06-23 17:35:56 -070024struct mmcfg_virt {
25 struct acpi_table_mcfg_config *cfg;
Al Viro8b8a4e32005-12-15 09:17:44 +000026 char __iomem *virt;
Greg Kroah-Hartman1cde8a12005-06-23 17:35:56 -070027};
28static struct mmcfg_virt *pci_mmcfg_virt;
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Al Viro8b8a4e32005-12-15 09:17:44 +000030static char __iomem *get_virt(unsigned int seg, unsigned bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -070031{
Greg Kroah-Hartman1cde8a12005-06-23 17:35:56 -070032 int cfg_num = -1;
33 struct acpi_table_mcfg_config *cfg;
34
35 while (1) {
36 ++cfg_num;
Andi Kleen31030392006-01-27 02:03:50 +010037 if (cfg_num >= pci_mmcfg_config_num)
38 break;
Greg Kroah-Hartman1cde8a12005-06-23 17:35:56 -070039 cfg = pci_mmcfg_virt[cfg_num].cfg;
40 if (cfg->pci_segment_group_number != seg)
41 continue;
42 if ((cfg->start_bus_number <= bus) &&
43 (cfg->end_bus_number >= bus))
44 return pci_mmcfg_virt[cfg_num].virt;
45 }
Andi Kleen31030392006-01-27 02:03:50 +010046
47 /* Handle more broken MCFG tables on Asus etc.
48 They only contain a single entry for bus 0-0. Assume
49 this applies to all busses. */
50 cfg = &pci_mmcfg_config[0];
51 if (pci_mmcfg_config_num == 1 &&
52 cfg->pci_segment_group_number == 0 &&
53 (cfg->start_bus_number | cfg->end_bus_number) == 0)
Andi Kleen1de6bf32006-02-03 21:51:29 +010054 return pci_mmcfg_virt[0].virt;
Andi Kleen31030392006-01-27 02:03:50 +010055
56 /* Fall back to type 0 */
Al Virocc598532006-02-03 20:28:01 -050057 return NULL;
Greg Kroah-Hartman1cde8a12005-06-23 17:35:56 -070058}
59
Al Viro8b8a4e32005-12-15 09:17:44 +000060static char __iomem *pci_dev_base(unsigned int seg, unsigned int bus, unsigned int devfn)
Greg Kroah-Hartman1cde8a12005-06-23 17:35:56 -070061{
Al Viro8b8a4e32005-12-15 09:17:44 +000062 char __iomem *addr;
Andi Kleen8c30b1a742006-04-07 19:50:12 +020063 if (seg == 0 && bus < MAX_CHECK_BUS &&
64 test_bit(32*bus + PCI_SLOT(devfn), fallback_slots))
Andi Kleend6ece542005-12-12 22:17:11 -080065 return NULL;
66 addr = get_virt(seg, bus);
Andi Kleen928cf8c2005-12-12 22:17:10 -080067 if (!addr)
68 return NULL;
69 return addr + ((bus << 20) | (devfn << 12));
Linus Torvalds1da177e2005-04-16 15:20:36 -070070}
71
72static int pci_mmcfg_read(unsigned int seg, unsigned int bus,
73 unsigned int devfn, int reg, int len, u32 *value)
74{
Al Viro8b8a4e32005-12-15 09:17:44 +000075 char __iomem *addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Andi Kleen928cf8c2005-12-12 22:17:10 -080077 /* Why do we have this when nobody checks it. How about a BUG()!? -AK */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 if (unlikely(!value || (bus > 255) || (devfn > 255) || (reg > 4095)))
79 return -EINVAL;
80
Andi Kleen928cf8c2005-12-12 22:17:10 -080081 addr = pci_dev_base(seg, bus, devfn);
82 if (!addr)
83 return pci_conf1_read(seg,bus,devfn,reg,len,value);
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 switch (len) {
86 case 1:
87 *value = readb(addr + reg);
88 break;
89 case 2:
90 *value = readw(addr + reg);
91 break;
92 case 4:
93 *value = readl(addr + reg);
94 break;
95 }
96
97 return 0;
98}
99
100static int pci_mmcfg_write(unsigned int seg, unsigned int bus,
101 unsigned int devfn, int reg, int len, u32 value)
102{
Al Viro8b8a4e32005-12-15 09:17:44 +0000103 char __iomem *addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
Andi Kleen928cf8c2005-12-12 22:17:10 -0800105 /* Why do we have this when nobody checks it. How about a BUG()!? -AK */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 if (unlikely((bus > 255) || (devfn > 255) || (reg > 4095)))
107 return -EINVAL;
108
Andi Kleen928cf8c2005-12-12 22:17:10 -0800109 addr = pci_dev_base(seg, bus, devfn);
110 if (!addr)
111 return pci_conf1_write(seg,bus,devfn,reg,len,value);
112
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 switch (len) {
114 case 1:
115 writeb(value, addr + reg);
116 break;
117 case 2:
118 writew(value, addr + reg);
119 break;
120 case 4:
121 writel(value, addr + reg);
122 break;
123 }
124
125 return 0;
126}
127
128static struct pci_raw_ops pci_mmcfg = {
129 .read = pci_mmcfg_read,
130 .write = pci_mmcfg_write,
131};
132
Andi Kleend6ece542005-12-12 22:17:11 -0800133/* K8 systems have some devices (typically in the builtin northbridge)
134 that are only accessible using type1
135 Normally this can be expressed in the MCFG by not listing them
136 and assigning suitable _SEGs, but this isn't implemented in some BIOS.
137 Instead try to discover all devices on bus 0 that are unreachable using MM
Andi Kleen8c30b1a742006-04-07 19:50:12 +0200138 and fallback for them. */
Andi Kleend6ece542005-12-12 22:17:11 -0800139static __init void unreachable_devices(void)
140{
Andi Kleen8c30b1a742006-04-07 19:50:12 +0200141 int i, k;
142 /* Use the max bus number from ACPI here? */
143 for (k = 0; i < MAX_CHECK_BUS; k++) {
144 for (i = 0; i < 32; i++) {
145 u32 val1;
146 char __iomem *addr;
Andi Kleend6ece542005-12-12 22:17:11 -0800147
Andi Kleen8c30b1a742006-04-07 19:50:12 +0200148 pci_conf1_read(0, k, PCI_DEVFN(i,0), 0, 4, &val1);
149 if (val1 == 0xffffffff)
150 continue;
151 addr = pci_dev_base(0, k, PCI_DEVFN(i, 0));
152 if (addr == NULL|| readl(addr) != val1) {
153 set_bit(i + 32*k, fallback_slots);
154 printk(KERN_NOTICE
155 "PCI: No mmconfig possible on device %x:%x\n",
156 k, i);
157 }
Andi Kleend6ece542005-12-12 22:17:11 -0800158 }
159 }
160}
161
Akinobu Mita3d1712c2006-03-24 03:15:11 -0800162void __init pci_mmcfg_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163{
Greg Kroah-Hartman1cde8a12005-06-23 17:35:56 -0700164 int i;
165
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 if ((pci_probe & PCI_PROBE_MMCONF) == 0)
Akinobu Mita3d1712c2006-03-24 03:15:11 -0800167 return;
Greg Kroah-Hartman54549392005-06-23 17:35:56 -0700168
169 acpi_table_parse(ACPI_MCFG, acpi_parse_mcfg);
170 if ((pci_mmcfg_config_num == 0) ||
171 (pci_mmcfg_config == NULL) ||
172 (pci_mmcfg_config[0].base_address == 0))
Akinobu Mita3d1712c2006-03-24 03:15:11 -0800173 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
Arjan van de Ven946f2ee2006-04-07 19:49:30 +0200175 if (!e820_all_mapped(pci_mmcfg_config[0].base_address,
176 pci_mmcfg_config[0].base_address + MMCONFIG_APER_SIZE,
177 E820_RESERVED)) {
178 printk(KERN_ERR "PCI: BIOS Bug: MCFG area is not E820-reserved\n");
179 printk(KERN_ERR "PCI: Not using MMCONFIG.\n");
180 return;
181 }
182
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 /* RED-PEN i386 doesn't do _nocache right now */
Greg Kroah-Hartman1cde8a12005-06-23 17:35:56 -0700184 pci_mmcfg_virt = kmalloc(sizeof(*pci_mmcfg_virt) * pci_mmcfg_config_num, GFP_KERNEL);
185 if (pci_mmcfg_virt == NULL) {
186 printk("PCI: Can not allocate memory for mmconfig structures\n");
Akinobu Mita3d1712c2006-03-24 03:15:11 -0800187 return;
Greg Kroah-Hartman1cde8a12005-06-23 17:35:56 -0700188 }
189 for (i = 0; i < pci_mmcfg_config_num; ++i) {
190 pci_mmcfg_virt[i].cfg = &pci_mmcfg_config[i];
191 pci_mmcfg_virt[i].virt = ioremap_nocache(pci_mmcfg_config[i].base_address, MMCONFIG_APER_SIZE);
192 if (!pci_mmcfg_virt[i].virt) {
193 printk("PCI: Cannot map mmconfig aperture for segment %d\n",
194 pci_mmcfg_config[i].pci_segment_group_number);
Akinobu Mita3d1712c2006-03-24 03:15:11 -0800195 return;
Greg Kroah-Hartman1cde8a12005-06-23 17:35:56 -0700196 }
197 printk(KERN_INFO "PCI: Using MMCONFIG at %x\n", pci_mmcfg_config[i].base_address);
198 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199
Andi Kleend6ece542005-12-12 22:17:11 -0800200 unreachable_devices();
201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 raw_pci_ops = &pci_mmcfg;
203 pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204}