blob: 60bf3caf1ead402618929fe20ce4d22e16e60c2c [file] [log] [blame]
Huang Shijieb1994892014-02-24 18:37:37 +08001/*
Huang Shijie8eabdd12014-04-10 16:27:28 +08002 * Based on m25p80.c, by Mike Lavender (mike@steroidmicros.com), with
3 * influence from lart.c (Abraham Van Der Merwe) and mtd_dataflash.c
4 *
5 * Copyright (C) 2005, Intec Automation Inc.
6 * Copyright (C) 2014, Freescale Semiconductor, Inc.
Huang Shijieb1994892014-02-24 18:37:37 +08007 *
8 * This code is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/err.h>
14#include <linux/errno.h>
15#include <linux/module.h>
16#include <linux/device.h>
17#include <linux/mutex.h>
18#include <linux/math64.h>
19
20#include <linux/mtd/cfi.h>
21#include <linux/mtd/mtd.h>
22#include <linux/of_platform.h>
23#include <linux/spi/flash.h>
24#include <linux/mtd/spi-nor.h>
25
26/* Define max times to check status register before we give up. */
27#define MAX_READY_WAIT_JIFFIES (40 * HZ) /* M25P16 specs 40s max chip erase */
28
Huang Shijied928a252014-11-06 11:24:33 +080029#define SPI_NOR_MAX_ID_LEN 6
30
31struct flash_info {
32 /*
33 * This array stores the ID bytes.
34 * The first three bytes are the JEDIC ID.
35 * JEDEC ID zero means "no ID" (mostly older chips).
36 */
37 u8 id[SPI_NOR_MAX_ID_LEN];
38 u8 id_len;
39
40 /* The size listed here is what works with SPINOR_OP_SE, which isn't
41 * necessarily called a "sector" by the vendor.
42 */
43 unsigned sector_size;
44 u16 n_sectors;
45
46 u16 page_size;
47 u16 addr_width;
48
49 u16 flags;
50#define SECT_4K 0x01 /* SPINOR_OP_BE_4K works uniformly */
51#define SPI_NOR_NO_ERASE 0x02 /* No erase command needed */
52#define SST_WRITE 0x04 /* use SST byte programming */
53#define SPI_NOR_NO_FR 0x08 /* Can't do fastread */
54#define SECT_4K_PMC 0x10 /* SPINOR_OP_BE_4K_PMC works uniformly */
55#define SPI_NOR_DUAL_READ 0x20 /* Flash supports Dual Read */
56#define SPI_NOR_QUAD_READ 0x40 /* Flash supports Quad Read */
57#define USE_FSR 0x80 /* use flag status register */
58};
59
60#define JEDEC_MFR(info) ((info)->id[0])
Huang Shijieb1994892014-02-24 18:37:37 +080061
Ben Hutchings70f3ce02014-09-29 11:47:54 +020062static const struct spi_device_id *spi_nor_match_id(const char *name);
63
Huang Shijieb1994892014-02-24 18:37:37 +080064/*
65 * Read the status register, returning its value in the location
66 * Return the status register value.
67 * Returns negative if error occurred.
68 */
69static int read_sr(struct spi_nor *nor)
70{
71 int ret;
72 u8 val;
73
Brian Norrisb02e7f32014-04-08 18:15:31 -070074 ret = nor->read_reg(nor, SPINOR_OP_RDSR, &val, 1);
Huang Shijieb1994892014-02-24 18:37:37 +080075 if (ret < 0) {
76 pr_err("error %d reading SR\n", (int) ret);
77 return ret;
78 }
79
80 return val;
81}
82
83/*
grmoore@altera.comc14dedd2014-04-29 10:29:51 -050084 * Read the flag status register, returning its value in the location
85 * Return the status register value.
86 * Returns negative if error occurred.
87 */
88static int read_fsr(struct spi_nor *nor)
89{
90 int ret;
91 u8 val;
92
93 ret = nor->read_reg(nor, SPINOR_OP_RDFSR, &val, 1);
94 if (ret < 0) {
95 pr_err("error %d reading FSR\n", ret);
96 return ret;
97 }
98
99 return val;
100}
101
102/*
Huang Shijieb1994892014-02-24 18:37:37 +0800103 * Read configuration register, returning its value in the
104 * location. Return the configuration register value.
105 * Returns negative if error occured.
106 */
107static int read_cr(struct spi_nor *nor)
108{
109 int ret;
110 u8 val;
111
Brian Norrisb02e7f32014-04-08 18:15:31 -0700112 ret = nor->read_reg(nor, SPINOR_OP_RDCR, &val, 1);
Huang Shijieb1994892014-02-24 18:37:37 +0800113 if (ret < 0) {
114 dev_err(nor->dev, "error %d reading CR\n", ret);
115 return ret;
116 }
117
118 return val;
119}
120
121/*
122 * Dummy Cycle calculation for different type of read.
123 * It can be used to support more commands with
124 * different dummy cycle requirements.
125 */
126static inline int spi_nor_read_dummy_cycles(struct spi_nor *nor)
127{
128 switch (nor->flash_read) {
129 case SPI_NOR_FAST:
130 case SPI_NOR_DUAL:
131 case SPI_NOR_QUAD:
Huang Shijie0b78a2c2014-04-28 11:53:38 +0800132 return 8;
Huang Shijieb1994892014-02-24 18:37:37 +0800133 case SPI_NOR_NORMAL:
134 return 0;
135 }
136 return 0;
137}
138
139/*
140 * Write status register 1 byte
141 * Returns negative if error occurred.
142 */
143static inline int write_sr(struct spi_nor *nor, u8 val)
144{
145 nor->cmd_buf[0] = val;
Brian Norrisb02e7f32014-04-08 18:15:31 -0700146 return nor->write_reg(nor, SPINOR_OP_WRSR, nor->cmd_buf, 1, 0);
Huang Shijieb1994892014-02-24 18:37:37 +0800147}
148
149/*
150 * Set write enable latch with Write Enable command.
151 * Returns negative if error occurred.
152 */
153static inline int write_enable(struct spi_nor *nor)
154{
Brian Norrisb02e7f32014-04-08 18:15:31 -0700155 return nor->write_reg(nor, SPINOR_OP_WREN, NULL, 0, 0);
Huang Shijieb1994892014-02-24 18:37:37 +0800156}
157
158/*
159 * Send write disble instruction to the chip.
160 */
161static inline int write_disable(struct spi_nor *nor)
162{
Brian Norrisb02e7f32014-04-08 18:15:31 -0700163 return nor->write_reg(nor, SPINOR_OP_WRDI, NULL, 0, 0);
Huang Shijieb1994892014-02-24 18:37:37 +0800164}
165
166static inline struct spi_nor *mtd_to_spi_nor(struct mtd_info *mtd)
167{
168 return mtd->priv;
169}
170
171/* Enable/disable 4-byte addressing mode. */
Huang Shijied928a252014-11-06 11:24:33 +0800172static inline int set_4byte(struct spi_nor *nor, struct flash_info *info,
173 int enable)
Huang Shijieb1994892014-02-24 18:37:37 +0800174{
175 int status;
176 bool need_wren = false;
177 u8 cmd;
178
Huang Shijied928a252014-11-06 11:24:33 +0800179 switch (JEDEC_MFR(info)) {
Huang Shijieb1994892014-02-24 18:37:37 +0800180 case CFI_MFR_ST: /* Micron, actually */
181 /* Some Micron need WREN command; all will accept it */
182 need_wren = true;
183 case CFI_MFR_MACRONIX:
184 case 0xEF /* winbond */:
185 if (need_wren)
186 write_enable(nor);
187
Brian Norrisb02e7f32014-04-08 18:15:31 -0700188 cmd = enable ? SPINOR_OP_EN4B : SPINOR_OP_EX4B;
Huang Shijieb1994892014-02-24 18:37:37 +0800189 status = nor->write_reg(nor, cmd, NULL, 0, 0);
190 if (need_wren)
191 write_disable(nor);
192
193 return status;
194 default:
195 /* Spansion style */
196 nor->cmd_buf[0] = enable << 7;
Brian Norrisb02e7f32014-04-08 18:15:31 -0700197 return nor->write_reg(nor, SPINOR_OP_BRWR, nor->cmd_buf, 1, 0);
Huang Shijieb1994892014-02-24 18:37:37 +0800198 }
199}
Brian Norris51983b72014-09-10 00:26:16 -0700200static inline int spi_nor_sr_ready(struct spi_nor *nor)
201{
202 int sr = read_sr(nor);
203 if (sr < 0)
204 return sr;
205 else
206 return !(sr & SR_WIP);
207}
208
209static inline int spi_nor_fsr_ready(struct spi_nor *nor)
210{
211 int fsr = read_fsr(nor);
212 if (fsr < 0)
213 return fsr;
214 else
215 return fsr & FSR_READY;
216}
217
218static int spi_nor_ready(struct spi_nor *nor)
219{
220 int sr, fsr;
221 sr = spi_nor_sr_ready(nor);
222 if (sr < 0)
223 return sr;
224 fsr = nor->flags & SNOR_F_USE_FSR ? spi_nor_fsr_ready(nor) : 1;
225 if (fsr < 0)
226 return fsr;
227 return sr && fsr;
228}
Huang Shijieb1994892014-02-24 18:37:37 +0800229
Brian Norrisb94ed082014-08-06 18:17:00 -0700230/*
231 * Service routine to read status register until ready, or timeout occurs.
232 * Returns non-zero if error.
233 */
Huang Shijieb1994892014-02-24 18:37:37 +0800234static int spi_nor_wait_till_ready(struct spi_nor *nor)
235{
236 unsigned long deadline;
Brian Norrisa95ce922014-11-05 02:32:03 -0800237 int timeout = 0, ret;
Huang Shijieb1994892014-02-24 18:37:37 +0800238
239 deadline = jiffies + MAX_READY_WAIT_JIFFIES;
240
Brian Norrisa95ce922014-11-05 02:32:03 -0800241 while (!timeout) {
242 if (time_after_eq(jiffies, deadline))
243 timeout = 1;
Huang Shijieb1994892014-02-24 18:37:37 +0800244
Brian Norris51983b72014-09-10 00:26:16 -0700245 ret = spi_nor_ready(nor);
246 if (ret < 0)
247 return ret;
248 if (ret)
Huang Shijieb1994892014-02-24 18:37:37 +0800249 return 0;
Brian Norrisa95ce922014-11-05 02:32:03 -0800250
251 cond_resched();
252 }
253
254 dev_err(nor->dev, "flash operation timed out\n");
Huang Shijieb1994892014-02-24 18:37:37 +0800255
256 return -ETIMEDOUT;
257}
258
259/*
Huang Shijieb1994892014-02-24 18:37:37 +0800260 * Erase the whole flash memory
261 *
262 * Returns 0 if successful, non-zero otherwise.
263 */
264static int erase_chip(struct spi_nor *nor)
265{
Huang Shijieb1994892014-02-24 18:37:37 +0800266 dev_dbg(nor->dev, " %lldKiB\n", (long long)(nor->mtd->size >> 10));
267
Brian Norrisb02e7f32014-04-08 18:15:31 -0700268 return nor->write_reg(nor, SPINOR_OP_CHIP_ERASE, NULL, 0, 0);
Huang Shijieb1994892014-02-24 18:37:37 +0800269}
270
271static int spi_nor_lock_and_prep(struct spi_nor *nor, enum spi_nor_ops ops)
272{
273 int ret = 0;
274
275 mutex_lock(&nor->lock);
276
277 if (nor->prepare) {
278 ret = nor->prepare(nor, ops);
279 if (ret) {
280 dev_err(nor->dev, "failed in the preparation.\n");
281 mutex_unlock(&nor->lock);
282 return ret;
283 }
284 }
285 return ret;
286}
287
288static void spi_nor_unlock_and_unprep(struct spi_nor *nor, enum spi_nor_ops ops)
289{
290 if (nor->unprepare)
291 nor->unprepare(nor, ops);
292 mutex_unlock(&nor->lock);
293}
294
295/*
296 * Erase an address range on the nor chip. The address range may extend
297 * one or more erase sectors. Return an error is there is a problem erasing.
298 */
299static int spi_nor_erase(struct mtd_info *mtd, struct erase_info *instr)
300{
301 struct spi_nor *nor = mtd_to_spi_nor(mtd);
302 u32 addr, len;
303 uint32_t rem;
304 int ret;
305
306 dev_dbg(nor->dev, "at 0x%llx, len %lld\n", (long long)instr->addr,
307 (long long)instr->len);
308
309 div_u64_rem(instr->len, mtd->erasesize, &rem);
310 if (rem)
311 return -EINVAL;
312
313 addr = instr->addr;
314 len = instr->len;
315
316 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_ERASE);
317 if (ret)
318 return ret;
319
320 /* whole-chip erase? */
321 if (len == mtd->size) {
Brian Norris05241ae2014-11-05 02:29:03 -0800322 write_enable(nor);
323
Huang Shijieb1994892014-02-24 18:37:37 +0800324 if (erase_chip(nor)) {
325 ret = -EIO;
326 goto erase_err;
327 }
328
Brian Norrisdfa9c0c2014-08-06 18:16:57 -0700329 ret = spi_nor_wait_till_ready(nor);
330 if (ret)
331 goto erase_err;
332
Huang Shijieb1994892014-02-24 18:37:37 +0800333 /* REVISIT in some cases we could speed up erasing large regions
Brian Norrisb02e7f32014-04-08 18:15:31 -0700334 * by using SPINOR_OP_SE instead of SPINOR_OP_BE_4K. We may have set up
Huang Shijieb1994892014-02-24 18:37:37 +0800335 * to use "small sector erase", but that's not always optimal.
336 */
337
338 /* "sector"-at-a-time erase */
339 } else {
340 while (len) {
Brian Norris05241ae2014-11-05 02:29:03 -0800341 write_enable(nor);
342
Huang Shijieb1994892014-02-24 18:37:37 +0800343 if (nor->erase(nor, addr)) {
344 ret = -EIO;
345 goto erase_err;
346 }
347
348 addr += mtd->erasesize;
349 len -= mtd->erasesize;
Brian Norrisdfa9c0c2014-08-06 18:16:57 -0700350
351 ret = spi_nor_wait_till_ready(nor);
352 if (ret)
353 goto erase_err;
Huang Shijieb1994892014-02-24 18:37:37 +0800354 }
355 }
356
Brian Norris05241ae2014-11-05 02:29:03 -0800357 write_disable(nor);
358
Huang Shijieb1994892014-02-24 18:37:37 +0800359 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_ERASE);
360
361 instr->state = MTD_ERASE_DONE;
362 mtd_erase_callback(instr);
363
364 return ret;
365
366erase_err:
367 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_ERASE);
368 instr->state = MTD_ERASE_FAILED;
369 return ret;
370}
371
Brian Norris8cc7f332015-03-13 00:38:39 -0700372static int stm_lock(struct spi_nor *nor, loff_t ofs, uint64_t len)
Huang Shijieb1994892014-02-24 18:37:37 +0800373{
Brian Norris8cc7f332015-03-13 00:38:39 -0700374 struct mtd_info *mtd = nor->mtd;
Huang Shijieb1994892014-02-24 18:37:37 +0800375 uint32_t offset = ofs;
376 uint8_t status_old, status_new;
377 int ret = 0;
378
Huang Shijieb1994892014-02-24 18:37:37 +0800379 status_old = read_sr(nor);
380
381 if (offset < mtd->size - (mtd->size / 2))
382 status_new = status_old | SR_BP2 | SR_BP1 | SR_BP0;
383 else if (offset < mtd->size - (mtd->size / 4))
384 status_new = (status_old & ~SR_BP0) | SR_BP2 | SR_BP1;
385 else if (offset < mtd->size - (mtd->size / 8))
386 status_new = (status_old & ~SR_BP1) | SR_BP2 | SR_BP0;
387 else if (offset < mtd->size - (mtd->size / 16))
388 status_new = (status_old & ~(SR_BP0 | SR_BP1)) | SR_BP2;
389 else if (offset < mtd->size - (mtd->size / 32))
390 status_new = (status_old & ~SR_BP2) | SR_BP1 | SR_BP0;
391 else if (offset < mtd->size - (mtd->size / 64))
392 status_new = (status_old & ~(SR_BP2 | SR_BP0)) | SR_BP1;
393 else
394 status_new = (status_old & ~(SR_BP2 | SR_BP1)) | SR_BP0;
395
396 /* Only modify protection if it will not unlock other areas */
397 if ((status_new & (SR_BP2 | SR_BP1 | SR_BP0)) >
398 (status_old & (SR_BP2 | SR_BP1 | SR_BP0))) {
399 write_enable(nor);
400 ret = write_sr(nor, status_new);
Huang Shijieb1994892014-02-24 18:37:37 +0800401 }
402
Huang Shijieb1994892014-02-24 18:37:37 +0800403 return ret;
404}
405
Brian Norris8cc7f332015-03-13 00:38:39 -0700406static int stm_unlock(struct spi_nor *nor, loff_t ofs, uint64_t len)
Huang Shijieb1994892014-02-24 18:37:37 +0800407{
Brian Norris8cc7f332015-03-13 00:38:39 -0700408 struct mtd_info *mtd = nor->mtd;
Huang Shijieb1994892014-02-24 18:37:37 +0800409 uint32_t offset = ofs;
410 uint8_t status_old, status_new;
411 int ret = 0;
412
Huang Shijieb1994892014-02-24 18:37:37 +0800413 status_old = read_sr(nor);
414
415 if (offset+len > mtd->size - (mtd->size / 64))
416 status_new = status_old & ~(SR_BP2 | SR_BP1 | SR_BP0);
417 else if (offset+len > mtd->size - (mtd->size / 32))
418 status_new = (status_old & ~(SR_BP2 | SR_BP1)) | SR_BP0;
419 else if (offset+len > mtd->size - (mtd->size / 16))
420 status_new = (status_old & ~(SR_BP2 | SR_BP0)) | SR_BP1;
421 else if (offset+len > mtd->size - (mtd->size / 8))
422 status_new = (status_old & ~SR_BP2) | SR_BP1 | SR_BP0;
423 else if (offset+len > mtd->size - (mtd->size / 4))
424 status_new = (status_old & ~(SR_BP0 | SR_BP1)) | SR_BP2;
425 else if (offset+len > mtd->size - (mtd->size / 2))
426 status_new = (status_old & ~SR_BP1) | SR_BP2 | SR_BP0;
427 else
428 status_new = (status_old & ~SR_BP0) | SR_BP2 | SR_BP1;
429
430 /* Only modify protection if it will not lock other areas */
431 if ((status_new & (SR_BP2 | SR_BP1 | SR_BP0)) <
432 (status_old & (SR_BP2 | SR_BP1 | SR_BP0))) {
433 write_enable(nor);
434 ret = write_sr(nor, status_new);
Huang Shijieb1994892014-02-24 18:37:37 +0800435 }
436
Brian Norris8cc7f332015-03-13 00:38:39 -0700437 return ret;
438}
439
440static int spi_nor_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
441{
442 struct spi_nor *nor = mtd_to_spi_nor(mtd);
443 int ret;
444
445 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_LOCK);
446 if (ret)
447 return ret;
448
449 ret = nor->flash_lock(nor, ofs, len);
450
Huang Shijieb1994892014-02-24 18:37:37 +0800451 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_UNLOCK);
452 return ret;
453}
454
Brian Norris8cc7f332015-03-13 00:38:39 -0700455static int spi_nor_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
456{
457 struct spi_nor *nor = mtd_to_spi_nor(mtd);
458 int ret;
459
460 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_UNLOCK);
461 if (ret)
462 return ret;
463
464 ret = nor->flash_unlock(nor, ofs, len);
465
466 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_LOCK);
467 return ret;
468}
469
Huang Shijie09ffafb2014-11-06 07:34:01 +0100470/* Used when the "_ext_id" is two bytes at most */
Huang Shijieb1994892014-02-24 18:37:37 +0800471#define INFO(_jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \
472 ((kernel_ulong_t)&(struct flash_info) { \
Huang Shijie09ffafb2014-11-06 07:34:01 +0100473 .id = { \
474 ((_jedec_id) >> 16) & 0xff, \
475 ((_jedec_id) >> 8) & 0xff, \
476 (_jedec_id) & 0xff, \
477 ((_ext_id) >> 8) & 0xff, \
478 (_ext_id) & 0xff, \
479 }, \
480 .id_len = (!(_jedec_id) ? 0 : (3 + ((_ext_id) ? 2 : 0))), \
Huang Shijieb1994892014-02-24 18:37:37 +0800481 .sector_size = (_sector_size), \
482 .n_sectors = (_n_sectors), \
483 .page_size = 256, \
484 .flags = (_flags), \
485 })
486
Huang Shijie6d7604e2014-08-12 08:54:56 +0800487#define INFO6(_jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \
488 ((kernel_ulong_t)&(struct flash_info) { \
489 .id = { \
490 ((_jedec_id) >> 16) & 0xff, \
491 ((_jedec_id) >> 8) & 0xff, \
492 (_jedec_id) & 0xff, \
493 ((_ext_id) >> 16) & 0xff, \
494 ((_ext_id) >> 8) & 0xff, \
495 (_ext_id) & 0xff, \
496 }, \
497 .id_len = 6, \
498 .sector_size = (_sector_size), \
499 .n_sectors = (_n_sectors), \
500 .page_size = 256, \
501 .flags = (_flags), \
502 })
503
Huang Shijieb1994892014-02-24 18:37:37 +0800504#define CAT25_INFO(_sector_size, _n_sectors, _page_size, _addr_width, _flags) \
505 ((kernel_ulong_t)&(struct flash_info) { \
506 .sector_size = (_sector_size), \
507 .n_sectors = (_n_sectors), \
508 .page_size = (_page_size), \
509 .addr_width = (_addr_width), \
510 .flags = (_flags), \
511 })
512
513/* NOTE: double check command sets and memory organization when you add
514 * more nor chips. This current list focusses on newer chips, which
515 * have been converging on command sets which including JEDEC ID.
516 */
Ben Hutchingsa5b76162014-09-30 03:14:55 +0100517static const struct spi_device_id spi_nor_ids[] = {
Huang Shijieb1994892014-02-24 18:37:37 +0800518 /* Atmel -- some are (confusingly) marketed as "DataFlash" */
519 { "at25fs010", INFO(0x1f6601, 0, 32 * 1024, 4, SECT_4K) },
520 { "at25fs040", INFO(0x1f6604, 0, 64 * 1024, 8, SECT_4K) },
521
522 { "at25df041a", INFO(0x1f4401, 0, 64 * 1024, 8, SECT_4K) },
523 { "at25df321a", INFO(0x1f4701, 0, 64 * 1024, 64, SECT_4K) },
524 { "at25df641", INFO(0x1f4800, 0, 64 * 1024, 128, SECT_4K) },
525
526 { "at26f004", INFO(0x1f0400, 0, 64 * 1024, 8, SECT_4K) },
527 { "at26df081a", INFO(0x1f4501, 0, 64 * 1024, 16, SECT_4K) },
528 { "at26df161a", INFO(0x1f4601, 0, 64 * 1024, 32, SECT_4K) },
529 { "at26df321", INFO(0x1f4700, 0, 64 * 1024, 64, SECT_4K) },
530
531 { "at45db081d", INFO(0x1f2500, 0, 64 * 1024, 16, SECT_4K) },
532
533 /* EON -- en25xxx */
534 { "en25f32", INFO(0x1c3116, 0, 64 * 1024, 64, SECT_4K) },
535 { "en25p32", INFO(0x1c2016, 0, 64 * 1024, 64, 0) },
536 { "en25q32b", INFO(0x1c3016, 0, 64 * 1024, 64, 0) },
537 { "en25p64", INFO(0x1c2017, 0, 64 * 1024, 128, 0) },
538 { "en25q64", INFO(0x1c3017, 0, 64 * 1024, 128, SECT_4K) },
Sergey Ryazanova41595b2014-06-12 18:16:46 +0400539 { "en25qh128", INFO(0x1c7018, 0, 64 * 1024, 256, 0) },
Huang Shijieb1994892014-02-24 18:37:37 +0800540 { "en25qh256", INFO(0x1c7019, 0, 64 * 1024, 512, 0) },
541
542 /* ESMT */
543 { "f25l32pa", INFO(0x8c2016, 0, 64 * 1024, 64, SECT_4K) },
544
545 /* Everspin */
546 { "mr25h256", CAT25_INFO( 32 * 1024, 1, 256, 2, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
547 { "mr25h10", CAT25_INFO(128 * 1024, 1, 256, 3, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
548
Rostislav Lisovyce56ce72014-10-29 10:10:47 +0100549 /* Fujitsu */
550 { "mb85rs1mt", INFO(0x047f27, 0, 128 * 1024, 1, SPI_NOR_NO_ERASE) },
551
Huang Shijieb1994892014-02-24 18:37:37 +0800552 /* GigaDevice */
553 { "gd25q32", INFO(0xc84016, 0, 64 * 1024, 64, SECT_4K) },
554 { "gd25q64", INFO(0xc84017, 0, 64 * 1024, 128, SECT_4K) },
Rafał Miłeckifcc87a92014-12-16 22:46:56 +0100555 { "gd25q128", INFO(0xc84018, 0, 64 * 1024, 256, SECT_4K) },
Huang Shijieb1994892014-02-24 18:37:37 +0800556
557 /* Intel/Numonyx -- xxxs33b */
558 { "160s33b", INFO(0x898911, 0, 64 * 1024, 32, 0) },
559 { "320s33b", INFO(0x898912, 0, 64 * 1024, 64, 0) },
560 { "640s33b", INFO(0x898913, 0, 64 * 1024, 128, 0) },
561
562 /* Macronix */
563 { "mx25l2005a", INFO(0xc22012, 0, 64 * 1024, 4, SECT_4K) },
564 { "mx25l4005a", INFO(0xc22013, 0, 64 * 1024, 8, SECT_4K) },
565 { "mx25l8005", INFO(0xc22014, 0, 64 * 1024, 16, 0) },
566 { "mx25l1606e", INFO(0xc22015, 0, 64 * 1024, 32, SECT_4K) },
567 { "mx25l3205d", INFO(0xc22016, 0, 64 * 1024, 64, 0) },
568 { "mx25l3255e", INFO(0xc29e16, 0, 64 * 1024, 64, SECT_4K) },
569 { "mx25l6405d", INFO(0xc22017, 0, 64 * 1024, 128, 0) },
570 { "mx25l12805d", INFO(0xc22018, 0, 64 * 1024, 256, 0) },
571 { "mx25l12855e", INFO(0xc22618, 0, 64 * 1024, 256, 0) },
572 { "mx25l25635e", INFO(0xc22019, 0, 64 * 1024, 512, 0) },
573 { "mx25l25655e", INFO(0xc22619, 0, 64 * 1024, 512, 0) },
574 { "mx66l51235l", INFO(0xc2201a, 0, 64 * 1024, 1024, SPI_NOR_QUAD_READ) },
575 { "mx66l1g55g", INFO(0xc2261b, 0, 64 * 1024, 2048, SPI_NOR_QUAD_READ) },
576
577 /* Micron */
Bean Huo 霍斌斌 (beanhuo)548cd3ab2014-12-17 07:35:45 +0000578 { "n25q032", INFO(0x20ba16, 0, 64 * 1024, 64, SPI_NOR_QUAD_READ) },
579 { "n25q064", INFO(0x20ba17, 0, 64 * 1024, 128, SPI_NOR_QUAD_READ) },
580 { "n25q128a11", INFO(0x20bb18, 0, 64 * 1024, 256, SPI_NOR_QUAD_READ) },
581 { "n25q128a13", INFO(0x20ba18, 0, 64 * 1024, 256, SPI_NOR_QUAD_READ) },
582 { "n25q256a", INFO(0x20ba19, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_QUAD_READ) },
583 { "n25q512a", INFO(0x20bb20, 0, 64 * 1024, 1024, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ) },
584 { "n25q512ax3", INFO(0x20ba20, 0, 64 * 1024, 1024, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ) },
585 { "n25q00", INFO(0x20ba21, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ) },
Huang Shijieb1994892014-02-24 18:37:37 +0800586
587 /* PMC */
588 { "pm25lv512", INFO(0, 0, 32 * 1024, 2, SECT_4K_PMC) },
589 { "pm25lv010", INFO(0, 0, 32 * 1024, 4, SECT_4K_PMC) },
590 { "pm25lq032", INFO(0x7f9d46, 0, 64 * 1024, 64, SECT_4K) },
591
592 /* Spansion -- single (large) sector size only, at least
593 * for the chips listed here (without boot sectors).
594 */
Geert Uytterhoeven9ab86992014-04-22 14:45:32 +0200595 { "s25sl032p", INFO(0x010215, 0x4d00, 64 * 1024, 64, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
Huang Shijieb1994892014-02-24 18:37:37 +0800596 { "s25sl064p", INFO(0x010216, 0x4d00, 64 * 1024, 128, 0) },
597 { "s25fl256s0", INFO(0x010219, 0x4d00, 256 * 1024, 128, 0) },
598 { "s25fl256s1", INFO(0x010219, 0x4d01, 64 * 1024, 512, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
599 { "s25fl512s", INFO(0x010220, 0x4d00, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
600 { "s70fl01gs", INFO(0x010221, 0x4d00, 256 * 1024, 256, 0) },
601 { "s25sl12800", INFO(0x012018, 0x0300, 256 * 1024, 64, 0) },
602 { "s25sl12801", INFO(0x012018, 0x0301, 64 * 1024, 256, 0) },
Huang Shijie6d7604e2014-08-12 08:54:56 +0800603 { "s25fl128s", INFO6(0x012018, 0x4d0180, 64 * 1024, 256, SPI_NOR_QUAD_READ) },
Huang Shijieb1994892014-02-24 18:37:37 +0800604 { "s25fl129p0", INFO(0x012018, 0x4d00, 256 * 1024, 64, 0) },
605 { "s25fl129p1", INFO(0x012018, 0x4d01, 64 * 1024, 256, 0) },
606 { "s25sl004a", INFO(0x010212, 0, 64 * 1024, 8, 0) },
607 { "s25sl008a", INFO(0x010213, 0, 64 * 1024, 16, 0) },
608 { "s25sl016a", INFO(0x010214, 0, 64 * 1024, 32, 0) },
609 { "s25sl032a", INFO(0x010215, 0, 64 * 1024, 64, 0) },
610 { "s25sl064a", INFO(0x010216, 0, 64 * 1024, 128, 0) },
611 { "s25fl008k", INFO(0xef4014, 0, 64 * 1024, 16, SECT_4K) },
612 { "s25fl016k", INFO(0xef4015, 0, 64 * 1024, 32, SECT_4K) },
613 { "s25fl064k", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
Knut Wohlrab3e389332014-11-10 16:54:53 +0100614 { "s25fl132k", INFO(0x014016, 0, 64 * 1024, 64, 0) },
Huang Shijieb1994892014-02-24 18:37:37 +0800615
616 /* SST -- large erase sizes are "overlays", "sectors" are 4K */
617 { "sst25vf040b", INFO(0xbf258d, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) },
618 { "sst25vf080b", INFO(0xbf258e, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) },
619 { "sst25vf016b", INFO(0xbf2541, 0, 64 * 1024, 32, SECT_4K | SST_WRITE) },
620 { "sst25vf032b", INFO(0xbf254a, 0, 64 * 1024, 64, SECT_4K | SST_WRITE) },
621 { "sst25vf064c", INFO(0xbf254b, 0, 64 * 1024, 128, SECT_4K) },
622 { "sst25wf512", INFO(0xbf2501, 0, 64 * 1024, 1, SECT_4K | SST_WRITE) },
623 { "sst25wf010", INFO(0xbf2502, 0, 64 * 1024, 2, SECT_4K | SST_WRITE) },
624 { "sst25wf020", INFO(0xbf2503, 0, 64 * 1024, 4, SECT_4K | SST_WRITE) },
625 { "sst25wf040", INFO(0xbf2504, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) },
Harini Katakamf02985b2014-10-21 13:37:59 +0200626 { "sst25wf080", INFO(0xbf2505, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) },
Huang Shijieb1994892014-02-24 18:37:37 +0800627
628 /* ST Microelectronics -- newer production may have feature updates */
629 { "m25p05", INFO(0x202010, 0, 32 * 1024, 2, 0) },
630 { "m25p10", INFO(0x202011, 0, 32 * 1024, 4, 0) },
631 { "m25p20", INFO(0x202012, 0, 64 * 1024, 4, 0) },
632 { "m25p40", INFO(0x202013, 0, 64 * 1024, 8, 0) },
633 { "m25p80", INFO(0x202014, 0, 64 * 1024, 16, 0) },
634 { "m25p16", INFO(0x202015, 0, 64 * 1024, 32, 0) },
635 { "m25p32", INFO(0x202016, 0, 64 * 1024, 64, 0) },
636 { "m25p64", INFO(0x202017, 0, 64 * 1024, 128, 0) },
637 { "m25p128", INFO(0x202018, 0, 256 * 1024, 64, 0) },
Huang Shijieb1994892014-02-24 18:37:37 +0800638
639 { "m25p05-nonjedec", INFO(0, 0, 32 * 1024, 2, 0) },
640 { "m25p10-nonjedec", INFO(0, 0, 32 * 1024, 4, 0) },
641 { "m25p20-nonjedec", INFO(0, 0, 64 * 1024, 4, 0) },
642 { "m25p40-nonjedec", INFO(0, 0, 64 * 1024, 8, 0) },
643 { "m25p80-nonjedec", INFO(0, 0, 64 * 1024, 16, 0) },
644 { "m25p16-nonjedec", INFO(0, 0, 64 * 1024, 32, 0) },
645 { "m25p32-nonjedec", INFO(0, 0, 64 * 1024, 64, 0) },
646 { "m25p64-nonjedec", INFO(0, 0, 64 * 1024, 128, 0) },
647 { "m25p128-nonjedec", INFO(0, 0, 256 * 1024, 64, 0) },
648
649 { "m45pe10", INFO(0x204011, 0, 64 * 1024, 2, 0) },
650 { "m45pe80", INFO(0x204014, 0, 64 * 1024, 16, 0) },
651 { "m45pe16", INFO(0x204015, 0, 64 * 1024, 32, 0) },
652
653 { "m25pe20", INFO(0x208012, 0, 64 * 1024, 4, 0) },
654 { "m25pe80", INFO(0x208014, 0, 64 * 1024, 16, 0) },
655 { "m25pe16", INFO(0x208015, 0, 64 * 1024, 32, SECT_4K) },
656
657 { "m25px16", INFO(0x207115, 0, 64 * 1024, 32, SECT_4K) },
658 { "m25px32", INFO(0x207116, 0, 64 * 1024, 64, SECT_4K) },
659 { "m25px32-s0", INFO(0x207316, 0, 64 * 1024, 64, SECT_4K) },
660 { "m25px32-s1", INFO(0x206316, 0, 64 * 1024, 64, SECT_4K) },
661 { "m25px64", INFO(0x207117, 0, 64 * 1024, 128, 0) },
Thomas Petazzonif2fabe12014-07-27 23:56:08 +0200662 { "m25px80", INFO(0x207114, 0, 64 * 1024, 16, 0) },
Huang Shijieb1994892014-02-24 18:37:37 +0800663
664 /* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
665 { "w25x10", INFO(0xef3011, 0, 64 * 1024, 2, SECT_4K) },
666 { "w25x20", INFO(0xef3012, 0, 64 * 1024, 4, SECT_4K) },
667 { "w25x40", INFO(0xef3013, 0, 64 * 1024, 8, SECT_4K) },
668 { "w25x80", INFO(0xef3014, 0, 64 * 1024, 16, SECT_4K) },
669 { "w25x16", INFO(0xef3015, 0, 64 * 1024, 32, SECT_4K) },
670 { "w25x32", INFO(0xef3016, 0, 64 * 1024, 64, SECT_4K) },
671 { "w25q32", INFO(0xef4016, 0, 64 * 1024, 64, SECT_4K) },
672 { "w25q32dw", INFO(0xef6016, 0, 64 * 1024, 64, SECT_4K) },
673 { "w25x64", INFO(0xef3017, 0, 64 * 1024, 128, SECT_4K) },
674 { "w25q64", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
Huang Shijieb1994892014-02-24 18:37:37 +0800675 { "w25q80", INFO(0xef5014, 0, 64 * 1024, 16, SECT_4K) },
676 { "w25q80bl", INFO(0xef4014, 0, 64 * 1024, 16, SECT_4K) },
677 { "w25q128", INFO(0xef4018, 0, 64 * 1024, 256, SECT_4K) },
678 { "w25q256", INFO(0xef4019, 0, 64 * 1024, 512, SECT_4K) },
679
680 /* Catalyst / On Semiconductor -- non-JEDEC */
681 { "cat25c11", CAT25_INFO( 16, 8, 16, 1, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
682 { "cat25c03", CAT25_INFO( 32, 8, 16, 2, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
683 { "cat25c09", CAT25_INFO( 128, 8, 32, 2, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
684 { "cat25c17", CAT25_INFO( 256, 8, 32, 2, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
685 { "cat25128", CAT25_INFO(2048, 8, 64, 2, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
686 { },
687};
688
689static const struct spi_device_id *spi_nor_read_id(struct spi_nor *nor)
690{
691 int tmp;
Huang Shijie09ffafb2014-11-06 07:34:01 +0100692 u8 id[SPI_NOR_MAX_ID_LEN];
Huang Shijieb1994892014-02-24 18:37:37 +0800693 struct flash_info *info;
694
Huang Shijie09ffafb2014-11-06 07:34:01 +0100695 tmp = nor->read_reg(nor, SPINOR_OP_RDID, id, SPI_NOR_MAX_ID_LEN);
Huang Shijieb1994892014-02-24 18:37:37 +0800696 if (tmp < 0) {
697 dev_dbg(nor->dev, " error %d reading JEDEC ID\n", tmp);
698 return ERR_PTR(tmp);
699 }
Huang Shijieb1994892014-02-24 18:37:37 +0800700
701 for (tmp = 0; tmp < ARRAY_SIZE(spi_nor_ids) - 1; tmp++) {
702 info = (void *)spi_nor_ids[tmp].driver_data;
Huang Shijie09ffafb2014-11-06 07:34:01 +0100703 if (info->id_len) {
704 if (!memcmp(info->id, id, info->id_len))
Huang Shijieb1994892014-02-24 18:37:37 +0800705 return &spi_nor_ids[tmp];
706 }
707 }
Huang Shijie09ffafb2014-11-06 07:34:01 +0100708 dev_err(nor->dev, "unrecognized JEDEC id bytes: %02x, %2x, %2x\n",
709 id[0], id[1], id[2]);
Huang Shijieb1994892014-02-24 18:37:37 +0800710 return ERR_PTR(-ENODEV);
711}
712
Huang Shijieb1994892014-02-24 18:37:37 +0800713static int spi_nor_read(struct mtd_info *mtd, loff_t from, size_t len,
714 size_t *retlen, u_char *buf)
715{
716 struct spi_nor *nor = mtd_to_spi_nor(mtd);
717 int ret;
718
719 dev_dbg(nor->dev, "from 0x%08x, len %zd\n", (u32)from, len);
720
721 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_READ);
722 if (ret)
723 return ret;
724
725 ret = nor->read(nor, from, len, retlen, buf);
726
727 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_READ);
728 return ret;
729}
730
731static int sst_write(struct mtd_info *mtd, loff_t to, size_t len,
732 size_t *retlen, const u_char *buf)
733{
734 struct spi_nor *nor = mtd_to_spi_nor(mtd);
735 size_t actual;
736 int ret;
737
738 dev_dbg(nor->dev, "to 0x%08x, len %zd\n", (u32)to, len);
739
740 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_WRITE);
741 if (ret)
742 return ret;
743
Huang Shijieb1994892014-02-24 18:37:37 +0800744 write_enable(nor);
745
746 nor->sst_write_second = false;
747
748 actual = to % 2;
749 /* Start write from odd address. */
750 if (actual) {
Brian Norrisb02e7f32014-04-08 18:15:31 -0700751 nor->program_opcode = SPINOR_OP_BP;
Huang Shijieb1994892014-02-24 18:37:37 +0800752
753 /* write one byte. */
754 nor->write(nor, to, 1, retlen, buf);
Brian Norrisb94ed082014-08-06 18:17:00 -0700755 ret = spi_nor_wait_till_ready(nor);
Huang Shijieb1994892014-02-24 18:37:37 +0800756 if (ret)
757 goto time_out;
758 }
759 to += actual;
760
761 /* Write out most of the data here. */
762 for (; actual < len - 1; actual += 2) {
Brian Norrisb02e7f32014-04-08 18:15:31 -0700763 nor->program_opcode = SPINOR_OP_AAI_WP;
Huang Shijieb1994892014-02-24 18:37:37 +0800764
765 /* write two bytes. */
766 nor->write(nor, to, 2, retlen, buf + actual);
Brian Norrisb94ed082014-08-06 18:17:00 -0700767 ret = spi_nor_wait_till_ready(nor);
Huang Shijieb1994892014-02-24 18:37:37 +0800768 if (ret)
769 goto time_out;
770 to += 2;
771 nor->sst_write_second = true;
772 }
773 nor->sst_write_second = false;
774
775 write_disable(nor);
Brian Norrisb94ed082014-08-06 18:17:00 -0700776 ret = spi_nor_wait_till_ready(nor);
Huang Shijieb1994892014-02-24 18:37:37 +0800777 if (ret)
778 goto time_out;
779
780 /* Write out trailing byte if it exists. */
781 if (actual != len) {
782 write_enable(nor);
783
Brian Norrisb02e7f32014-04-08 18:15:31 -0700784 nor->program_opcode = SPINOR_OP_BP;
Huang Shijieb1994892014-02-24 18:37:37 +0800785 nor->write(nor, to, 1, retlen, buf + actual);
786
Brian Norrisb94ed082014-08-06 18:17:00 -0700787 ret = spi_nor_wait_till_ready(nor);
Huang Shijieb1994892014-02-24 18:37:37 +0800788 if (ret)
789 goto time_out;
790 write_disable(nor);
791 }
792time_out:
793 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_WRITE);
794 return ret;
795}
796
797/*
798 * Write an address range to the nor chip. Data must be written in
799 * FLASH_PAGESIZE chunks. The address range may be any size provided
800 * it is within the physical boundaries.
801 */
802static int spi_nor_write(struct mtd_info *mtd, loff_t to, size_t len,
803 size_t *retlen, const u_char *buf)
804{
805 struct spi_nor *nor = mtd_to_spi_nor(mtd);
806 u32 page_offset, page_size, i;
807 int ret;
808
809 dev_dbg(nor->dev, "to 0x%08x, len %zd\n", (u32)to, len);
810
811 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_WRITE);
812 if (ret)
813 return ret;
814
Huang Shijieb1994892014-02-24 18:37:37 +0800815 write_enable(nor);
816
817 page_offset = to & (nor->page_size - 1);
818
819 /* do all the bytes fit onto one page? */
820 if (page_offset + len <= nor->page_size) {
821 nor->write(nor, to, len, retlen, buf);
822 } else {
823 /* the size of data remaining on the first page */
824 page_size = nor->page_size - page_offset;
825 nor->write(nor, to, page_size, retlen, buf);
826
827 /* write everything in nor->page_size chunks */
828 for (i = page_size; i < len; i += page_size) {
829 page_size = len - i;
830 if (page_size > nor->page_size)
831 page_size = nor->page_size;
832
Brian Norrisb94ed082014-08-06 18:17:00 -0700833 ret = spi_nor_wait_till_ready(nor);
Brian Norris1d61dcb2014-08-06 18:16:56 -0700834 if (ret)
835 goto write_err;
836
Huang Shijieb1994892014-02-24 18:37:37 +0800837 write_enable(nor);
838
839 nor->write(nor, to + i, page_size, retlen, buf + i);
840 }
841 }
842
Brian Norrisdfa9c0c2014-08-06 18:16:57 -0700843 ret = spi_nor_wait_till_ready(nor);
Huang Shijieb1994892014-02-24 18:37:37 +0800844write_err:
845 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_WRITE);
Brian Norris1d61dcb2014-08-06 18:16:56 -0700846 return ret;
Huang Shijieb1994892014-02-24 18:37:37 +0800847}
848
849static int macronix_quad_enable(struct spi_nor *nor)
850{
851 int ret, val;
852
853 val = read_sr(nor);
854 write_enable(nor);
855
856 nor->cmd_buf[0] = val | SR_QUAD_EN_MX;
Brian Norrisb02e7f32014-04-08 18:15:31 -0700857 nor->write_reg(nor, SPINOR_OP_WRSR, nor->cmd_buf, 1, 0);
Huang Shijieb1994892014-02-24 18:37:37 +0800858
Brian Norrisb94ed082014-08-06 18:17:00 -0700859 if (spi_nor_wait_till_ready(nor))
Huang Shijieb1994892014-02-24 18:37:37 +0800860 return 1;
861
862 ret = read_sr(nor);
863 if (!(ret > 0 && (ret & SR_QUAD_EN_MX))) {
864 dev_err(nor->dev, "Macronix Quad bit not set\n");
865 return -EINVAL;
866 }
867
868 return 0;
869}
870
871/*
872 * Write status Register and configuration register with 2 bytes
873 * The first byte will be written to the status register, while the
874 * second byte will be written to the configuration register.
875 * Return negative if error occured.
876 */
877static int write_sr_cr(struct spi_nor *nor, u16 val)
878{
879 nor->cmd_buf[0] = val & 0xff;
880 nor->cmd_buf[1] = (val >> 8);
881
Brian Norrisb02e7f32014-04-08 18:15:31 -0700882 return nor->write_reg(nor, SPINOR_OP_WRSR, nor->cmd_buf, 2, 0);
Huang Shijieb1994892014-02-24 18:37:37 +0800883}
884
885static int spansion_quad_enable(struct spi_nor *nor)
886{
887 int ret;
888 int quad_en = CR_QUAD_EN_SPAN << 8;
889
890 write_enable(nor);
891
892 ret = write_sr_cr(nor, quad_en);
893 if (ret < 0) {
894 dev_err(nor->dev,
895 "error while writing configuration register\n");
896 return -EINVAL;
897 }
898
899 /* read back and check it */
900 ret = read_cr(nor);
901 if (!(ret > 0 && (ret & CR_QUAD_EN_SPAN))) {
902 dev_err(nor->dev, "Spansion Quad bit not set\n");
903 return -EINVAL;
904 }
905
906 return 0;
907}
908
Bean Huo 霍斌斌 (beanhuo)548cd3ab2014-12-17 07:35:45 +0000909static int micron_quad_enable(struct spi_nor *nor)
910{
911 int ret;
912 u8 val;
913
914 ret = nor->read_reg(nor, SPINOR_OP_RD_EVCR, &val, 1);
915 if (ret < 0) {
916 dev_err(nor->dev, "error %d reading EVCR\n", ret);
917 return ret;
918 }
919
920 write_enable(nor);
921
922 /* set EVCR, enable quad I/O */
923 nor->cmd_buf[0] = val & ~EVCR_QUAD_EN_MICRON;
924 ret = nor->write_reg(nor, SPINOR_OP_WD_EVCR, nor->cmd_buf, 1, 0);
925 if (ret < 0) {
926 dev_err(nor->dev, "error while writing EVCR register\n");
927 return ret;
928 }
929
930 ret = spi_nor_wait_till_ready(nor);
931 if (ret)
932 return ret;
933
934 /* read EVCR and check it */
935 ret = nor->read_reg(nor, SPINOR_OP_RD_EVCR, &val, 1);
936 if (ret < 0) {
937 dev_err(nor->dev, "error %d reading EVCR\n", ret);
938 return ret;
939 }
940 if (val & EVCR_QUAD_EN_MICRON) {
941 dev_err(nor->dev, "Micron EVCR Quad bit not clear\n");
942 return -EINVAL;
943 }
944
945 return 0;
946}
947
Huang Shijied928a252014-11-06 11:24:33 +0800948static int set_quad_mode(struct spi_nor *nor, struct flash_info *info)
Huang Shijieb1994892014-02-24 18:37:37 +0800949{
950 int status;
951
Huang Shijied928a252014-11-06 11:24:33 +0800952 switch (JEDEC_MFR(info)) {
Huang Shijieb1994892014-02-24 18:37:37 +0800953 case CFI_MFR_MACRONIX:
954 status = macronix_quad_enable(nor);
955 if (status) {
956 dev_err(nor->dev, "Macronix quad-read not enabled\n");
957 return -EINVAL;
958 }
959 return status;
Bean Huo 霍斌斌 (beanhuo)548cd3ab2014-12-17 07:35:45 +0000960 case CFI_MFR_ST:
961 status = micron_quad_enable(nor);
962 if (status) {
963 dev_err(nor->dev, "Micron quad-read not enabled\n");
964 return -EINVAL;
965 }
966 return status;
Huang Shijieb1994892014-02-24 18:37:37 +0800967 default:
968 status = spansion_quad_enable(nor);
969 if (status) {
970 dev_err(nor->dev, "Spansion quad-read not enabled\n");
971 return -EINVAL;
972 }
973 return status;
974 }
975}
976
977static int spi_nor_check(struct spi_nor *nor)
978{
979 if (!nor->dev || !nor->read || !nor->write ||
980 !nor->read_reg || !nor->write_reg || !nor->erase) {
981 pr_err("spi-nor: please fill all the necessary fields!\n");
982 return -EINVAL;
983 }
984
Huang Shijieb1994892014-02-24 18:37:37 +0800985 return 0;
986}
987
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200988int spi_nor_scan(struct spi_nor *nor, const char *name, enum read_mode mode)
Huang Shijieb1994892014-02-24 18:37:37 +0800989{
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200990 const struct spi_device_id *id = NULL;
Huang Shijieb1994892014-02-24 18:37:37 +0800991 struct flash_info *info;
Huang Shijieb1994892014-02-24 18:37:37 +0800992 struct device *dev = nor->dev;
993 struct mtd_info *mtd = nor->mtd;
994 struct device_node *np = dev->of_node;
995 int ret;
996 int i;
997
998 ret = spi_nor_check(nor);
999 if (ret)
1000 return ret;
1001
Rafał Miłecki58c81952014-12-01 09:42:16 +01001002 /* Try to auto-detect if chip name wasn't specified */
1003 if (!name)
1004 id = spi_nor_read_id(nor);
1005 else
1006 id = spi_nor_match_id(name);
1007 if (IS_ERR_OR_NULL(id))
Ben Hutchings70f3ce02014-09-29 11:47:54 +02001008 return -ENOENT;
1009
Huang Shijieb1994892014-02-24 18:37:37 +08001010 info = (void *)id->driver_data;
1011
Rafał Miłecki58c81952014-12-01 09:42:16 +01001012 /*
1013 * If caller has specified name of flash model that can normally be
1014 * detected using JEDEC, let's verify it.
1015 */
1016 if (name && info->id_len) {
Huang Shijieb1994892014-02-24 18:37:37 +08001017 const struct spi_device_id *jid;
1018
Ben Hutchingse66fcf72014-09-30 03:15:04 +01001019 jid = spi_nor_read_id(nor);
Huang Shijieb1994892014-02-24 18:37:37 +08001020 if (IS_ERR(jid)) {
1021 return PTR_ERR(jid);
1022 } else if (jid != id) {
1023 /*
1024 * JEDEC knows better, so overwrite platform ID. We
1025 * can't trust partitions any longer, but we'll let
1026 * mtd apply them anyway, since some partitions may be
1027 * marked read-only, and we don't want to lose that
1028 * information, even if it's not 100% accurate.
1029 */
1030 dev_warn(dev, "found %s, expected %s\n",
1031 jid->name, id->name);
1032 id = jid;
1033 info = (void *)jid->driver_data;
1034 }
1035 }
1036
1037 mutex_init(&nor->lock);
1038
1039 /*
1040 * Atmel, SST and Intel/Numonyx serial nor tend to power
1041 * up with the software protection bits set
1042 */
1043
Huang Shijied928a252014-11-06 11:24:33 +08001044 if (JEDEC_MFR(info) == CFI_MFR_ATMEL ||
1045 JEDEC_MFR(info) == CFI_MFR_INTEL ||
1046 JEDEC_MFR(info) == CFI_MFR_SST) {
Huang Shijieb1994892014-02-24 18:37:37 +08001047 write_enable(nor);
1048 write_sr(nor, 0);
1049 }
1050
Rafał Miłecki32f1b7c2014-09-28 22:36:54 +02001051 if (!mtd->name)
Huang Shijieb1994892014-02-24 18:37:37 +08001052 mtd->name = dev_name(dev);
Huang Shijieb1994892014-02-24 18:37:37 +08001053 mtd->type = MTD_NORFLASH;
1054 mtd->writesize = 1;
1055 mtd->flags = MTD_CAP_NORFLASH;
1056 mtd->size = info->sector_size * info->n_sectors;
1057 mtd->_erase = spi_nor_erase;
1058 mtd->_read = spi_nor_read;
1059
1060 /* nor protection support for STmicro chips */
Huang Shijied928a252014-11-06 11:24:33 +08001061 if (JEDEC_MFR(info) == CFI_MFR_ST) {
Brian Norris8cc7f332015-03-13 00:38:39 -07001062 nor->flash_lock = stm_lock;
1063 nor->flash_unlock = stm_unlock;
1064 }
1065
1066 if (nor->flash_lock && nor->flash_unlock) {
Huang Shijieb1994892014-02-24 18:37:37 +08001067 mtd->_lock = spi_nor_lock;
1068 mtd->_unlock = spi_nor_unlock;
1069 }
1070
1071 /* sst nor chips use AAI word program */
1072 if (info->flags & SST_WRITE)
1073 mtd->_write = sst_write;
1074 else
1075 mtd->_write = spi_nor_write;
1076
Brian Norris51983b72014-09-10 00:26:16 -07001077 if (info->flags & USE_FSR)
1078 nor->flags |= SNOR_F_USE_FSR;
grmoore@altera.comc14dedd2014-04-29 10:29:51 -05001079
Rafał Miłecki57cf26c2014-08-17 11:27:26 +02001080#ifdef CONFIG_MTD_SPI_NOR_USE_4K_SECTORS
Huang Shijieb1994892014-02-24 18:37:37 +08001081 /* prefer "small sector" erase if possible */
1082 if (info->flags & SECT_4K) {
Brian Norrisb02e7f32014-04-08 18:15:31 -07001083 nor->erase_opcode = SPINOR_OP_BE_4K;
Huang Shijieb1994892014-02-24 18:37:37 +08001084 mtd->erasesize = 4096;
1085 } else if (info->flags & SECT_4K_PMC) {
Brian Norrisb02e7f32014-04-08 18:15:31 -07001086 nor->erase_opcode = SPINOR_OP_BE_4K_PMC;
Huang Shijieb1994892014-02-24 18:37:37 +08001087 mtd->erasesize = 4096;
Rafał Miłecki57cf26c2014-08-17 11:27:26 +02001088 } else
1089#endif
1090 {
Brian Norrisb02e7f32014-04-08 18:15:31 -07001091 nor->erase_opcode = SPINOR_OP_SE;
Huang Shijieb1994892014-02-24 18:37:37 +08001092 mtd->erasesize = info->sector_size;
1093 }
1094
1095 if (info->flags & SPI_NOR_NO_ERASE)
1096 mtd->flags |= MTD_NO_ERASE;
1097
1098 mtd->dev.parent = dev;
1099 nor->page_size = info->page_size;
1100 mtd->writebufsize = nor->page_size;
1101
1102 if (np) {
1103 /* If we were instantiated by DT, use it */
1104 if (of_property_read_bool(np, "m25p,fast-read"))
1105 nor->flash_read = SPI_NOR_FAST;
1106 else
1107 nor->flash_read = SPI_NOR_NORMAL;
1108 } else {
1109 /* If we weren't instantiated by DT, default to fast-read */
1110 nor->flash_read = SPI_NOR_FAST;
1111 }
1112
1113 /* Some devices cannot do fast-read, no matter what DT tells us */
1114 if (info->flags & SPI_NOR_NO_FR)
1115 nor->flash_read = SPI_NOR_NORMAL;
1116
1117 /* Quad/Dual-read mode takes precedence over fast/normal */
1118 if (mode == SPI_NOR_QUAD && info->flags & SPI_NOR_QUAD_READ) {
Huang Shijied928a252014-11-06 11:24:33 +08001119 ret = set_quad_mode(nor, info);
Huang Shijieb1994892014-02-24 18:37:37 +08001120 if (ret) {
1121 dev_err(dev, "quad mode not supported\n");
1122 return ret;
1123 }
1124 nor->flash_read = SPI_NOR_QUAD;
1125 } else if (mode == SPI_NOR_DUAL && info->flags & SPI_NOR_DUAL_READ) {
1126 nor->flash_read = SPI_NOR_DUAL;
1127 }
1128
1129 /* Default commands */
1130 switch (nor->flash_read) {
1131 case SPI_NOR_QUAD:
Brian Norris58b89a12014-04-08 19:16:49 -07001132 nor->read_opcode = SPINOR_OP_READ_1_1_4;
Huang Shijieb1994892014-02-24 18:37:37 +08001133 break;
1134 case SPI_NOR_DUAL:
Brian Norris58b89a12014-04-08 19:16:49 -07001135 nor->read_opcode = SPINOR_OP_READ_1_1_2;
Huang Shijieb1994892014-02-24 18:37:37 +08001136 break;
1137 case SPI_NOR_FAST:
Brian Norris58b89a12014-04-08 19:16:49 -07001138 nor->read_opcode = SPINOR_OP_READ_FAST;
Huang Shijieb1994892014-02-24 18:37:37 +08001139 break;
1140 case SPI_NOR_NORMAL:
Brian Norris58b89a12014-04-08 19:16:49 -07001141 nor->read_opcode = SPINOR_OP_READ;
Huang Shijieb1994892014-02-24 18:37:37 +08001142 break;
1143 default:
1144 dev_err(dev, "No Read opcode defined\n");
1145 return -EINVAL;
1146 }
1147
Brian Norrisb02e7f32014-04-08 18:15:31 -07001148 nor->program_opcode = SPINOR_OP_PP;
Huang Shijieb1994892014-02-24 18:37:37 +08001149
1150 if (info->addr_width)
1151 nor->addr_width = info->addr_width;
1152 else if (mtd->size > 0x1000000) {
1153 /* enable 4-byte addressing if the device exceeds 16MiB */
1154 nor->addr_width = 4;
Huang Shijied928a252014-11-06 11:24:33 +08001155 if (JEDEC_MFR(info) == CFI_MFR_AMD) {
Huang Shijieb1994892014-02-24 18:37:37 +08001156 /* Dedicated 4-byte command set */
1157 switch (nor->flash_read) {
1158 case SPI_NOR_QUAD:
Brian Norris58b89a12014-04-08 19:16:49 -07001159 nor->read_opcode = SPINOR_OP_READ4_1_1_4;
Huang Shijieb1994892014-02-24 18:37:37 +08001160 break;
1161 case SPI_NOR_DUAL:
Brian Norris58b89a12014-04-08 19:16:49 -07001162 nor->read_opcode = SPINOR_OP_READ4_1_1_2;
Huang Shijieb1994892014-02-24 18:37:37 +08001163 break;
1164 case SPI_NOR_FAST:
Brian Norris58b89a12014-04-08 19:16:49 -07001165 nor->read_opcode = SPINOR_OP_READ4_FAST;
Huang Shijieb1994892014-02-24 18:37:37 +08001166 break;
1167 case SPI_NOR_NORMAL:
Brian Norris58b89a12014-04-08 19:16:49 -07001168 nor->read_opcode = SPINOR_OP_READ4;
Huang Shijieb1994892014-02-24 18:37:37 +08001169 break;
1170 }
Brian Norrisb02e7f32014-04-08 18:15:31 -07001171 nor->program_opcode = SPINOR_OP_PP_4B;
Huang Shijieb1994892014-02-24 18:37:37 +08001172 /* No small sector erase for 4-byte command set */
Brian Norrisb02e7f32014-04-08 18:15:31 -07001173 nor->erase_opcode = SPINOR_OP_SE_4B;
Huang Shijieb1994892014-02-24 18:37:37 +08001174 mtd->erasesize = info->sector_size;
1175 } else
Huang Shijied928a252014-11-06 11:24:33 +08001176 set_4byte(nor, info, 1);
Huang Shijieb1994892014-02-24 18:37:37 +08001177 } else {
1178 nor->addr_width = 3;
1179 }
1180
1181 nor->read_dummy = spi_nor_read_dummy_cycles(nor);
1182
1183 dev_info(dev, "%s (%lld Kbytes)\n", id->name,
1184 (long long)mtd->size >> 10);
1185
1186 dev_dbg(dev,
1187 "mtd .name = %s, .size = 0x%llx (%lldMiB), "
1188 ".erasesize = 0x%.8x (%uKiB) .numeraseregions = %d\n",
1189 mtd->name, (long long)mtd->size, (long long)(mtd->size >> 20),
1190 mtd->erasesize, mtd->erasesize / 1024, mtd->numeraseregions);
1191
1192 if (mtd->numeraseregions)
1193 for (i = 0; i < mtd->numeraseregions; i++)
1194 dev_dbg(dev,
1195 "mtd.eraseregions[%d] = { .offset = 0x%llx, "
1196 ".erasesize = 0x%.8x (%uKiB), "
1197 ".numblocks = %d }\n",
1198 i, (long long)mtd->eraseregions[i].offset,
1199 mtd->eraseregions[i].erasesize,
1200 mtd->eraseregions[i].erasesize / 1024,
1201 mtd->eraseregions[i].numblocks);
1202 return 0;
1203}
Brian Norrisb61834b2014-04-08 18:22:57 -07001204EXPORT_SYMBOL_GPL(spi_nor_scan);
Huang Shijieb1994892014-02-24 18:37:37 +08001205
Ben Hutchings70f3ce02014-09-29 11:47:54 +02001206static const struct spi_device_id *spi_nor_match_id(const char *name)
Huang Shijie0d8c11c2014-02-24 18:37:40 +08001207{
1208 const struct spi_device_id *id = spi_nor_ids;
1209
1210 while (id->name[0]) {
1211 if (!strcmp(name, id->name))
1212 return id;
1213 id++;
1214 }
1215 return NULL;
1216}
1217
Huang Shijieb1994892014-02-24 18:37:37 +08001218MODULE_LICENSE("GPL");
1219MODULE_AUTHOR("Huang Shijie <shijie8@gmail.com>");
1220MODULE_AUTHOR("Mike Lavender");
1221MODULE_DESCRIPTION("framework for SPI NOR");