blob: 67e302eeefec14abbc30bc5fd3b67773b93b0c18 [file] [log] [blame]
Mark Brownbe2de992011-05-10 15:42:08 +02001/*
Mark Brownb3748dd2009-06-15 11:23:20 +01002 * Copyright 2009 Wolfson Microelectronics plc
3 *
4 * S3C64xx CPUfreq Support
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
Mark Browna6a43412011-12-05 18:22:01 +000011#define pr_fmt(fmt) "cpufreq: " fmt
12
Mark Brownb3748dd2009-06-15 11:23:20 +010013#include <linux/kernel.h>
14#include <linux/types.h>
15#include <linux/init.h>
16#include <linux/cpufreq.h>
17#include <linux/clk.h>
18#include <linux/err.h>
19#include <linux/regulator/consumer.h>
Mark Browna6ee8772011-07-29 16:19:26 +010020#include <linux/module.h>
Mark Brownb3748dd2009-06-15 11:23:20 +010021
22static struct clk *armclk;
23static struct regulator *vddarm;
Mark Brown43f10692009-11-03 14:42:11 +000024static unsigned long regulator_latency;
Mark Brownb3748dd2009-06-15 11:23:20 +010025
26#ifdef CONFIG_CPU_S3C6410
27struct s3c64xx_dvfs {
28 unsigned int vddarm_min;
29 unsigned int vddarm_max;
30};
31
32static struct s3c64xx_dvfs s3c64xx_dvfs_table[] = {
Mark Browne9c08f02009-11-03 14:42:12 +000033 [0] = { 1000000, 1150000 },
34 [1] = { 1050000, 1150000 },
35 [2] = { 1100000, 1150000 },
36 [3] = { 1200000, 1350000 },
Mark Brownc6e2d682011-06-08 14:49:15 +010037 [4] = { 1300000, 1350000 },
Mark Brownb3748dd2009-06-15 11:23:20 +010038};
39
40static struct cpufreq_frequency_table s3c64xx_freq_table[] = {
41 { 0, 66000 },
Mark Brownef993ef82011-06-28 20:26:49 -070042 { 0, 100000 },
Mark Brownb3748dd2009-06-15 11:23:20 +010043 { 0, 133000 },
Mark Brownef993ef82011-06-28 20:26:49 -070044 { 1, 200000 },
Mark Brownb3748dd2009-06-15 11:23:20 +010045 { 1, 222000 },
46 { 1, 266000 },
47 { 2, 333000 },
48 { 2, 400000 },
Mark Browne9c08f02009-11-03 14:42:12 +000049 { 2, 532000 },
50 { 2, 533000 },
51 { 3, 667000 },
Mark Brownc6e2d682011-06-08 14:49:15 +010052 { 4, 800000 },
Mark Brownb3748dd2009-06-15 11:23:20 +010053 { 0, CPUFREQ_TABLE_END },
54};
55#endif
56
Mark Brownb3748dd2009-06-15 11:23:20 +010057static unsigned int s3c64xx_cpufreq_get_speed(unsigned int cpu)
58{
59 if (cpu != 0)
60 return 0;
61
62 return clk_get_rate(armclk) / 1000;
63}
64
65static int s3c64xx_cpufreq_set_target(struct cpufreq_policy *policy,
Viresh Kumar9c0ebcf2013-10-25 19:45:48 +053066 unsigned int index)
Mark Brownb3748dd2009-06-15 11:23:20 +010067{
Mark Brownb3748dd2009-06-15 11:23:20 +010068 struct s3c64xx_dvfs *dvfs;
Viresh Kumard4019f02013-08-14 19:38:24 +053069 unsigned int old_freq, new_freq;
70 int ret;
Mark Brownb3748dd2009-06-15 11:23:20 +010071
Viresh Kumard4019f02013-08-14 19:38:24 +053072 old_freq = clk_get_rate(armclk) / 1000;
73 new_freq = s3c64xx_freq_table[index].frequency;
Viresh Kumar9c0ebcf2013-10-25 19:45:48 +053074 dvfs = &s3c64xx_dvfs_table[s3c64xx_freq_table[index].driver_data];
Mark Brownb3748dd2009-06-15 11:23:20 +010075
Mark Brownb3748dd2009-06-15 11:23:20 +010076#ifdef CONFIG_REGULATOR
Viresh Kumard4019f02013-08-14 19:38:24 +053077 if (vddarm && new_freq > old_freq) {
Mark Brownb3748dd2009-06-15 11:23:20 +010078 ret = regulator_set_voltage(vddarm,
79 dvfs->vddarm_min,
80 dvfs->vddarm_max);
81 if (ret != 0) {
Mark Browna6a43412011-12-05 18:22:01 +000082 pr_err("Failed to set VDDARM for %dkHz: %d\n",
Viresh Kumard4019f02013-08-14 19:38:24 +053083 new_freq, ret);
84 return ret;
Mark Brownb3748dd2009-06-15 11:23:20 +010085 }
86 }
87#endif
88
Viresh Kumard4019f02013-08-14 19:38:24 +053089 ret = clk_set_rate(armclk, new_freq * 1000);
Mark Brownb3748dd2009-06-15 11:23:20 +010090 if (ret < 0) {
Mark Browna6a43412011-12-05 18:22:01 +000091 pr_err("Failed to set rate %dkHz: %d\n",
Viresh Kumard4019f02013-08-14 19:38:24 +053092 new_freq, ret);
93 return ret;
Mark Brownb3748dd2009-06-15 11:23:20 +010094 }
95
96#ifdef CONFIG_REGULATOR
Viresh Kumard4019f02013-08-14 19:38:24 +053097 if (vddarm && new_freq < old_freq) {
Mark Brownb3748dd2009-06-15 11:23:20 +010098 ret = regulator_set_voltage(vddarm,
99 dvfs->vddarm_min,
100 dvfs->vddarm_max);
101 if (ret != 0) {
Mark Browna6a43412011-12-05 18:22:01 +0000102 pr_err("Failed to set VDDARM for %dkHz: %d\n",
Viresh Kumard4019f02013-08-14 19:38:24 +0530103 new_freq, ret);
104 if (clk_set_rate(armclk, old_freq * 1000) < 0)
105 pr_err("Failed to restore original clock rate\n");
106
107 return ret;
Mark Brownb3748dd2009-06-15 11:23:20 +0100108 }
109 }
110#endif
111
Mark Browna6a43412011-12-05 18:22:01 +0000112 pr_debug("Set actual frequency %lukHz\n",
Mark Brownb3748dd2009-06-15 11:23:20 +0100113 clk_get_rate(armclk) / 1000);
114
115 return 0;
Mark Brownb3748dd2009-06-15 11:23:20 +0100116}
117
118#ifdef CONFIG_REGULATOR
Mark Brown43f10692009-11-03 14:42:11 +0000119static void __init s3c64xx_cpufreq_config_regulator(void)
Mark Brownb3748dd2009-06-15 11:23:20 +0100120{
121 int count, v, i, found;
122 struct cpufreq_frequency_table *freq;
123 struct s3c64xx_dvfs *dvfs;
124
125 count = regulator_count_voltages(vddarm);
126 if (count < 0) {
Mark Browna6a43412011-12-05 18:22:01 +0000127 pr_err("Unable to check supported voltages\n");
Mark Brownb3748dd2009-06-15 11:23:20 +0100128 }
129
130 freq = s3c64xx_freq_table;
Mark Brown43f10692009-11-03 14:42:11 +0000131 while (count > 0 && freq->frequency != CPUFREQ_TABLE_END) {
Mark Brownb3748dd2009-06-15 11:23:20 +0100132 if (freq->frequency == CPUFREQ_ENTRY_INVALID)
133 continue;
134
Charles Keepax0e824432013-10-14 19:36:47 +0100135 dvfs = &s3c64xx_dvfs_table[freq->driver_data];
Mark Brownb3748dd2009-06-15 11:23:20 +0100136 found = 0;
137
138 for (i = 0; i < count; i++) {
139 v = regulator_list_voltage(vddarm, i);
140 if (v >= dvfs->vddarm_min && v <= dvfs->vddarm_max)
141 found = 1;
142 }
143
144 if (!found) {
Mark Browna6a43412011-12-05 18:22:01 +0000145 pr_debug("%dkHz unsupported by regulator\n",
Mark Brownb3748dd2009-06-15 11:23:20 +0100146 freq->frequency);
147 freq->frequency = CPUFREQ_ENTRY_INVALID;
148 }
149
150 freq++;
151 }
Mark Brown43f10692009-11-03 14:42:11 +0000152
153 /* Guess based on having to do an I2C/SPI write; in future we
154 * will be able to query the regulator performance here. */
155 regulator_latency = 1 * 1000 * 1000;
Mark Brownb3748dd2009-06-15 11:23:20 +0100156}
157#endif
158
Mark Brown6d0de152011-03-11 16:10:03 +0900159static int s3c64xx_cpufreq_driver_init(struct cpufreq_policy *policy)
Mark Brownb3748dd2009-06-15 11:23:20 +0100160{
161 int ret;
162 struct cpufreq_frequency_table *freq;
163
164 if (policy->cpu != 0)
165 return -EINVAL;
166
167 if (s3c64xx_freq_table == NULL) {
Mark Browna6a43412011-12-05 18:22:01 +0000168 pr_err("No frequency information for this CPU\n");
Mark Brownb3748dd2009-06-15 11:23:20 +0100169 return -ENODEV;
170 }
171
172 armclk = clk_get(NULL, "armclk");
173 if (IS_ERR(armclk)) {
Mark Browna6a43412011-12-05 18:22:01 +0000174 pr_err("Unable to obtain ARMCLK: %ld\n",
Mark Brownb3748dd2009-06-15 11:23:20 +0100175 PTR_ERR(armclk));
176 return PTR_ERR(armclk);
177 }
178
179#ifdef CONFIG_REGULATOR
180 vddarm = regulator_get(NULL, "vddarm");
181 if (IS_ERR(vddarm)) {
182 ret = PTR_ERR(vddarm);
Mark Browna6a43412011-12-05 18:22:01 +0000183 pr_err("Failed to obtain VDDARM: %d\n", ret);
184 pr_err("Only frequency scaling available\n");
Mark Brownb3748dd2009-06-15 11:23:20 +0100185 vddarm = NULL;
186 } else {
Mark Brown43f10692009-11-03 14:42:11 +0000187 s3c64xx_cpufreq_config_regulator();
Mark Brownb3748dd2009-06-15 11:23:20 +0100188 }
189#endif
190
191 freq = s3c64xx_freq_table;
192 while (freq->frequency != CPUFREQ_TABLE_END) {
193 unsigned long r;
194
195 /* Check for frequencies we can generate */
196 r = clk_round_rate(armclk, freq->frequency * 1000);
197 r /= 1000;
Mark Brown383af9c2009-11-03 14:42:07 +0000198 if (r != freq->frequency) {
Mark Browna6a43412011-12-05 18:22:01 +0000199 pr_debug("%dkHz unsupported by clock\n",
Mark Brown383af9c2009-11-03 14:42:07 +0000200 freq->frequency);
Mark Brownb3748dd2009-06-15 11:23:20 +0100201 freq->frequency = CPUFREQ_ENTRY_INVALID;
Mark Brown383af9c2009-11-03 14:42:07 +0000202 }
Mark Brownb3748dd2009-06-15 11:23:20 +0100203
204 /* If we have no regulator then assume startup
205 * frequency is the maximum we can support. */
206 if (!vddarm && freq->frequency > s3c64xx_cpufreq_get_speed(0))
207 freq->frequency = CPUFREQ_ENTRY_INVALID;
208
209 freq++;
210 }
211
Mark Brown43f10692009-11-03 14:42:11 +0000212 /* Datasheet says PLL stabalisation time (if we were to use
213 * the PLLs, which we don't currently) is ~300us worst case,
214 * but add some fudge.
215 */
Viresh Kumara307a1e2013-10-03 20:29:22 +0530216 ret = cpufreq_generic_init(policy, s3c64xx_freq_table,
217 (500 * 1000) + regulator_latency);
Mark Brownb3748dd2009-06-15 11:23:20 +0100218 if (ret != 0) {
Mark Browna6a43412011-12-05 18:22:01 +0000219 pr_err("Failed to configure frequency table: %d\n",
Mark Brownb3748dd2009-06-15 11:23:20 +0100220 ret);
221 regulator_put(vddarm);
222 clk_put(armclk);
223 }
224
225 return ret;
226}
227
228static struct cpufreq_driver s3c64xx_cpufreq_driver = {
Mark Brownb3748dd2009-06-15 11:23:20 +0100229 .flags = 0,
Viresh Kumare96a4102013-10-03 20:28:21 +0530230 .verify = cpufreq_generic_frequency_table_verify,
Viresh Kumar9c0ebcf2013-10-25 19:45:48 +0530231 .target_index = s3c64xx_cpufreq_set_target,
Mark Brownb3748dd2009-06-15 11:23:20 +0100232 .get = s3c64xx_cpufreq_get_speed,
233 .init = s3c64xx_cpufreq_driver_init,
234 .name = "s3c",
235};
236
237static int __init s3c64xx_cpufreq_init(void)
238{
239 return cpufreq_register_driver(&s3c64xx_cpufreq_driver);
240}
241module_init(s3c64xx_cpufreq_init);