blob: bdeb5d38c2dd72c8510c7547b5cb2170f2fc5b33 [file] [log] [blame]
Catalin Marinasf1a0c4a2012-03-05 11:49:28 +00001/*
2 * Cache maintenance
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Vladimir Murzina2d25a52014-12-01 10:53:08 +000020#include <linux/errno.h>
Catalin Marinasf1a0c4a2012-03-05 11:49:28 +000021#include <linux/linkage.h>
22#include <linux/init.h>
23#include <asm/assembler.h>
Andre Przywara301bcfa2014-11-14 15:54:10 +000024#include <asm/cpufeature.h>
Marc Zyngier8d883b22015-06-01 10:47:41 +010025#include <asm/alternative.h>
Catalin Marinasf1a0c4a2012-03-05 11:49:28 +000026
27#include "proc-macros.S"
28
29/*
Catalin Marinasf1a0c4a2012-03-05 11:49:28 +000030 * flush_icache_range(start,end)
31 *
32 * Ensure that the I and D caches are coherent within specified region.
33 * This is typically used when code has been written to a memory region,
34 * and will be executed.
35 *
36 * - start - virtual start address of region
37 * - end - virtual end address of region
38 */
39ENTRY(flush_icache_range)
40 /* FALLTHROUGH */
41
42/*
43 * __flush_cache_user_range(start,end)
44 *
45 * Ensure that the I and D caches are coherent within specified region.
46 * This is typically used when code has been written to a memory region,
47 * and will be executed.
48 *
49 * - start - virtual start address of region
50 * - end - virtual end address of region
51 */
52ENTRY(__flush_cache_user_range)
53 dcache_line_size x2, x3
54 sub x3, x2, #1
55 bic x4, x0, x3
561:
57USER(9f, dc cvau, x4 ) // clean D line to PoU
58 add x4, x4, x2
59 cmp x4, x1
60 b.lo 1b
Will Deacondc60b772014-05-02 16:24:15 +010061 dsb ish
Catalin Marinasf1a0c4a2012-03-05 11:49:28 +000062
63 icache_line_size x2, x3
64 sub x3, x2, #1
65 bic x4, x0, x3
661:
67USER(9f, ic ivau, x4 ) // invalidate I line PoU
68 add x4, x4, x2
69 cmp x4, x1
70 b.lo 1b
Will Deacondc60b772014-05-02 16:24:15 +010071 dsb ish
Catalin Marinasf1a0c4a2012-03-05 11:49:28 +000072 isb
Vladimir Murzina2d25a52014-12-01 10:53:08 +000073 mov x0, #0
74 ret
759:
76 mov x0, #-EFAULT
Catalin Marinasf1a0c4a2012-03-05 11:49:28 +000077 ret
78ENDPROC(flush_icache_range)
79ENDPROC(__flush_cache_user_range)
80
81/*
Jingoo Han03324e62014-01-21 01:17:47 +000082 * __flush_dcache_area(kaddr, size)
Catalin Marinasf1a0c4a2012-03-05 11:49:28 +000083 *
84 * Ensure that the data held in the page kaddr is written back to the
85 * page in question.
86 *
87 * - kaddr - kernel address
88 * - size - size in question
89 */
90ENTRY(__flush_dcache_area)
91 dcache_line_size x2, x3
92 add x1, x0, x1
93 sub x3, x2, #1
94 bic x0, x0, x3
951: dc civac, x0 // clean & invalidate D line / unified line
96 add x0, x0, x2
97 cmp x0, x1
98 b.lo 1b
99 dsb sy
100 ret
101ENDPROC(__flush_dcache_area)
Catalin Marinas73635902013-05-21 17:35:19 +0100102
103/*
Catalin Marinasc218bca2014-03-26 18:25:55 +0000104 * __inval_cache_range(start, end)
105 * - start - start address of region
106 * - end - end address of region
107 */
108ENTRY(__inval_cache_range)
109 /* FALLTHROUGH */
110
111/*
Catalin Marinas73635902013-05-21 17:35:19 +0100112 * __dma_inv_range(start, end)
113 * - start - virtual start address of region
114 * - end - virtual end address of region
115 */
116__dma_inv_range:
117 dcache_line_size x2, x3
118 sub x3, x2, #1
Catalin Marinasebf81a92014-04-01 18:32:55 +0100119 tst x1, x3 // end cache line aligned?
Catalin Marinas73635902013-05-21 17:35:19 +0100120 bic x1, x1, x3
Catalin Marinasebf81a92014-04-01 18:32:55 +0100121 b.eq 1f
122 dc civac, x1 // clean & invalidate D / U line
1231: tst x0, x3 // start cache line aligned?
124 bic x0, x0, x3
125 b.eq 2f
126 dc civac, x0 // clean & invalidate D / U line
127 b 3f
1282: dc ivac, x0 // invalidate D / U line
1293: add x0, x0, x2
Catalin Marinas73635902013-05-21 17:35:19 +0100130 cmp x0, x1
Catalin Marinasebf81a92014-04-01 18:32:55 +0100131 b.lo 2b
Catalin Marinas73635902013-05-21 17:35:19 +0100132 dsb sy
133 ret
Catalin Marinasc218bca2014-03-26 18:25:55 +0000134ENDPROC(__inval_cache_range)
Catalin Marinas73635902013-05-21 17:35:19 +0100135ENDPROC(__dma_inv_range)
136
137/*
138 * __dma_clean_range(start, end)
139 * - start - virtual start address of region
140 * - end - virtual end address of region
141 */
142__dma_clean_range:
143 dcache_line_size x2, x3
144 sub x3, x2, #1
145 bic x0, x0, x3
Andre Przywara301bcfa2014-11-14 15:54:10 +00001461: alternative_insn "dc cvac, x0", "dc civac, x0", ARM64_WORKAROUND_CLEAN_CACHE
Catalin Marinas73635902013-05-21 17:35:19 +0100147 add x0, x0, x2
148 cmp x0, x1
149 b.lo 1b
150 dsb sy
151 ret
152ENDPROC(__dma_clean_range)
153
154/*
155 * __dma_flush_range(start, end)
156 * - start - virtual start address of region
157 * - end - virtual end address of region
158 */
159ENTRY(__dma_flush_range)
160 dcache_line_size x2, x3
161 sub x3, x2, #1
162 bic x0, x0, x3
1631: dc civac, x0 // clean & invalidate D / U line
164 add x0, x0, x2
165 cmp x0, x1
166 b.lo 1b
167 dsb sy
168 ret
169ENDPROC(__dma_flush_range)
170
171/*
172 * __dma_map_area(start, size, dir)
173 * - start - kernel virtual start address
174 * - size - size of region
175 * - dir - DMA direction
176 */
177ENTRY(__dma_map_area)
178 add x1, x1, x0
179 cmp w2, #DMA_FROM_DEVICE
180 b.eq __dma_inv_range
181 b __dma_clean_range
182ENDPROC(__dma_map_area)
183
184/*
185 * __dma_unmap_area(start, size, dir)
186 * - start - kernel virtual start address
187 * - size - size of region
188 * - dir - DMA direction
189 */
190ENTRY(__dma_unmap_area)
191 add x1, x1, x0
192 cmp w2, #DMA_TO_DEVICE
193 b.ne __dma_inv_range
194 ret
195ENDPROC(__dma_unmap_area)