blob: 58241748470f0e673d73b37444e670bff5f8383e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Low-Level PCI Access for i386 machines.
3 *
4 * (c) 1999 Martin Mares <mj@ucw.cz>
5 */
6
7#undef DEBUG
8
9#ifdef DEBUG
10#define DBG(x...) printk(x)
11#else
12#define DBG(x...)
13#endif
14
15#define PCI_PROBE_BIOS 0x0001
16#define PCI_PROBE_CONF1 0x0002
17#define PCI_PROBE_CONF2 0x0004
18#define PCI_PROBE_MMCONF 0x0008
Linus Torvalds79e453d2006-09-19 08:15:22 -070019#define PCI_PROBE_MASK 0x000f
Andi Kleen0637a702006-09-26 10:52:41 +020020#define PCI_PROBE_NOEARLY 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#define PCI_NO_CHECKS 0x0400
23#define PCI_USE_PIRQ_MASK 0x0800
24#define PCI_ASSIGN_ROMS 0x1000
25#define PCI_BIOS_IRQ_SCAN 0x2000
26#define PCI_ASSIGN_ALL_BUSSES 0x4000
Gary Hade036fff42007-10-03 15:56:14 -070027#define PCI_CAN_SKIP_ISA_ALIGN 0x8000
Gary Hade62f420f2007-10-03 15:56:51 -070028#define PCI_USE__CRS 0x10000
Yinghai Lu5f0b2972008-04-14 16:08:25 -070029#define PCI_CHECK_ENABLE_AMD_MMCONF 0x20000
Robert Richter3a27dd12008-06-12 20:19:23 +020030#define PCI_HAS_IO_ECS 0x40000
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32extern unsigned int pci_probe;
jayalk@intworks.biz120bb422005-03-21 20:20:42 -080033extern unsigned long pirq_table_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Matt Domsch6b4b78f2006-09-29 15:23:23 -050035enum pci_bf_sort_state {
36 pci_bf_sort_default,
37 pci_force_nobf,
38 pci_force_bf,
39 pci_dmi_bf,
40};
41
Linus Torvalds1da177e2005-04-16 15:20:36 -070042/* pci-i386.c */
43
44extern unsigned int pcibios_max_latency;
45
46void pcibios_resource_survey(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48/* pci-pc.c */
49
50extern int pcibios_last_bus;
51extern struct pci_bus *pci_root_bus;
52extern struct pci_ops pci_root_ops;
53
54/* pci-irq.c */
55
56struct irq_info {
57 u8 bus, devfn; /* Bus, device and function */
58 struct {
59 u8 link; /* IRQ line ID, chipset dependent, 0=not routed */
60 u16 bitmap; /* Available IRQs */
61 } __attribute__((packed)) irq[4];
62 u8 slot; /* Slot number, 0=onboard */
63 u8 rfu;
64} __attribute__((packed));
65
66struct irq_routing_table {
67 u32 signature; /* PIRQ_SIGNATURE should be here */
68 u16 version; /* PIRQ_VERSION */
69 u16 size; /* Table size in bytes */
70 u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
71 u16 exclusive_irqs; /* IRQs devoted exclusively to PCI usage */
72 u16 rtr_vendor, rtr_device; /* Vendor and device ID of interrupt router */
73 u32 miniport_data; /* Crap */
74 u8 rfu[11];
75 u8 checksum; /* Modulo 256 checksum must give zero */
76 struct irq_info slots[0];
77} __attribute__((packed));
78
79extern unsigned int pcibios_irq_mask;
80
81extern int pcibios_scanned;
82extern spinlock_t pci_config_lock;
83
84extern int (*pcibios_enable_irq)(struct pci_dev *dev);
David Shaohua Li87bec662005-07-27 23:02:00 -040085extern void (*pcibios_disable_irq)(struct pci_dev *dev);
Andi Kleen928cf8c2005-12-12 22:17:10 -080086
Matthew Wilcoxb6ce0682008-02-10 09:45:28 -050087struct pci_raw_ops {
88 int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
89 int reg, int len, u32 *val);
90 int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
91 int reg, int len, u32 val);
92};
93
94extern struct pci_raw_ops *raw_pci_ops;
95extern struct pci_raw_ops *raw_pci_ext_ops;
96
97extern struct pci_raw_ops pci_direct_conf1;
Andi Kleen928cf8c2005-12-12 22:17:10 -080098
Robert Richter8dd779b2008-07-02 22:50:29 +020099/* arch_initcall level */
Andi Kleen5e544d62006-09-26 10:52:40 +0200100extern int pci_direct_probe(void);
101extern void pci_direct_init(int type);
Andi Kleen92c05fc2006-03-23 14:35:12 -0800102extern void pci_pcbios_init(void);
Andres Salomon2bdd1b02008-06-05 14:14:41 -0700103extern int pci_olpc_init(void);
Robert Richter8dd779b2008-07-02 22:50:29 +0200104extern void __init dmi_check_pciprobe(void);
105extern void __init dmi_check_skip_isa_align(void);
106
107/* some common used subsys_initcalls */
108extern int __init pci_acpi_init(void);
109extern int __init pcibios_irq_init(void);
110extern int __init pcibios_init(void);
Andi Kleen5e544d62006-09-26 10:52:40 +0200111
Olivier Galibertb7867392007-02-13 13:26:20 +0100112/* pci-mmconfig.c */
113
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100114extern int __init pci_mmcfg_arch_init(void);
Yinghai Lu0b64ad72008-02-15 01:28:41 -0800115extern void __init pci_mmcfg_arch_free(void);
dean gaudet3320ad92007-08-10 22:30:59 +0200116
117/*
118 * AMD Fam10h CPUs are buggy, and cannot access MMIO config space
119 * on their northbrige except through the * %eax register. As such, you MUST
120 * NOT use normal IOMEM accesses, you need to only use the magic mmio-config
121 * accessor functions.
122 * In fact just use pci_config_*, nothing else please.
123 */
124static inline unsigned char mmio_config_readb(void __iomem *pos)
125{
126 u8 val;
127 asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
128 return val;
129}
130
131static inline unsigned short mmio_config_readw(void __iomem *pos)
132{
133 u16 val;
134 asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
135 return val;
136}
137
138static inline unsigned int mmio_config_readl(void __iomem *pos)
139{
140 u32 val;
141 asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
142 return val;
143}
144
145static inline void mmio_config_writeb(void __iomem *pos, u8 val)
146{
147 asm volatile("movb %%al,(%1)" :: "a" (val), "r" (pos) : "memory");
148}
149
150static inline void mmio_config_writew(void __iomem *pos, u16 val)
151{
152 asm volatile("movw %%ax,(%1)" :: "a" (val), "r" (pos) : "memory");
153}
154
155static inline void mmio_config_writel(void __iomem *pos, u32 val)
156{
157 asm volatile("movl %%eax,(%1)" :: "a" (val), "r" (pos) : "memory");
158}