blob: 750c448db6722288b5dddc87d690d5b5d861b21b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * arch/arm/mach-pxa/time.c
3 *
Bill Gatliff7bbb18c2007-07-21 03:39:36 +01004 * PXA clocksource, clockevents, and OST interrupt handlers.
5 * Copyright (c) 2007 by Bill Gatliff <bgat@billgatliff.com>.
6 *
7 * Derived from Nicolas Pitre's PXA timer handler Copyright (c) 2001
8 * by MontaVista Software, Inc. (Nico, your code rocks!)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/kernel.h>
16#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/interrupt.h>
Bill Gatliff7bbb18c2007-07-21 03:39:36 +010018#include <linux/clockchips.h>
Nicolas Pitre6c3a1582007-08-17 16:55:22 +010019#include <linux/sched.h>
David Howellsb4f151f2008-09-24 17:48:26 +010020#include <linux/cnt32_to_63.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
Nicolas Pitre6c3a1582007-08-17 16:55:22 +010022#include <asm/div64.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <asm/mach/irq.h>
24#include <asm/mach/time.h>
Eric Miao5bf3df32009-01-20 11:04:16 +080025#include <mach/regs-ost.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Nicolas Pitre6c3a1582007-08-17 16:55:22 +010027/*
28 * This is PXA's sched_clock implementation. This has a resolution
29 * of at least 308 ns and a maximum value of 208 days.
30 *
31 * The return value is guaranteed to be monotonic in that range as
32 * long as there is always less than 582 seconds between successive
33 * calls to sched_clock() which should always be the case in practice.
34 */
35
36#define OSCR2NS_SCALE_FACTOR 10
37
38static unsigned long oscr2ns_scale;
39
40static void __init set_oscr2ns_scale(unsigned long oscr_rate)
41{
42 unsigned long long v = 1000000000ULL << OSCR2NS_SCALE_FACTOR;
43 do_div(v, oscr_rate);
44 oscr2ns_scale = v;
45 /*
46 * We want an even value to automatically clear the top bit
47 * returned by cnt32_to_63() without an additional run time
48 * instruction. So if the LSB is 1 then round it up.
49 */
50 if (oscr2ns_scale & 1)
51 oscr2ns_scale++;
52}
53
54unsigned long long sched_clock(void)
55{
56 unsigned long long v = cnt32_to_63(OSCR);
57 return (v * oscr2ns_scale) >> OSCR2NS_SCALE_FACTOR;
58}
59
60
Russell Kinga88264c2007-11-12 22:45:16 +000061#define MIN_OSCR_DELTA 16
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063static irqreturn_t
Bill Gatliff7bbb18c2007-07-21 03:39:36 +010064pxa_ost0_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -070065{
Bill Gatliff7bbb18c2007-07-21 03:39:36 +010066 struct clock_event_device *c = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Russell Kinga88264c2007-11-12 22:45:16 +000068 /* Disarm the compare/match, signal the event. */
69 OIER &= ~OIER_E0;
70 OSSR = OSSR_M0;
71 c->event_handler(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
73 return IRQ_HANDLED;
74}
75
Bill Gatliff7bbb18c2007-07-21 03:39:36 +010076static int
77pxa_osmr0_set_next_event(unsigned long delta, struct clock_event_device *dev)
78{
Russell King91bc51d2007-11-08 23:35:46 +000079 unsigned long flags, next, oscr;
Bill Gatliff7bbb18c2007-07-21 03:39:36 +010080
Russell King91bc51d2007-11-08 23:35:46 +000081 raw_local_irq_save(flags);
Bill Gatliff7bbb18c2007-07-21 03:39:36 +010082 OIER |= OIER_E0;
Russell King91bc51d2007-11-08 23:35:46 +000083 next = OSCR + delta;
84 OSMR0 = next;
85 oscr = OSCR;
86 raw_local_irq_restore(flags);
87
88 return (signed)(next - oscr) <= MIN_OSCR_DELTA ? -ETIME : 0;
Bill Gatliff7bbb18c2007-07-21 03:39:36 +010089}
90
91static void
92pxa_osmr0_set_mode(enum clock_event_mode mode, struct clock_event_device *dev)
93{
94 unsigned long irqflags;
95
96 switch (mode) {
Bill Gatliff7bbb18c2007-07-21 03:39:36 +010097 case CLOCK_EVT_MODE_ONESHOT:
98 raw_local_irq_save(irqflags);
99 OIER &= ~OIER_E0;
Russell King91bc51d2007-11-08 23:35:46 +0000100 OSSR = OSSR_M0;
Bill Gatliff7bbb18c2007-07-21 03:39:36 +0100101 raw_local_irq_restore(irqflags);
102 break;
103
104 case CLOCK_EVT_MODE_UNUSED:
105 case CLOCK_EVT_MODE_SHUTDOWN:
106 /* initializing, released, or preparing for suspend */
107 raw_local_irq_save(irqflags);
108 OIER &= ~OIER_E0;
Russell King91bc51d2007-11-08 23:35:46 +0000109 OSSR = OSSR_M0;
Bill Gatliff7bbb18c2007-07-21 03:39:36 +0100110 raw_local_irq_restore(irqflags);
111 break;
Russell Kingdf433092007-10-27 15:15:49 +0100112
113 case CLOCK_EVT_MODE_RESUME:
Russell Kinga88264c2007-11-12 22:45:16 +0000114 case CLOCK_EVT_MODE_PERIODIC:
Russell Kingdf433092007-10-27 15:15:49 +0100115 break;
Bill Gatliff7bbb18c2007-07-21 03:39:36 +0100116 }
117}
118
119static struct clock_event_device ckevt_pxa_osmr0 = {
120 .name = "osmr0",
Russell Kinga88264c2007-11-12 22:45:16 +0000121 .features = CLOCK_EVT_FEAT_ONESHOT,
Bill Gatliff7bbb18c2007-07-21 03:39:36 +0100122 .shift = 32,
123 .rating = 200,
Bill Gatliff7bbb18c2007-07-21 03:39:36 +0100124 .set_next_event = pxa_osmr0_set_next_event,
125 .set_mode = pxa_osmr0_set_mode,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126};
127
Magnus Damm8e196082009-04-21 12:24:00 -0700128static cycle_t pxa_read_oscr(struct clocksource *cs)
Sascha Hauerc80204e2006-12-12 09:21:50 +0100129{
130 return OSCR;
131}
132
Bill Gatliff7bbb18c2007-07-21 03:39:36 +0100133static struct clocksource cksrc_pxa_oscr0 = {
134 .name = "oscr0",
Sascha Hauerc80204e2006-12-12 09:21:50 +0100135 .rating = 200,
Bill Gatliff7bbb18c2007-07-21 03:39:36 +0100136 .read = pxa_read_oscr,
Sascha Hauerc80204e2006-12-12 09:21:50 +0100137 .mask = CLOCKSOURCE_MASK(32),
138 .shift = 20,
Thomas Gleixnerc66699a2007-02-16 01:27:37 -0800139 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
Sascha Hauerc80204e2006-12-12 09:21:50 +0100140};
141
Bill Gatliff7bbb18c2007-07-21 03:39:36 +0100142static struct irqaction pxa_ost0_irq = {
143 .name = "ost0",
144 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
145 .handler = pxa_ost0_interrupt,
146 .dev_id = &ckevt_pxa_osmr0,
147};
148
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149static void __init pxa_timer_init(void)
150{
Eric Miao67697172008-12-18 11:10:32 +0800151 unsigned long clock_tick_rate = get_clock_tick_rate();
Russell King08197f62007-09-01 21:12:50 +0100152
Bill Gatliff7bbb18c2007-07-21 03:39:36 +0100153 OIER = 0;
154 OSSR = OSSR_M0 | OSSR_M1 | OSSR_M2 | OSSR_M3;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155
Russell King08197f62007-09-01 21:12:50 +0100156 set_oscr2ns_scale(clock_tick_rate);
Nicolas Pitre6c3a1582007-08-17 16:55:22 +0100157
Bill Gatliff7bbb18c2007-07-21 03:39:36 +0100158 ckevt_pxa_osmr0.mult =
Russell King08197f62007-09-01 21:12:50 +0100159 div_sc(clock_tick_rate, NSEC_PER_SEC, ckevt_pxa_osmr0.shift);
Bill Gatliff7bbb18c2007-07-21 03:39:36 +0100160 ckevt_pxa_osmr0.max_delta_ns =
161 clockevent_delta2ns(0x7fffffff, &ckevt_pxa_osmr0);
162 ckevt_pxa_osmr0.min_delta_ns =
Russell Kingdd01b2f2008-01-23 12:34:16 +0000163 clockevent_delta2ns(MIN_OSCR_DELTA * 2, &ckevt_pxa_osmr0) + 1;
Rusty Russell320ab2b2008-12-13 21:20:26 +1030164 ckevt_pxa_osmr0.cpumask = cpumask_of(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
Bill Gatliff7bbb18c2007-07-21 03:39:36 +0100166 cksrc_pxa_oscr0.mult =
Russell King08197f62007-09-01 21:12:50 +0100167 clocksource_hz2mult(clock_tick_rate, cksrc_pxa_oscr0.shift);
Sascha Hauerc80204e2006-12-12 09:21:50 +0100168
Bill Gatliff7bbb18c2007-07-21 03:39:36 +0100169 setup_irq(IRQ_OST0, &pxa_ost0_irq);
170
171 clocksource_register(&cksrc_pxa_oscr0);
172 clockevents_register_device(&ckevt_pxa_osmr0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173}
174
175#ifdef CONFIG_PM
Russell King4ae78062007-11-12 22:48:12 +0000176static unsigned long osmr[4], oier, oscr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
178static void pxa_timer_suspend(void)
179{
180 osmr[0] = OSMR0;
181 osmr[1] = OSMR1;
182 osmr[2] = OSMR2;
183 osmr[3] = OSMR3;
184 oier = OIER;
Russell King4ae78062007-11-12 22:48:12 +0000185 oscr = OSCR;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186}
187
188static void pxa_timer_resume(void)
189{
Russell King4ae78062007-11-12 22:48:12 +0000190 /*
191 * Ensure that we have at least MIN_OSCR_DELTA between match
192 * register 0 and the OSCR, to guarantee that we will receive
193 * the one-shot timer interrupt. We adjust OSMR0 in preference
194 * to OSCR to guarantee that OSCR is monotonically incrementing.
195 */
196 if (osmr[0] - oscr < MIN_OSCR_DELTA)
197 osmr[0] += MIN_OSCR_DELTA;
198
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 OSMR0 = osmr[0];
200 OSMR1 = osmr[1];
201 OSMR2 = osmr[2];
202 OSMR3 = osmr[3];
203 OIER = oier;
Russell King4ae78062007-11-12 22:48:12 +0000204 OSCR = oscr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205}
206#else
207#define pxa_timer_suspend NULL
208#define pxa_timer_resume NULL
209#endif
210
211struct sys_timer pxa_timer = {
212 .init = pxa_timer_init,
213 .suspend = pxa_timer_suspend,
214 .resume = pxa_timer_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215};