blob: 2c9d0c06c9e8faef0be5645508ad8495b9356844 [file] [log] [blame]
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001/*
2 * Register interface file for Samsung Camera Interface (FIMC) driver
3 *
Sylwester Nawrocki0c9204d2012-04-25 06:55:42 -03004 * Copyright (C) 2010 - 2012 Samsung Electronics Co., Ltd.
5 * Sylwester Nawrocki, <s.nawrocki@samsung.com>
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12#include <linux/io.h>
13#include <linux/delay.h>
Sylwester Nawrockidf7e09a2010-12-27 14:42:15 -030014#include <media/s5p_fimc.h>
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030015
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030016#include "fimc-reg.h"
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030017#include "fimc-core.h"
18
19
20void fimc_hw_reset(struct fimc_dev *dev)
21{
22 u32 cfg;
23
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030024 cfg = readl(dev->regs + FIMC_REG_CISRCFMT);
25 cfg |= FIMC_REG_CISRCFMT_ITU601_8BIT;
26 writel(cfg, dev->regs + FIMC_REG_CISRCFMT);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030027
28 /* Software reset. */
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030029 cfg = readl(dev->regs + FIMC_REG_CIGCTRL);
30 cfg |= (FIMC_REG_CIGCTRL_SWRST | FIMC_REG_CIGCTRL_IRQ_LEVEL);
31 writel(cfg, dev->regs + FIMC_REG_CIGCTRL);
Sylwester Nawrockie9e21082011-09-02 06:25:32 -030032 udelay(10);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030033
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030034 cfg = readl(dev->regs + FIMC_REG_CIGCTRL);
35 cfg &= ~FIMC_REG_CIGCTRL_SWRST;
36 writel(cfg, dev->regs + FIMC_REG_CIGCTRL);
Sylwester Nawrocki2c1bb622011-10-05 14:20:45 -030037
38 if (dev->variant->out_buf_count > 4)
39 fimc_hw_set_dma_seq(dev, 0xF);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030040}
41
Sylwester Nawrockiac759342010-12-27 14:47:32 -030042static u32 fimc_hw_get_in_flip(struct fimc_ctx *ctx)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030043{
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030044 u32 flip = FIMC_REG_MSCTRL_FLIP_NORMAL;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030045
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -030046 if (ctx->hflip)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030047 flip = FIMC_REG_MSCTRL_FLIP_X_MIRROR;
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -030048 if (ctx->vflip)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030049 flip = FIMC_REG_MSCTRL_FLIP_Y_MIRROR;
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -030050
Sylwester Nawrockiac759342010-12-27 14:47:32 -030051 if (ctx->rotation <= 90)
52 return flip;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030053
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030054 return (flip ^ FIMC_REG_MSCTRL_FLIP_180) & FIMC_REG_MSCTRL_FLIP_180;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030055}
56
Sylwester Nawrockiac759342010-12-27 14:47:32 -030057static u32 fimc_hw_get_target_flip(struct fimc_ctx *ctx)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030058{
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030059 u32 flip = FIMC_REG_CITRGFMT_FLIP_NORMAL;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030060
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -030061 if (ctx->hflip)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030062 flip |= FIMC_REG_CITRGFMT_FLIP_X_MIRROR;
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -030063 if (ctx->vflip)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030064 flip |= FIMC_REG_CITRGFMT_FLIP_Y_MIRROR;
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -030065
Sylwester Nawrockiac759342010-12-27 14:47:32 -030066 if (ctx->rotation <= 90)
67 return flip;
68
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030069 return (flip ^ FIMC_REG_CITRGFMT_FLIP_180) & FIMC_REG_CITRGFMT_FLIP_180;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030070}
71
Sylwester Nawrocki47654df2010-10-08 05:01:22 -030072void fimc_hw_set_rotation(struct fimc_ctx *ctx)
73{
74 u32 cfg, flip;
75 struct fimc_dev *dev = ctx->fimc_dev;
76
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030077 cfg = readl(dev->regs + FIMC_REG_CITRGFMT);
78 cfg &= ~(FIMC_REG_CITRGFMT_INROT90 | FIMC_REG_CITRGFMT_OUTROT90 |
79 FIMC_REG_CITRGFMT_FLIP_180);
Sylwester Nawrocki47654df2010-10-08 05:01:22 -030080
81 /*
82 * The input and output rotator cannot work simultaneously.
83 * Use the output rotator in output DMA mode or the input rotator
84 * in direct fifo output mode.
85 */
86 if (ctx->rotation == 90 || ctx->rotation == 270) {
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -030087 if (ctx->out_path == FIMC_IO_LCDFIFO)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030088 cfg |= FIMC_REG_CITRGFMT_INROT90;
Sylwester Nawrocki47654df2010-10-08 05:01:22 -030089 else
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030090 cfg |= FIMC_REG_CITRGFMT_OUTROT90;
Sylwester Nawrocki47654df2010-10-08 05:01:22 -030091 }
Sylwester Nawrocki47654df2010-10-08 05:01:22 -030092
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -030093 if (ctx->out_path == FIMC_IO_DMA) {
Sylwester Nawrockiac759342010-12-27 14:47:32 -030094 cfg |= fimc_hw_get_target_flip(ctx);
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030095 writel(cfg, dev->regs + FIMC_REG_CITRGFMT);
Sylwester Nawrockiac759342010-12-27 14:47:32 -030096 } else {
97 /* LCD FIFO path */
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030098 flip = readl(dev->regs + FIMC_REG_MSCTRL);
99 flip &= ~FIMC_REG_MSCTRL_FLIP_MASK;
Sylwester Nawrockiac759342010-12-27 14:47:32 -0300100 flip |= fimc_hw_get_in_flip(ctx);
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300101 writel(flip, dev->regs + FIMC_REG_MSCTRL);
Sylwester Nawrockiac759342010-12-27 14:47:32 -0300102 }
Sylwester Nawrocki47654df2010-10-08 05:01:22 -0300103}
104
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300105void fimc_hw_set_target_format(struct fimc_ctx *ctx)
106{
107 u32 cfg;
108 struct fimc_dev *dev = ctx->fimc_dev;
109 struct fimc_frame *frame = &ctx->d_frame;
110
111 dbg("w= %d, h= %d color: %d", frame->width,
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300112 frame->height, frame->fmt->color);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300113
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300114 cfg = readl(dev->regs + FIMC_REG_CITRGFMT);
115 cfg &= ~(FIMC_REG_CITRGFMT_FMT_MASK | FIMC_REG_CITRGFMT_HSIZE_MASK |
116 FIMC_REG_CITRGFMT_VSIZE_MASK);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300117
118 switch (frame->fmt->color) {
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300119 case FIMC_FMT_RGB444...FIMC_FMT_RGB888:
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300120 cfg |= FIMC_REG_CITRGFMT_RGB;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300121 break;
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300122 case FIMC_FMT_YCBCR420:
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300123 cfg |= FIMC_REG_CITRGFMT_YCBCR420;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300124 break;
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300125 case FIMC_FMT_YCBYCR422...FIMC_FMT_CRYCBY422:
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300126 if (frame->fmt->colplanes == 1)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300127 cfg |= FIMC_REG_CITRGFMT_YCBCR422_1P;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300128 else
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300129 cfg |= FIMC_REG_CITRGFMT_YCBCR422;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300130 break;
131 default:
132 break;
133 }
134
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300135 if (ctx->rotation == 90 || ctx->rotation == 270)
136 cfg |= (frame->height << 16) | frame->width;
137 else
138 cfg |= (frame->width << 16) | frame->height;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300139
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300140 writel(cfg, dev->regs + FIMC_REG_CITRGFMT);
Sylwester Nawrocki47654df2010-10-08 05:01:22 -0300141
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300142 cfg = readl(dev->regs + FIMC_REG_CITAREA);
143 cfg &= ~FIMC_REG_CITAREA_MASK;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300144 cfg |= (frame->width * frame->height);
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300145 writel(cfg, dev->regs + FIMC_REG_CITAREA);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300146}
147
148static void fimc_hw_set_out_dma_size(struct fimc_ctx *ctx)
149{
150 struct fimc_dev *dev = ctx->fimc_dev;
151 struct fimc_frame *frame = &ctx->d_frame;
Sylwester Nawrocki47654df2010-10-08 05:01:22 -0300152 u32 cfg;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300153
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300154 cfg = (frame->f_height << 16) | frame->f_width;
155 writel(cfg, dev->regs + FIMC_REG_ORGOSIZE);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300156
157 /* Select color space conversion equation (HD/SD size).*/
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300158 cfg = readl(dev->regs + FIMC_REG_CIGCTRL);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300159 if (frame->f_width >= 1280) /* HD */
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300160 cfg |= FIMC_REG_CIGCTRL_CSC_ITU601_709;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300161 else /* SD */
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300162 cfg &= ~FIMC_REG_CIGCTRL_CSC_ITU601_709;
163 writel(cfg, dev->regs + FIMC_REG_CIGCTRL);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300164
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300165}
166
167void fimc_hw_set_out_dma(struct fimc_ctx *ctx)
168{
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300169 struct fimc_dev *dev = ctx->fimc_dev;
170 struct fimc_frame *frame = &ctx->d_frame;
171 struct fimc_dma_offset *offset = &frame->dma_offset;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300172 struct fimc_fmt *fmt = frame->fmt;
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300173 u32 cfg;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300174
175 /* Set the input dma offsets. */
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300176 cfg = (offset->y_v << 16) | offset->y_h;
177 writel(cfg, dev->regs + FIMC_REG_CIOYOFF);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300178
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300179 cfg = (offset->cb_v << 16) | offset->cb_h;
180 writel(cfg, dev->regs + FIMC_REG_CIOCBOFF);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300181
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300182 cfg = (offset->cr_v << 16) | offset->cr_h;
183 writel(cfg, dev->regs + FIMC_REG_CIOCROFF);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300184
185 fimc_hw_set_out_dma_size(ctx);
186
187 /* Configure chroma components order. */
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300188 cfg = readl(dev->regs + FIMC_REG_CIOCTRL);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300189
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300190 cfg &= ~(FIMC_REG_CIOCTRL_ORDER2P_MASK |
191 FIMC_REG_CIOCTRL_ORDER422_MASK |
192 FIMC_REG_CIOCTRL_YCBCR_PLANE_MASK |
193 FIMC_REG_CIOCTRL_RGB16FMT_MASK);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300194
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300195 if (fmt->colplanes == 1)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300196 cfg |= ctx->out_order_1p;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300197 else if (fmt->colplanes == 2)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300198 cfg |= ctx->out_order_2p | FIMC_REG_CIOCTRL_YCBCR_2PLANE;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300199 else if (fmt->colplanes == 3)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300200 cfg |= FIMC_REG_CIOCTRL_YCBCR_3PLANE;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300201
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300202 if (fmt->color == FIMC_FMT_RGB565)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300203 cfg |= FIMC_REG_CIOCTRL_RGB565;
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300204 else if (fmt->color == FIMC_FMT_RGB555)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300205 cfg |= FIMC_REG_CIOCTRL_ARGB1555;
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300206 else if (fmt->color == FIMC_FMT_RGB444)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300207 cfg |= FIMC_REG_CIOCTRL_ARGB4444;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300208
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300209 writel(cfg, dev->regs + FIMC_REG_CIOCTRL);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300210}
211
212static void fimc_hw_en_autoload(struct fimc_dev *dev, int enable)
213{
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300214 u32 cfg = readl(dev->regs + FIMC_REG_ORGISIZE);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300215 if (enable)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300216 cfg |= FIMC_REG_CIREAL_ISIZE_AUTOLOAD_EN;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300217 else
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300218 cfg &= ~FIMC_REG_CIREAL_ISIZE_AUTOLOAD_EN;
219 writel(cfg, dev->regs + FIMC_REG_ORGISIZE);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300220}
221
222void fimc_hw_en_lastirq(struct fimc_dev *dev, int enable)
223{
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300224 u32 cfg = readl(dev->regs + FIMC_REG_CIOCTRL);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300225 if (enable)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300226 cfg |= FIMC_REG_CIOCTRL_LASTIRQ_ENABLE;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300227 else
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300228 cfg &= ~FIMC_REG_CIOCTRL_LASTIRQ_ENABLE;
229 writel(cfg, dev->regs + FIMC_REG_CIOCTRL);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300230}
231
Hyunwoong Kimb241c6d2010-12-28 11:27:13 -0300232void fimc_hw_set_prescaler(struct fimc_ctx *ctx)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300233{
234 struct fimc_dev *dev = ctx->fimc_dev;
235 struct fimc_scaler *sc = &ctx->scaler;
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300236 u32 cfg, shfactor;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300237
238 shfactor = 10 - (sc->hfactor + sc->vfactor);
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300239 cfg = shfactor << 28;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300240
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300241 cfg |= (sc->pre_hratio << 16) | sc->pre_vratio;
242 writel(cfg, dev->regs + FIMC_REG_CISCPRERATIO);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300243
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300244 cfg = (sc->pre_dst_width << 16) | sc->pre_dst_height;
245 writel(cfg, dev->regs + FIMC_REG_CISCPREDST);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300246}
247
Hyunwoong Kimb241c6d2010-12-28 11:27:13 -0300248static void fimc_hw_set_scaler(struct fimc_ctx *ctx)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300249{
250 struct fimc_dev *dev = ctx->fimc_dev;
251 struct fimc_scaler *sc = &ctx->scaler;
252 struct fimc_frame *src_frame = &ctx->s_frame;
253 struct fimc_frame *dst_frame = &ctx->d_frame;
Sylwester Nawrocki2c1bb622011-10-05 14:20:45 -0300254
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300255 u32 cfg = readl(dev->regs + FIMC_REG_CISCCTRL);
Sylwester Nawrocki2c1bb622011-10-05 14:20:45 -0300256
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300257 cfg &= ~(FIMC_REG_CISCCTRL_CSCR2Y_WIDE | FIMC_REG_CISCCTRL_CSCY2R_WIDE |
258 FIMC_REG_CISCCTRL_SCALEUP_H | FIMC_REG_CISCCTRL_SCALEUP_V |
259 FIMC_REG_CISCCTRL_SCALERBYPASS | FIMC_REG_CISCCTRL_ONE2ONE |
260 FIMC_REG_CISCCTRL_INRGB_FMT_MASK | FIMC_REG_CISCCTRL_OUTRGB_FMT_MASK |
261 FIMC_REG_CISCCTRL_INTERLACE | FIMC_REG_CISCCTRL_RGB_EXT);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300262
263 if (!(ctx->flags & FIMC_COLOR_RANGE_NARROW))
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300264 cfg |= (FIMC_REG_CISCCTRL_CSCR2Y_WIDE |
265 FIMC_REG_CISCCTRL_CSCY2R_WIDE);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300266
267 if (!sc->enabled)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300268 cfg |= FIMC_REG_CISCCTRL_SCALERBYPASS;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300269
270 if (sc->scaleup_h)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300271 cfg |= FIMC_REG_CISCCTRL_SCALEUP_H;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300272
273 if (sc->scaleup_v)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300274 cfg |= FIMC_REG_CISCCTRL_SCALEUP_V;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300275
276 if (sc->copy_mode)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300277 cfg |= FIMC_REG_CISCCTRL_ONE2ONE;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300278
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300279 if (ctx->in_path == FIMC_IO_DMA) {
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300280 switch (src_frame->fmt->color) {
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300281 case FIMC_FMT_RGB565:
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300282 cfg |= FIMC_REG_CISCCTRL_INRGB_FMT_RGB565;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300283 break;
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300284 case FIMC_FMT_RGB666:
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300285 cfg |= FIMC_REG_CISCCTRL_INRGB_FMT_RGB666;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300286 break;
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300287 case FIMC_FMT_RGB888:
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300288 cfg |= FIMC_REG_CISCCTRL_INRGB_FMT_RGB888;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300289 break;
290 }
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300291 }
292
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300293 if (ctx->out_path == FIMC_IO_DMA) {
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300294 u32 color = dst_frame->fmt->color;
295
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300296 if (color >= FIMC_FMT_RGB444 && color <= FIMC_FMT_RGB565)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300297 cfg |= FIMC_REG_CISCCTRL_OUTRGB_FMT_RGB565;
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300298 else if (color == FIMC_FMT_RGB666)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300299 cfg |= FIMC_REG_CISCCTRL_OUTRGB_FMT_RGB666;
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300300 else if (color == FIMC_FMT_RGB888)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300301 cfg |= FIMC_REG_CISCCTRL_OUTRGB_FMT_RGB888;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300302 } else {
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300303 cfg |= FIMC_REG_CISCCTRL_OUTRGB_FMT_RGB888;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300304
305 if (ctx->flags & FIMC_SCAN_MODE_INTERLACED)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300306 cfg |= FIMC_REG_CISCCTRL_INTERLACE;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300307 }
308
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300309 writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
Hyunwoong Kimb241c6d2010-12-28 11:27:13 -0300310}
311
312void fimc_hw_set_mainscaler(struct fimc_ctx *ctx)
313{
314 struct fimc_dev *dev = ctx->fimc_dev;
Sylwester Nawrockibb7c2762012-04-27 09:33:23 -0300315 struct fimc_variant *variant = dev->variant;
Hyunwoong Kimb241c6d2010-12-28 11:27:13 -0300316 struct fimc_scaler *sc = &ctx->scaler;
317 u32 cfg;
318
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300319 dbg("main_hratio= 0x%X main_vratio= 0x%X",
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300320 sc->main_hratio, sc->main_vratio);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300321
Hyunwoong Kimb241c6d2010-12-28 11:27:13 -0300322 fimc_hw_set_scaler(ctx);
323
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300324 cfg = readl(dev->regs + FIMC_REG_CISCCTRL);
325 cfg &= ~(FIMC_REG_CISCCTRL_MHRATIO_MASK |
326 FIMC_REG_CISCCTRL_MVRATIO_MASK);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300327
Sylwester Nawrocki70f66ea2010-12-28 11:37:55 -0300328 if (variant->has_mainscaler_ext) {
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300329 cfg |= FIMC_REG_CISCCTRL_MHRATIO_EXT(sc->main_hratio);
330 cfg |= FIMC_REG_CISCCTRL_MVRATIO_EXT(sc->main_vratio);
331 writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300332
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300333 cfg = readl(dev->regs + FIMC_REG_CIEXTEN);
Hyunwoong Kimb241c6d2010-12-28 11:27:13 -0300334
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300335 cfg &= ~(FIMC_REG_CIEXTEN_MVRATIO_EXT_MASK |
336 FIMC_REG_CIEXTEN_MHRATIO_EXT_MASK);
337 cfg |= FIMC_REG_CIEXTEN_MHRATIO_EXT(sc->main_hratio);
338 cfg |= FIMC_REG_CIEXTEN_MVRATIO_EXT(sc->main_vratio);
339 writel(cfg, dev->regs + FIMC_REG_CIEXTEN);
Sylwester Nawrocki70f66ea2010-12-28 11:37:55 -0300340 } else {
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300341 cfg |= FIMC_REG_CISCCTRL_MHRATIO(sc->main_hratio);
342 cfg |= FIMC_REG_CISCCTRL_MVRATIO(sc->main_vratio);
343 writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
Sylwester Nawrocki70f66ea2010-12-28 11:37:55 -0300344 }
Hyunwoong Kimb241c6d2010-12-28 11:27:13 -0300345}
346
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300347void fimc_hw_en_capture(struct fimc_ctx *ctx)
348{
349 struct fimc_dev *dev = ctx->fimc_dev;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300350
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300351 u32 cfg = readl(dev->regs + FIMC_REG_CIIMGCPT);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300352
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300353 if (ctx->out_path == FIMC_IO_DMA) {
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300354 /* one shot mode */
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300355 cfg |= FIMC_REG_CIIMGCPT_CPT_FREN_ENABLE |
356 FIMC_REG_CIIMGCPT_IMGCPTEN;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300357 } else {
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300358 /* Continuous frame capture mode (freerun). */
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300359 cfg &= ~(FIMC_REG_CIIMGCPT_CPT_FREN_ENABLE |
360 FIMC_REG_CIIMGCPT_CPT_FRMOD_CNT);
361 cfg |= FIMC_REG_CIIMGCPT_IMGCPTEN;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300362 }
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300363
364 if (ctx->scaler.enabled)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300365 cfg |= FIMC_REG_CIIMGCPT_IMGCPTEN_SC;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300366
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300367 cfg |= FIMC_REG_CIIMGCPT_IMGCPTEN;
368 writel(cfg, dev->regs + FIMC_REG_CIIMGCPT);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300369}
370
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300371void fimc_hw_set_effect(struct fimc_ctx *ctx)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300372{
373 struct fimc_dev *dev = ctx->fimc_dev;
374 struct fimc_effect *effect = &ctx->effect;
Sylwester Nawrockiee7160e2011-08-26 14:57:06 -0300375 u32 cfg = 0;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300376
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300377 if (effect->type != FIMC_REG_CIIMGEFF_FIN_BYPASS) {
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300378 cfg |= FIMC_REG_CIIMGEFF_IE_SC_AFTER |
379 FIMC_REG_CIIMGEFF_IE_ENABLE;
Sylwester Nawrockiee7160e2011-08-26 14:57:06 -0300380 cfg |= effect->type;
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300381 if (effect->type == FIMC_REG_CIIMGEFF_FIN_ARBITRARY)
382 cfg |= (effect->pat_cb << 13) | effect->pat_cr;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300383 }
384
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300385 writel(cfg, dev->regs + FIMC_REG_CIIMGEFF);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300386}
387
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300388void fimc_hw_set_rgb_alpha(struct fimc_ctx *ctx)
389{
390 struct fimc_dev *dev = ctx->fimc_dev;
391 struct fimc_frame *frame = &ctx->d_frame;
392 u32 cfg;
393
394 if (!(frame->fmt->flags & FMT_HAS_ALPHA))
395 return;
396
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300397 cfg = readl(dev->regs + FIMC_REG_CIOCTRL);
398 cfg &= ~FIMC_REG_CIOCTRL_ALPHA_OUT_MASK;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300399 cfg |= (frame->alpha << 4);
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300400 writel(cfg, dev->regs + FIMC_REG_CIOCTRL);
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300401}
402
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300403static void fimc_hw_set_in_dma_size(struct fimc_ctx *ctx)
404{
405 struct fimc_dev *dev = ctx->fimc_dev;
406 struct fimc_frame *frame = &ctx->s_frame;
407 u32 cfg_o = 0;
408 u32 cfg_r = 0;
409
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300410 if (FIMC_IO_LCDFIFO == ctx->out_path)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300411 cfg_r |= FIMC_REG_CIREAL_ISIZE_AUTOLOAD_EN;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300412
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300413 cfg_o |= (frame->f_height << 16) | frame->f_width;
414 cfg_r |= (frame->height << 16) | frame->width;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300415
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300416 writel(cfg_o, dev->regs + FIMC_REG_ORGISIZE);
417 writel(cfg_r, dev->regs + FIMC_REG_CIREAL_ISIZE);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300418}
419
420void fimc_hw_set_in_dma(struct fimc_ctx *ctx)
421{
422 struct fimc_dev *dev = ctx->fimc_dev;
423 struct fimc_frame *frame = &ctx->s_frame;
424 struct fimc_dma_offset *offset = &frame->dma_offset;
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300425 u32 cfg;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300426
427 /* Set the pixel offsets. */
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300428 cfg = (offset->y_v << 16) | offset->y_h;
429 writel(cfg, dev->regs + FIMC_REG_CIIYOFF);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300430
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300431 cfg = (offset->cb_v << 16) | offset->cb_h;
432 writel(cfg, dev->regs + FIMC_REG_CIICBOFF);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300433
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300434 cfg = (offset->cr_v << 16) | offset->cr_h;
435 writel(cfg, dev->regs + FIMC_REG_CIICROFF);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300436
437 /* Input original and real size. */
438 fimc_hw_set_in_dma_size(ctx);
439
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300440 /* Use DMA autoload only in FIFO mode. */
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300441 fimc_hw_en_autoload(dev, ctx->out_path == FIMC_IO_LCDFIFO);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300442
443 /* Set the input DMA to process single frame only. */
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300444 cfg = readl(dev->regs + FIMC_REG_MSCTRL);
445 cfg &= ~(FIMC_REG_MSCTRL_INFORMAT_MASK
446 | FIMC_REG_MSCTRL_IN_BURST_COUNT_MASK
447 | FIMC_REG_MSCTRL_INPUT_MASK
448 | FIMC_REG_MSCTRL_C_INT_IN_MASK
449 | FIMC_REG_MSCTRL_2P_IN_ORDER_MASK);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300450
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300451 cfg |= (FIMC_REG_MSCTRL_IN_BURST_COUNT(4)
452 | FIMC_REG_MSCTRL_INPUT_MEMORY
453 | FIMC_REG_MSCTRL_FIFO_CTRL_FULL);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300454
455 switch (frame->fmt->color) {
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300456 case FIMC_FMT_RGB565...FIMC_FMT_RGB888:
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300457 cfg |= FIMC_REG_MSCTRL_INFORMAT_RGB;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300458 break;
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300459 case FIMC_FMT_YCBCR420:
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300460 cfg |= FIMC_REG_MSCTRL_INFORMAT_YCBCR420;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300461
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300462 if (frame->fmt->colplanes == 2)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300463 cfg |= ctx->in_order_2p | FIMC_REG_MSCTRL_C_INT_IN_2PLANE;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300464 else
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300465 cfg |= FIMC_REG_MSCTRL_C_INT_IN_3PLANE;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300466
467 break;
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300468 case FIMC_FMT_YCBYCR422...FIMC_FMT_CRYCBY422:
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300469 if (frame->fmt->colplanes == 1) {
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300470 cfg |= ctx->in_order_1p
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300471 | FIMC_REG_MSCTRL_INFORMAT_YCBCR422_1P;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300472 } else {
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300473 cfg |= FIMC_REG_MSCTRL_INFORMAT_YCBCR422;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300474
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300475 if (frame->fmt->colplanes == 2)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300476 cfg |= ctx->in_order_2p
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300477 | FIMC_REG_MSCTRL_C_INT_IN_2PLANE;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300478 else
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300479 cfg |= FIMC_REG_MSCTRL_C_INT_IN_3PLANE;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300480 }
481 break;
482 default:
483 break;
484 }
485
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300486 writel(cfg, dev->regs + FIMC_REG_MSCTRL);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300487
488 /* Input/output DMA linear/tiled mode. */
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300489 cfg = readl(dev->regs + FIMC_REG_CIDMAPARAM);
490 cfg &= ~FIMC_REG_CIDMAPARAM_TILE_MASK;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300491
492 if (tiled_fmt(ctx->s_frame.fmt))
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300493 cfg |= FIMC_REG_CIDMAPARAM_R_64X32;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300494
495 if (tiled_fmt(ctx->d_frame.fmt))
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300496 cfg |= FIMC_REG_CIDMAPARAM_W_64X32;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300497
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300498 writel(cfg, dev->regs + FIMC_REG_CIDMAPARAM);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300499}
500
501
502void fimc_hw_set_input_path(struct fimc_ctx *ctx)
503{
504 struct fimc_dev *dev = ctx->fimc_dev;
505
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300506 u32 cfg = readl(dev->regs + FIMC_REG_MSCTRL);
507 cfg &= ~FIMC_REG_MSCTRL_INPUT_MASK;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300508
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300509 if (ctx->in_path == FIMC_IO_DMA)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300510 cfg |= FIMC_REG_MSCTRL_INPUT_MEMORY;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300511 else
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300512 cfg |= FIMC_REG_MSCTRL_INPUT_EXTCAM;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300513
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300514 writel(cfg, dev->regs + FIMC_REG_MSCTRL);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300515}
516
517void fimc_hw_set_output_path(struct fimc_ctx *ctx)
518{
519 struct fimc_dev *dev = ctx->fimc_dev;
520
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300521 u32 cfg = readl(dev->regs + FIMC_REG_CISCCTRL);
522 cfg &= ~FIMC_REG_CISCCTRL_LCDPATHEN_FIFO;
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300523 if (ctx->out_path == FIMC_IO_LCDFIFO)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300524 cfg |= FIMC_REG_CISCCTRL_LCDPATHEN_FIFO;
525 writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300526}
527
528void fimc_hw_set_input_addr(struct fimc_dev *dev, struct fimc_addr *paddr)
529{
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300530 u32 cfg = readl(dev->regs + FIMC_REG_CIREAL_ISIZE);
531 cfg |= FIMC_REG_CIREAL_ISIZE_ADDR_CH_DIS;
532 writel(cfg, dev->regs + FIMC_REG_CIREAL_ISIZE);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300533
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300534 writel(paddr->y, dev->regs + FIMC_REG_CIIYSA(0));
535 writel(paddr->cb, dev->regs + FIMC_REG_CIICBSA(0));
536 writel(paddr->cr, dev->regs + FIMC_REG_CIICRSA(0));
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300537
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300538 cfg &= ~FIMC_REG_CIREAL_ISIZE_ADDR_CH_DIS;
539 writel(cfg, dev->regs + FIMC_REG_CIREAL_ISIZE);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300540}
541
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300542void fimc_hw_set_output_addr(struct fimc_dev *dev,
543 struct fimc_addr *paddr, int index)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300544{
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300545 int i = (index == -1) ? 0 : index;
546 do {
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300547 writel(paddr->y, dev->regs + FIMC_REG_CIOYSA(i));
548 writel(paddr->cb, dev->regs + FIMC_REG_CIOCBSA(i));
549 writel(paddr->cr, dev->regs + FIMC_REG_CIOCRSA(i));
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300550 dbg("dst_buf[%d]: 0x%X, cb: 0x%X, cr: 0x%X",
551 i, paddr->y, paddr->cb, paddr->cr);
552 } while (index == -1 && ++i < FIMC_MAX_OUT_BUFS);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300553}
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300554
555int fimc_hw_set_camera_polarity(struct fimc_dev *fimc,
Sylwester Nawrockidf7e09a2010-12-27 14:42:15 -0300556 struct s5p_fimc_isp_info *cam)
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300557{
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300558 u32 cfg = readl(fimc->regs + FIMC_REG_CIGCTRL);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300559
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300560 cfg &= ~(FIMC_REG_CIGCTRL_INVPOLPCLK | FIMC_REG_CIGCTRL_INVPOLVSYNC |
561 FIMC_REG_CIGCTRL_INVPOLHREF | FIMC_REG_CIGCTRL_INVPOLHSYNC |
562 FIMC_REG_CIGCTRL_INVPOLFIELD);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300563
Sylwester Nawrocki12ecf562011-09-19 12:38:35 -0300564 if (cam->flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300565 cfg |= FIMC_REG_CIGCTRL_INVPOLPCLK;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300566
Sylwester Nawrocki12ecf562011-09-19 12:38:35 -0300567 if (cam->flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300568 cfg |= FIMC_REG_CIGCTRL_INVPOLVSYNC;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300569
Sylwester Nawrocki12ecf562011-09-19 12:38:35 -0300570 if (cam->flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300571 cfg |= FIMC_REG_CIGCTRL_INVPOLHREF;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300572
Sylwester Nawrocki12ecf562011-09-19 12:38:35 -0300573 if (cam->flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300574 cfg |= FIMC_REG_CIGCTRL_INVPOLHSYNC;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300575
Sylwester Nawrocki12ecf562011-09-19 12:38:35 -0300576 if (cam->flags & V4L2_MBUS_FIELD_EVEN_LOW)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300577 cfg |= FIMC_REG_CIGCTRL_INVPOLFIELD;
Sylwester Nawrocki12ecf562011-09-19 12:38:35 -0300578
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300579 writel(cfg, fimc->regs + FIMC_REG_CIGCTRL);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300580
581 return 0;
582}
583
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300584struct mbus_pixfmt_desc {
585 u32 pixelcode;
586 u32 cisrcfmt;
587 u16 bus_width;
588};
589
590static const struct mbus_pixfmt_desc pix_desc[] = {
591 { V4L2_MBUS_FMT_YUYV8_2X8, FIMC_REG_CISRCFMT_ORDER422_YCBYCR, 8 },
592 { V4L2_MBUS_FMT_YVYU8_2X8, FIMC_REG_CISRCFMT_ORDER422_YCRYCB, 8 },
593 { V4L2_MBUS_FMT_VYUY8_2X8, FIMC_REG_CISRCFMT_ORDER422_CRYCBY, 8 },
594 { V4L2_MBUS_FMT_UYVY8_2X8, FIMC_REG_CISRCFMT_ORDER422_CBYCRY, 8 },
595};
596
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300597int fimc_hw_set_camera_source(struct fimc_dev *fimc,
Sylwester Nawrockidf7e09a2010-12-27 14:42:15 -0300598 struct s5p_fimc_isp_info *cam)
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300599{
600 struct fimc_frame *f = &fimc->vid_cap.ctx->s_frame;
601 u32 cfg = 0;
Sylwester Nawrocki3d0ce7e2010-12-27 15:02:16 -0300602 u32 bus_width;
603 int i;
604
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300605 if (cam->bus_type == FIMC_ITU_601 || cam->bus_type == FIMC_ITU_656) {
Sylwester Nawrocki3d0ce7e2010-12-27 15:02:16 -0300606 for (i = 0; i < ARRAY_SIZE(pix_desc); i++) {
Sylwester Nawrocki237e0262011-08-24 20:35:30 -0300607 if (fimc->vid_cap.mf.code == pix_desc[i].pixelcode) {
Sylwester Nawrocki3d0ce7e2010-12-27 15:02:16 -0300608 cfg = pix_desc[i].cisrcfmt;
609 bus_width = pix_desc[i].bus_width;
610 break;
611 }
612 }
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300613
Sylwester Nawrocki3d0ce7e2010-12-27 15:02:16 -0300614 if (i == ARRAY_SIZE(pix_desc)) {
Sylwester Nawrocki31d34d92012-07-26 07:15:42 -0300615 v4l2_err(&fimc->vid_cap.vfd,
Sylwester Nawrocki3d0ce7e2010-12-27 15:02:16 -0300616 "Camera color format not supported: %d\n",
Sylwester Nawrocki237e0262011-08-24 20:35:30 -0300617 fimc->vid_cap.mf.code);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300618 return -EINVAL;
619 }
620
621 if (cam->bus_type == FIMC_ITU_601) {
Sylwester Nawrocki3d0ce7e2010-12-27 15:02:16 -0300622 if (bus_width == 8)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300623 cfg |= FIMC_REG_CISRCFMT_ITU601_8BIT;
Sylwester Nawrocki3d0ce7e2010-12-27 15:02:16 -0300624 else if (bus_width == 16)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300625 cfg |= FIMC_REG_CISRCFMT_ITU601_16BIT;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300626 } /* else defaults to ITU-R BT.656 8-bit */
Sylwester Nawrockiee7160e2011-08-26 14:57:06 -0300627 } else if (cam->bus_type == FIMC_MIPI_CSI2) {
Sylwester Nawrocki14783d22012-09-24 11:08:45 -0300628 if (fimc_fmt_is_user_defined(f->fmt->color))
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300629 cfg |= FIMC_REG_CISRCFMT_ITU601_8BIT;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300630 }
631
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300632 cfg |= (f->o_width << 16) | f->o_height;
633 writel(cfg, fimc->regs + FIMC_REG_CISRCFMT);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300634 return 0;
635}
636
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300637void fimc_hw_set_camera_offset(struct fimc_dev *fimc, struct fimc_frame *f)
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300638{
639 u32 hoff2, voff2;
640
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300641 u32 cfg = readl(fimc->regs + FIMC_REG_CIWDOFST);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300642
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300643 cfg &= ~(FIMC_REG_CIWDOFST_HOROFF_MASK | FIMC_REG_CIWDOFST_VEROFF_MASK);
644 cfg |= FIMC_REG_CIWDOFST_OFF_EN |
645 (f->offs_h << 16) | f->offs_v;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300646
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300647 writel(cfg, fimc->regs + FIMC_REG_CIWDOFST);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300648
649 /* See CIWDOFSTn register description in the datasheet for details. */
650 hoff2 = f->o_width - f->width - f->offs_h;
651 voff2 = f->o_height - f->height - f->offs_v;
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300652 cfg = (hoff2 << 16) | voff2;
653 writel(cfg, fimc->regs + FIMC_REG_CIWDOFST2);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300654}
655
656int fimc_hw_set_camera_type(struct fimc_dev *fimc,
Sylwester Nawrockidf7e09a2010-12-27 14:42:15 -0300657 struct s5p_fimc_isp_info *cam)
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300658{
659 u32 cfg, tmp;
660 struct fimc_vid_cap *vid_cap = &fimc->vid_cap;
Sylwester Nawrocki20676a42012-03-21 06:21:30 -0300661 u32 csis_data_alignment = 32;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300662
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300663 cfg = readl(fimc->regs + FIMC_REG_CIGCTRL);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300664
665 /* Select ITU B interface, disable Writeback path and test pattern. */
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300666 cfg &= ~(FIMC_REG_CIGCTRL_TESTPAT_MASK | FIMC_REG_CIGCTRL_SELCAM_ITU_A |
667 FIMC_REG_CIGCTRL_SELCAM_MIPI | FIMC_REG_CIGCTRL_CAMIF_SELWB |
668 FIMC_REG_CIGCTRL_SELCAM_MIPI_A | FIMC_REG_CIGCTRL_CAM_JPEG);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300669
Sylwester Nawrocki31ce54f2012-07-24 12:06:26 -0300670 switch (cam->bus_type) {
671 case FIMC_MIPI_CSI2:
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300672 cfg |= FIMC_REG_CIGCTRL_SELCAM_MIPI;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300673
674 if (cam->mux_id == 0)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300675 cfg |= FIMC_REG_CIGCTRL_SELCAM_MIPI_A;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300676
677 /* TODO: add remaining supported formats. */
Sylwester Nawrockiee7160e2011-08-26 14:57:06 -0300678 switch (vid_cap->mf.code) {
679 case V4L2_MBUS_FMT_VYUY8_2X8:
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300680 tmp = FIMC_REG_CSIIMGFMT_YCBCR422_8BIT;
Sylwester Nawrockiee7160e2011-08-26 14:57:06 -0300681 break;
682 case V4L2_MBUS_FMT_JPEG_1X8:
Sylwester Nawrocki14783d22012-09-24 11:08:45 -0300683 case V4L2_MBUS_FMT_S5C_UYVY_JPEG_1X8:
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300684 tmp = FIMC_REG_CSIIMGFMT_USER(1);
685 cfg |= FIMC_REG_CIGCTRL_CAM_JPEG;
Sylwester Nawrockiee7160e2011-08-26 14:57:06 -0300686 break;
687 default:
Sylwester Nawrocki31d34d92012-07-26 07:15:42 -0300688 v4l2_err(&vid_cap->vfd,
Sachin Kamata516d082012-06-12 03:12:26 -0300689 "Not supported camera pixel format: %#x\n",
Sylwester Nawrocki237e0262011-08-24 20:35:30 -0300690 vid_cap->mf.code);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300691 return -EINVAL;
692 }
Sylwester Nawrocki20676a42012-03-21 06:21:30 -0300693 tmp |= (csis_data_alignment == 32) << 8;
Sylwester Nawrockie0eec9a2011-02-21 12:09:01 -0300694
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300695 writel(tmp, fimc->regs + FIMC_REG_CSIIMGFMT);
Sylwester Nawrocki31ce54f2012-07-24 12:06:26 -0300696 break;
697 case FIMC_ITU_601...FIMC_ITU_656:
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300698 if (cam->mux_id == 0) /* ITU-A, ITU-B: 0, 1 */
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300699 cfg |= FIMC_REG_CIGCTRL_SELCAM_ITU_A;
Sylwester Nawrocki31ce54f2012-07-24 12:06:26 -0300700 break;
701 case FIMC_LCD_WB:
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300702 cfg |= FIMC_REG_CIGCTRL_CAMIF_SELWB;
Sylwester Nawrocki31ce54f2012-07-24 12:06:26 -0300703 break;
704 default:
Sylwester Nawrocki31d34d92012-07-26 07:15:42 -0300705 v4l2_err(&vid_cap->vfd, "Invalid camera bus type selected\n");
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300706 return -EINVAL;
707 }
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300708 writel(cfg, fimc->regs + FIMC_REG_CIGCTRL);
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300709
710 return 0;
711}
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300712
713void fimc_hw_clear_irq(struct fimc_dev *dev)
714{
715 u32 cfg = readl(dev->regs + FIMC_REG_CIGCTRL);
716 cfg |= FIMC_REG_CIGCTRL_IRQ_CLR;
717 writel(cfg, dev->regs + FIMC_REG_CIGCTRL);
718}
719
720void fimc_hw_enable_scaler(struct fimc_dev *dev, bool on)
721{
722 u32 cfg = readl(dev->regs + FIMC_REG_CISCCTRL);
723 if (on)
724 cfg |= FIMC_REG_CISCCTRL_SCALERSTART;
725 else
726 cfg &= ~FIMC_REG_CISCCTRL_SCALERSTART;
727 writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
728}
729
730void fimc_hw_activate_input_dma(struct fimc_dev *dev, bool on)
731{
732 u32 cfg = readl(dev->regs + FIMC_REG_MSCTRL);
733 if (on)
734 cfg |= FIMC_REG_MSCTRL_ENVID;
735 else
736 cfg &= ~FIMC_REG_MSCTRL_ENVID;
737 writel(cfg, dev->regs + FIMC_REG_MSCTRL);
738}
739
740void fimc_hw_dis_capture(struct fimc_dev *dev)
741{
742 u32 cfg = readl(dev->regs + FIMC_REG_CIIMGCPT);
743 cfg &= ~(FIMC_REG_CIIMGCPT_IMGCPTEN | FIMC_REG_CIIMGCPT_IMGCPTEN_SC);
744 writel(cfg, dev->regs + FIMC_REG_CIIMGCPT);
745}
746
747/* Return an index to the buffer actually being written. */
Sylwester Nawrocki14783d22012-09-24 11:08:45 -0300748s32 fimc_hw_get_frame_index(struct fimc_dev *dev)
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300749{
Sylwester Nawrocki14783d22012-09-24 11:08:45 -0300750 s32 reg;
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300751
752 if (dev->variant->has_cistatus2) {
Sylwester Nawrocki14783d22012-09-24 11:08:45 -0300753 reg = readl(dev->regs + FIMC_REG_CISTATUS2) & 0x3f;
754 return reg - 1;
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300755 }
756
757 reg = readl(dev->regs + FIMC_REG_CISTATUS);
758
759 return (reg & FIMC_REG_CISTATUS_FRAMECNT_MASK) >>
760 FIMC_REG_CISTATUS_FRAMECNT_SHIFT;
761}
762
Sylwester Nawrocki14783d22012-09-24 11:08:45 -0300763/* Return an index to the buffer being written previously. */
764s32 fimc_hw_get_prev_frame_index(struct fimc_dev *dev)
765{
766 s32 reg;
767
768 if (!dev->variant->has_cistatus2)
769 return -1;
770
771 reg = readl(dev->regs + FIMC_REG_CISTATUS2);
772 return ((reg >> 7) & 0x3f) - 1;
773}
774
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300775/* Locking: the caller holds fimc->slock */
776void fimc_activate_capture(struct fimc_ctx *ctx)
777{
778 fimc_hw_enable_scaler(ctx->fimc_dev, ctx->scaler.enabled);
779 fimc_hw_en_capture(ctx);
780}
781
782void fimc_deactivate_capture(struct fimc_dev *fimc)
783{
784 fimc_hw_en_lastirq(fimc, true);
785 fimc_hw_dis_capture(fimc);
786 fimc_hw_enable_scaler(fimc, false);
787 fimc_hw_en_lastirq(fimc, false);
788}