blob: 9c62951c3e26b0e4b7627af638cfb7d2137ba964 [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
2 * Libata driver for the highpoint 37x and 30x UDMA66 ATA controllers.
3 *
4 * This driver is heavily based upon:
5 *
6 * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
7 *
8 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
9 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
10 * Portions Copyright (C) 2003 Red Hat Inc
Sergei Shtylyov8e834c22010-12-25 22:44:01 +030011 * Portions Copyright (C) 2005-2010 MontaVista Software, Inc.
Jeff Garzik669a5db2006-08-29 18:12:40 -040012 *
13 * TODO
Sergei Shtylyovd44a65f2007-08-10 20:58:46 +040014 * Look into engine reset on timeout errors. Should not be required.
Jeff Garzik669a5db2006-08-29 18:12:40 -040015 */
16
17#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/blkdev.h>
22#include <linux/delay.h>
23#include <scsi/scsi_host.h>
24#include <linux/libata.h>
25
26#define DRV_NAME "pata_hpt37x"
Sergei Shtylyov8e834c22010-12-25 22:44:01 +030027#define DRV_VERSION "0.6.16"
Jeff Garzik669a5db2006-08-29 18:12:40 -040028
29struct hpt_clock {
30 u8 xfer_speed;
31 u32 timing;
32};
33
34struct hpt_chip {
35 const char *name;
36 unsigned int base;
37 struct hpt_clock const *clocks[4];
38};
39
40/* key for bus clock timings
41 * bit
Sergei Shtylyovfd5e62e2009-12-07 23:38:11 +040042 * 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
43 * cycles = value + 1
44 * 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
45 * cycles = value + 1
46 * 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040047 * register access.
Sergei Shtylyovfd5e62e2009-12-07 23:38:11 +040048 * 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040049 * register access.
Sergei Shtylyovfd5e62e2009-12-07 23:38:11 +040050 * 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
51 * 21 CLK frequency for UDMA: 0=ATA clock, 1=dual ATA clock.
52 * 22:24 pre_high_time. Time to initialize 1st cycle for PIO and MW DMA xfer.
53 * 25:27 cmd_pre_high_time. Time to initialize 1st PIO cycle for task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040054 * register access.
Sergei Shtylyovfd5e62e2009-12-07 23:38:11 +040055 * 28 UDMA enable.
56 * 29 DMA enable.
57 * 30 PIO_MST enable. If set, the chip is in bus master mode during
58 * PIO xfer.
59 * 31 FIFO enable. Only for PIO.
Jeff Garzik669a5db2006-08-29 18:12:40 -040060 */
61
Alan Coxfcc2f692007-03-08 23:28:52 +000062static struct hpt_clock hpt37x_timings_33[] = {
63 { XFER_UDMA_6, 0x12446231 }, /* 0x12646231 ?? */
64 { XFER_UDMA_5, 0x12446231 },
65 { XFER_UDMA_4, 0x12446231 },
66 { XFER_UDMA_3, 0x126c6231 },
67 { XFER_UDMA_2, 0x12486231 },
68 { XFER_UDMA_1, 0x124c6233 },
69 { XFER_UDMA_0, 0x12506297 },
Jeff Garzik669a5db2006-08-29 18:12:40 -040070
Alan Coxfcc2f692007-03-08 23:28:52 +000071 { XFER_MW_DMA_2, 0x22406c31 },
72 { XFER_MW_DMA_1, 0x22406c33 },
73 { XFER_MW_DMA_0, 0x22406c97 },
Jeff Garzik669a5db2006-08-29 18:12:40 -040074
Alan Coxfcc2f692007-03-08 23:28:52 +000075 { XFER_PIO_4, 0x06414e31 },
76 { XFER_PIO_3, 0x06414e42 },
77 { XFER_PIO_2, 0x06414e53 },
78 { XFER_PIO_1, 0x06814e93 },
79 { XFER_PIO_0, 0x06814ea7 }
Jeff Garzik669a5db2006-08-29 18:12:40 -040080};
81
Alan Coxfcc2f692007-03-08 23:28:52 +000082static struct hpt_clock hpt37x_timings_50[] = {
83 { XFER_UDMA_6, 0x12848242 },
84 { XFER_UDMA_5, 0x12848242 },
85 { XFER_UDMA_4, 0x12ac8242 },
86 { XFER_UDMA_3, 0x128c8242 },
87 { XFER_UDMA_2, 0x120c8242 },
88 { XFER_UDMA_1, 0x12148254 },
89 { XFER_UDMA_0, 0x121882ea },
Jeff Garzik669a5db2006-08-29 18:12:40 -040090
Alan Coxfcc2f692007-03-08 23:28:52 +000091 { XFER_MW_DMA_2, 0x22808242 },
92 { XFER_MW_DMA_1, 0x22808254 },
93 { XFER_MW_DMA_0, 0x228082ea },
Jeff Garzik669a5db2006-08-29 18:12:40 -040094
Alan Coxfcc2f692007-03-08 23:28:52 +000095 { XFER_PIO_4, 0x0a81f442 },
96 { XFER_PIO_3, 0x0a81f443 },
97 { XFER_PIO_2, 0x0a81f454 },
98 { XFER_PIO_1, 0x0ac1f465 },
99 { XFER_PIO_0, 0x0ac1f48a }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400100};
101
Alan Coxfcc2f692007-03-08 23:28:52 +0000102static struct hpt_clock hpt37x_timings_66[] = {
103 { XFER_UDMA_6, 0x1c869c62 },
104 { XFER_UDMA_5, 0x1cae9c62 }, /* 0x1c8a9c62 */
105 { XFER_UDMA_4, 0x1c8a9c62 },
106 { XFER_UDMA_3, 0x1c8e9c62 },
107 { XFER_UDMA_2, 0x1c929c62 },
108 { XFER_UDMA_1, 0x1c9a9c62 },
109 { XFER_UDMA_0, 0x1c829c62 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400110
Alan Coxfcc2f692007-03-08 23:28:52 +0000111 { XFER_MW_DMA_2, 0x2c829c62 },
112 { XFER_MW_DMA_1, 0x2c829c66 },
113 { XFER_MW_DMA_0, 0x2c829d2e },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400114
Alan Coxfcc2f692007-03-08 23:28:52 +0000115 { XFER_PIO_4, 0x0c829c62 },
116 { XFER_PIO_3, 0x0c829c84 },
117 { XFER_PIO_2, 0x0c829ca6 },
118 { XFER_PIO_1, 0x0d029d26 },
119 { XFER_PIO_0, 0x0d029d5e }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400120};
121
Jeff Garzik669a5db2006-08-29 18:12:40 -0400122
123static const struct hpt_chip hpt370 = {
124 "HPT370",
125 48,
126 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000127 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400128 NULL,
129 NULL,
Alan Coxa4734462007-04-26 00:19:25 -0700130 NULL
Jeff Garzik669a5db2006-08-29 18:12:40 -0400131 }
132};
133
134static const struct hpt_chip hpt370a = {
135 "HPT370A",
136 48,
137 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000138 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400139 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000140 hpt37x_timings_50,
Alan Coxa4734462007-04-26 00:19:25 -0700141 NULL
Jeff Garzik669a5db2006-08-29 18:12:40 -0400142 }
143};
144
145static const struct hpt_chip hpt372 = {
146 "HPT372",
147 55,
148 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000149 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400150 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000151 hpt37x_timings_50,
152 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400153 }
154};
155
156static const struct hpt_chip hpt302 = {
157 "HPT302",
158 66,
159 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000160 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400161 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000162 hpt37x_timings_50,
163 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400164 }
165};
166
167static const struct hpt_chip hpt371 = {
168 "HPT371",
169 66,
170 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000171 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400172 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000173 hpt37x_timings_50,
174 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400175 }
176};
177
178static const struct hpt_chip hpt372a = {
179 "HPT372A",
180 66,
181 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000182 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400183 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000184 hpt37x_timings_50,
185 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400186 }
187};
188
189static const struct hpt_chip hpt374 = {
190 "HPT374",
191 48,
192 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000193 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400194 NULL,
195 NULL,
196 NULL
197 }
198};
199
200/**
201 * hpt37x_find_mode - reset the hpt37x bus
202 * @ap: ATA port
203 * @speed: transfer mode
204 *
205 * Return the 32bit register programming information for this channel
206 * that matches the speed provided.
207 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400208
Jeff Garzik669a5db2006-08-29 18:12:40 -0400209static u32 hpt37x_find_mode(struct ata_port *ap, int speed)
210{
211 struct hpt_clock *clocks = ap->host->private_data;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400212
Jeff Garzik669a5db2006-08-29 18:12:40 -0400213 while(clocks->xfer_speed) {
214 if (clocks->xfer_speed == speed)
215 return clocks->timing;
216 clocks++;
217 }
218 BUG();
219 return 0xffffffffU; /* silence compiler warning */
220}
221
222static int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr, const char *list[])
223{
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900224 unsigned char model_num[ATA_ID_PROD_LEN + 1];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400225 int i = 0;
226
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900227 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400228
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900229 while (list[i] != NULL) {
230 if (!strcmp(list[i], model_num)) {
Jeff Garzik85cd7252006-08-31 00:03:49 -0400231 printk(KERN_WARNING DRV_NAME ": %s is not supported for %s.\n",
Jeff Garzik669a5db2006-08-29 18:12:40 -0400232 modestr, list[i]);
233 return 1;
234 }
235 i++;
236 }
237 return 0;
238}
239
240static const char *bad_ata33[] = {
241 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
242 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
243 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
244 "Maxtor 90510D4",
245 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
246 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
247 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
248 NULL
249};
250
251static const char *bad_ata100_5[] = {
252 "IBM-DTLA-307075",
253 "IBM-DTLA-307060",
254 "IBM-DTLA-307045",
255 "IBM-DTLA-307030",
256 "IBM-DTLA-307020",
257 "IBM-DTLA-307015",
258 "IBM-DTLA-305040",
259 "IBM-DTLA-305030",
260 "IBM-DTLA-305020",
261 "IC35L010AVER07-0",
262 "IC35L020AVER07-0",
263 "IC35L030AVER07-0",
264 "IC35L040AVER07-0",
265 "IC35L060AVER07-0",
266 "WDC AC310200R",
267 NULL
268};
269
270/**
271 * hpt370_filter - mode selection filter
Jeff Garzik669a5db2006-08-29 18:12:40 -0400272 * @adev: ATA device
273 *
274 * Block UDMA on devices that cause trouble with this controller.
275 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400276
Alan Coxa76b62c2007-03-09 09:34:07 -0500277static unsigned long hpt370_filter(struct ata_device *adev, unsigned long mask)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400278{
Alan6929da42007-01-05 16:37:01 -0800279 if (adev->class == ATA_DEV_ATA) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400280 if (hpt_dma_blacklisted(adev, "UDMA", bad_ata33))
281 mask &= ~ATA_MASK_UDMA;
282 if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
Alan Cox6ddd6862008-02-26 13:35:54 -0800283 mask &= ~(0xE0 << ATA_SHIFT_UDMA);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400284 }
Tejun Heoc7087652010-05-10 21:41:34 +0200285 return mask;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400286}
287
288/**
289 * hpt370a_filter - mode selection filter
Jeff Garzik669a5db2006-08-29 18:12:40 -0400290 * @adev: ATA device
291 *
292 * Block UDMA on devices that cause trouble with this controller.
293 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400294
Alan Coxa76b62c2007-03-09 09:34:07 -0500295static unsigned long hpt370a_filter(struct ata_device *adev, unsigned long mask)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400296{
Alan Cox73946f92007-11-05 22:53:38 +0000297 if (adev->class == ATA_DEV_ATA) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400298 if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
Alan Cox6ddd6862008-02-26 13:35:54 -0800299 mask &= ~(0xE0 << ATA_SHIFT_UDMA);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400300 }
Tejun Heoc7087652010-05-10 21:41:34 +0200301 return mask;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400302}
Jeff Garzik85cd7252006-08-31 00:03:49 -0400303
Jeff Garzik669a5db2006-08-29 18:12:40 -0400304/**
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300305 * hpt372_filter - mode selection filter
306 * @adev: ATA device
307 * @mask: mode mask
308 *
309 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
310 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
311 */
312static unsigned long hpt372_filter(struct ata_device *adev, unsigned long mask)
313{
314 if (ata_id_is_sata(adev->id))
315 mask &= ~((0xE << ATA_SHIFT_UDMA) | ATA_MASK_MWDMA);
316
317 return mask;
318}
319
320/**
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100321 * hpt37x_cable_detect - Detect the cable type
322 * @ap: ATA port to detect on
Jeff Garzik669a5db2006-08-29 18:12:40 -0400323 *
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100324 * Return the cable type attached to this port
Jeff Garzik669a5db2006-08-29 18:12:40 -0400325 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400326
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100327static int hpt37x_cable_detect(struct ata_port *ap)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400328{
Jeff Garzik669a5db2006-08-29 18:12:40 -0400329 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100330 u8 scr2, ata66;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500331
Jeff Garzik669a5db2006-08-29 18:12:40 -0400332 pci_read_config_byte(pdev, 0x5B, &scr2);
333 pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
Bartlomiej Zolnierkiewicz10a9c962009-11-19 20:31:31 +0100334
335 udelay(10); /* debounce */
336
Jeff Garzik669a5db2006-08-29 18:12:40 -0400337 /* Cable register now active */
338 pci_read_config_byte(pdev, 0x5A, &ata66);
339 /* Restore state */
340 pci_write_config_byte(pdev, 0x5B, scr2);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400341
Alan Cox22d5c762007-11-19 14:39:13 +0000342 if (ata66 & (2 >> ap->port_no))
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100343 return ATA_CBL_PATA40;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400344 else
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100345 return ATA_CBL_PATA80;
346}
347
348/**
349 * hpt374_fn1_cable_detect - Detect the cable type
350 * @ap: ATA port to detect on
351 *
352 * Return the cable type attached to this port
353 */
354
355static int hpt374_fn1_cable_detect(struct ata_port *ap)
356{
357 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
358 unsigned int mcrbase = 0x50 + 4 * ap->port_no;
359 u16 mcr3;
360 u8 ata66;
361
362 /* Do the extra channel work */
363 pci_read_config_word(pdev, mcrbase + 2, &mcr3);
364 /* Set bit 15 of 0x52 to enable TCBLID as input */
365 pci_write_config_word(pdev, mcrbase + 2, mcr3 | 0x8000);
366 pci_read_config_byte(pdev, 0x5A, &ata66);
367 /* Reset TCBLID/FCBLID to output */
368 pci_write_config_word(pdev, mcrbase + 2, mcr3);
369
370 if (ata66 & (2 >> ap->port_no))
371 return ATA_CBL_PATA40;
372 else
373 return ATA_CBL_PATA80;
374}
375
376/**
377 * hpt37x_pre_reset - reset the hpt37x bus
378 * @link: ATA link to reset
379 * @deadline: deadline jiffies for the operation
380 *
Bartlomiej Zolnierkiewiczab81a502009-11-19 19:12:24 +0100381 * Perform the initial reset handling for the HPT37x.
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100382 */
383
384static int hpt37x_pre_reset(struct ata_link *link, unsigned long deadline)
385{
386 struct ata_port *ap = link->ap;
387 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
388 static const struct pci_bits hpt37x_enable_bits[] = {
389 { 0x50, 1, 0x04, 0x04 },
390 { 0x54, 1, 0x04, 0x04 }
391 };
392 if (!pci_test_config_bits(pdev, &hpt37x_enable_bits[ap->port_no]))
393 return -ENOENT;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400394
395 /* Reset the state machine */
Alan Coxfcc2f692007-03-08 23:28:52 +0000396 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400397 udelay(100);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400398
Tejun Heo9363c382008-04-07 22:47:16 +0900399 return ata_sff_prereset(link, deadline);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400400}
401
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400402static void hpt370_set_mode(struct ata_port *ap, struct ata_device *adev,
403 u8 mode)
404{
405 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
406 u32 addr1, addr2;
407 u32 reg, timing, mask;
408 u8 fast;
409
410 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
411 addr2 = 0x51 + 4 * ap->port_no;
412
413 /* Fast interrupt prediction disable, hold off interrupt disable */
414 pci_read_config_byte(pdev, addr2, &fast);
415 fast &= ~0x02;
416 fast |= 0x01;
417 pci_write_config_byte(pdev, addr2, fast);
418
419 /* Determine timing mask and find matching mode entry */
420 if (mode < XFER_MW_DMA_0)
421 mask = 0xcfc3ffff;
422 else if (mode < XFER_UDMA_0)
423 mask = 0x31c001ff;
424 else
425 mask = 0x303c0000;
426
427 timing = hpt37x_find_mode(ap, mode);
428
429 pci_read_config_dword(pdev, addr1, &reg);
430 reg = (reg & ~mask) | (timing & mask);
431 pci_write_config_dword(pdev, addr1, reg);
432}
Jeff Garzik669a5db2006-08-29 18:12:40 -0400433/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400434 * hpt370_set_piomode - PIO setup
435 * @ap: ATA interface
436 * @adev: device on the interface
437 *
Jeff Garzik85cd7252006-08-31 00:03:49 -0400438 * Perform PIO mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400439 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400440
Jeff Garzik669a5db2006-08-29 18:12:40 -0400441static void hpt370_set_piomode(struct ata_port *ap, struct ata_device *adev)
442{
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400443 hpt370_set_mode(ap, adev, adev->pio_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400444}
445
446/**
447 * hpt370_set_dmamode - DMA timing setup
448 * @ap: ATA interface
449 * @adev: Device being configured
450 *
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400451 * Set up the channel for MWDMA or UDMA modes.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400452 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400453
Jeff Garzik669a5db2006-08-29 18:12:40 -0400454static void hpt370_set_dmamode(struct ata_port *ap, struct ata_device *adev)
455{
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400456 hpt370_set_mode(ap, adev, adev->dma_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400457}
458
459/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400460 * hpt370_bmdma_end - DMA engine stop
461 * @qc: ATA command
462 *
463 * Work around the HPT370 DMA engine.
464 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400465
Jeff Garzik669a5db2006-08-29 18:12:40 -0400466static void hpt370_bmdma_stop(struct ata_queued_cmd *qc)
467{
468 struct ata_port *ap = qc->ap;
469 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900470 void __iomem *bmdma = ap->ioaddr.bmdma_addr;
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400471 u8 dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
472 u8 dma_cmd;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400473
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400474 if (dma_stat & ATA_DMA_ACTIVE) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400475 udelay(20);
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400476 dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400477 }
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400478 if (dma_stat & ATA_DMA_ACTIVE) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400479 /* Clear the engine */
480 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
481 udelay(10);
482 /* Stop DMA */
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400483 dma_cmd = ioread8(bmdma + ATA_DMA_CMD);
484 iowrite8(dma_cmd & ~ATA_DMA_START, bmdma + ATA_DMA_CMD);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400485 /* Clear Error */
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400486 dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
487 iowrite8(dma_stat | ATA_DMA_INTR | ATA_DMA_ERR,
488 bmdma + ATA_DMA_STATUS);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400489 /* Clear the engine */
490 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
491 udelay(10);
492 }
493 ata_bmdma_stop(qc);
494}
495
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400496static void hpt372_set_mode(struct ata_port *ap, struct ata_device *adev,
497 u8 mode)
498{
499 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
500 u32 addr1, addr2;
501 u32 reg, timing, mask;
502 u8 fast;
503
504 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
505 addr2 = 0x51 + 4 * ap->port_no;
506
507 /* Fast interrupt prediction disable, hold off interrupt disable */
508 pci_read_config_byte(pdev, addr2, &fast);
509 fast &= ~0x07;
510 pci_write_config_byte(pdev, addr2, fast);
511
512 /* Determine timing mask and find matching mode entry */
513 if (mode < XFER_MW_DMA_0)
514 mask = 0xcfc3ffff;
515 else if (mode < XFER_UDMA_0)
516 mask = 0x31c001ff;
517 else
518 mask = 0x303c0000;
519
520 timing = hpt37x_find_mode(ap, mode);
521
522 pci_read_config_dword(pdev, addr1, &reg);
523 reg = (reg & ~mask) | (timing & mask);
524 pci_write_config_dword(pdev, addr1, reg);
525}
526
Jeff Garzik669a5db2006-08-29 18:12:40 -0400527/**
528 * hpt372_set_piomode - PIO setup
529 * @ap: ATA interface
530 * @adev: device on the interface
531 *
Jeff Garzik85cd7252006-08-31 00:03:49 -0400532 * Perform PIO mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400533 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400534
Jeff Garzik669a5db2006-08-29 18:12:40 -0400535static void hpt372_set_piomode(struct ata_port *ap, struct ata_device *adev)
536{
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400537 hpt372_set_mode(ap, adev, adev->pio_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400538}
539
540/**
541 * hpt372_set_dmamode - DMA timing setup
542 * @ap: ATA interface
543 * @adev: Device being configured
544 *
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400545 * Set up the channel for MWDMA or UDMA modes.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400546 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400547
Jeff Garzik669a5db2006-08-29 18:12:40 -0400548static void hpt372_set_dmamode(struct ata_port *ap, struct ata_device *adev)
549{
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400550 hpt372_set_mode(ap, adev, adev->dma_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400551}
552
553/**
554 * hpt37x_bmdma_end - DMA engine stop
555 * @qc: ATA command
556 *
557 * Clean up after the HPT372 and later DMA engine
558 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400559
Jeff Garzik669a5db2006-08-29 18:12:40 -0400560static void hpt37x_bmdma_stop(struct ata_queued_cmd *qc)
561{
562 struct ata_port *ap = qc->ap;
563 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan6929da42007-01-05 16:37:01 -0800564 int mscreg = 0x50 + 4 * ap->port_no;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400565 u8 bwsr_stat, msc_stat;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400566
Jeff Garzik669a5db2006-08-29 18:12:40 -0400567 pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
568 pci_read_config_byte(pdev, mscreg, &msc_stat);
569 if (bwsr_stat & (1 << ap->port_no))
570 pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
571 ata_bmdma_stop(qc);
572}
573
574
575static struct scsi_host_template hpt37x_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900576 ATA_BMDMA_SHT(DRV_NAME),
Jeff Garzik669a5db2006-08-29 18:12:40 -0400577};
578
579/*
580 * Configuration for HPT370
581 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400582
Jeff Garzik669a5db2006-08-29 18:12:40 -0400583static struct ata_port_operations hpt370_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900584 .inherits = &ata_bmdma_port_ops,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400585
Jeff Garzik669a5db2006-08-29 18:12:40 -0400586 .bmdma_stop = hpt370_bmdma_stop,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400587
Tejun Heo029cfd62008-03-25 12:22:49 +0900588 .mode_filter = hpt370_filter,
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100589 .cable_detect = hpt37x_cable_detect,
Tejun Heo029cfd62008-03-25 12:22:49 +0900590 .set_piomode = hpt370_set_piomode,
591 .set_dmamode = hpt370_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900592 .prereset = hpt37x_pre_reset,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400593};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400594
595/*
596 * Configuration for HPT370A. Close to 370 but less filters
597 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400598
Jeff Garzik669a5db2006-08-29 18:12:40 -0400599static struct ata_port_operations hpt370a_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900600 .inherits = &hpt370_port_ops,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400601 .mode_filter = hpt370a_filter,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400602};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400603
604/*
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300605 * Configuration for HPT371 and HPT302. Slightly different PIO and DMA
606 * mode setting functionality.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400607 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400608
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300609static struct ata_port_operations hpt302_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900610 .inherits = &ata_bmdma_port_ops,
611
612 .bmdma_stop = hpt37x_bmdma_stop,
613
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100614 .cable_detect = hpt37x_cable_detect,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400615 .set_piomode = hpt372_set_piomode,
616 .set_dmamode = hpt372_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900617 .prereset = hpt37x_pre_reset,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400618};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400619
620/*
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300621 * Configuration for HPT372. Mode setting works like 371 and 302
622 * but we have a mode filter.
623 */
624
625static struct ata_port_operations hpt372_port_ops = {
626 .inherits = &hpt302_port_ops,
627 .mode_filter = hpt372_filter,
628};
629
630/*
631 * Configuration for HPT374. Mode setting and filtering works like 372
Tejun Heoa1efdab2008-03-25 12:22:50 +0900632 * but we have a different cable detection procedure for function 1.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400633 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400634
Tejun Heoa1efdab2008-03-25 12:22:50 +0900635static struct ata_port_operations hpt374_fn1_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900636 .inherits = &hpt372_port_ops,
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100637 .cable_detect = hpt374_fn1_cable_detect,
Bartlomiej Zolnierkiewiczab81a502009-11-19 19:12:24 +0100638 .prereset = hpt37x_pre_reset,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400639};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400640
641/**
Krzysztof Halasaad452d62009-09-20 16:22:51 +0200642 * hpt37x_clock_slot - Turn timing to PC clock entry
Jeff Garzik669a5db2006-08-29 18:12:40 -0400643 * @freq: Reported frequency timing
644 * @base: Base timing
645 *
646 * Turn the timing data intoa clock slot (0 for 33, 1 for 40, 2 for 50
647 * and 3 for 66Mhz)
648 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400649
Jeff Garzik669a5db2006-08-29 18:12:40 -0400650static int hpt37x_clock_slot(unsigned int freq, unsigned int base)
651{
652 unsigned int f = (base * freq) / 192; /* Mhz */
653 if (f < 40)
654 return 0; /* 33Mhz slot */
655 if (f < 45)
656 return 1; /* 40Mhz slot */
657 if (f < 55)
658 return 2; /* 50Mhz slot */
659 return 3; /* 60Mhz slot */
660}
661
662/**
663 * hpt37x_calibrate_dpll - Calibrate the DPLL loop
Jeff Garzik85cd7252006-08-31 00:03:49 -0400664 * @dev: PCI device
Jeff Garzik669a5db2006-08-29 18:12:40 -0400665 *
666 * Perform a calibration cycle on the HPT37x DPLL. Returns 1 if this
667 * succeeds
668 */
669
670static int hpt37x_calibrate_dpll(struct pci_dev *dev)
671{
672 u8 reg5b;
673 u32 reg5c;
674 int tries;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400675
Jeff Garzik669a5db2006-08-29 18:12:40 -0400676 for(tries = 0; tries < 0x5000; tries++) {
677 udelay(50);
678 pci_read_config_byte(dev, 0x5b, &reg5b);
679 if (reg5b & 0x80) {
680 /* See if it stays set */
681 for(tries = 0; tries < 0x1000; tries ++) {
682 pci_read_config_byte(dev, 0x5b, &reg5b);
683 /* Failed ? */
684 if ((reg5b & 0x80) == 0)
685 return 0;
686 }
687 /* Turn off tuning, we have the DPLL set */
688 pci_read_config_dword(dev, 0x5c, &reg5c);
689 pci_write_config_dword(dev, 0x5c, reg5c & ~ 0x100);
690 return 1;
691 }
692 }
693 /* Never went stable */
694 return 0;
695}
Alan Cox73946f92007-11-05 22:53:38 +0000696
697static u32 hpt374_read_freq(struct pci_dev *pdev)
698{
699 u32 freq;
700 unsigned long io_base = pci_resource_start(pdev, 4);
701 if (PCI_FUNC(pdev->devfn) & 1) {
Andrew Morton40f46f12007-12-13 16:01:38 -0800702 struct pci_dev *pdev_0;
703
704 pdev_0 = pci_get_slot(pdev->bus, pdev->devfn - 1);
Alan Cox73946f92007-11-05 22:53:38 +0000705 /* Someone hot plugged the controller on us ? */
706 if (pdev_0 == NULL)
707 return 0;
708 io_base = pci_resource_start(pdev_0, 4);
709 freq = inl(io_base + 0x90);
710 pci_dev_put(pdev_0);
Andrew Morton40f46f12007-12-13 16:01:38 -0800711 } else
Alan Cox73946f92007-11-05 22:53:38 +0000712 freq = inl(io_base + 0x90);
713 return freq;
714}
715
Jeff Garzik669a5db2006-08-29 18:12:40 -0400716/**
717 * hpt37x_init_one - Initialise an HPT37X/302
718 * @dev: PCI device
719 * @id: Entry in match table
720 *
721 * Initialise an HPT37x device. There are some interesting complications
722 * here. Firstly the chip may report 366 and be one of several variants.
723 * Secondly all the timings depend on the clock for the chip which we must
724 * detect and look up
725 *
726 * This is the known chip mappings. It may be missing a couple of later
727 * releases.
728 *
729 * Chip version PCI Rev Notes
730 * HPT366 4 (HPT366) 0 Other driver
731 * HPT366 4 (HPT366) 1 Other driver
732 * HPT368 4 (HPT366) 2 Other driver
733 * HPT370 4 (HPT366) 3 UDMA100
734 * HPT370A 4 (HPT366) 4 UDMA100
735 * HPT372 4 (HPT366) 5 UDMA133 (1)
736 * HPT372N 4 (HPT366) 6 Other driver
737 * HPT372A 5 (HPT372) 1 UDMA133 (1)
738 * HPT372N 5 (HPT372) 2 Other driver
739 * HPT302 6 (HPT302) 1 UDMA133
740 * HPT302N 6 (HPT302) 2 Other driver
741 * HPT371 7 (HPT371) * UDMA133
742 * HPT374 8 (HPT374) * UDMA133 4 channel
743 * HPT372N 9 (HPT372N) * Other driver
744 *
745 * (1) UDMA133 support depends on the bus clock
746 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400747
Jeff Garzik669a5db2006-08-29 18:12:40 -0400748static int hpt37x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
749{
750 /* HPT370 - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200751 static const struct ata_port_info info_hpt370 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400752 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100753 .pio_mask = ATA_PIO4,
754 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400755 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400756 .port_ops = &hpt370_port_ops
757 };
758 /* HPT370A - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200759 static const struct ata_port_info info_hpt370a = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400760 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100761 .pio_mask = ATA_PIO4,
762 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400763 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400764 .port_ops = &hpt370a_port_ops
765 };
Alan Coxfcc2f692007-03-08 23:28:52 +0000766 /* HPT370 - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200767 static const struct ata_port_info info_hpt370_33 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400768 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100769 .pio_mask = ATA_PIO4,
770 .mwdma_mask = ATA_MWDMA2,
Alan Cox73946f92007-11-05 22:53:38 +0000771 .udma_mask = ATA_UDMA5,
Alan Coxfcc2f692007-03-08 23:28:52 +0000772 .port_ops = &hpt370_port_ops
773 };
774 /* HPT370A - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200775 static const struct ata_port_info info_hpt370a_33 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400776 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100777 .pio_mask = ATA_PIO4,
778 .mwdma_mask = ATA_MWDMA2,
Alan Cox73946f92007-11-05 22:53:38 +0000779 .udma_mask = ATA_UDMA5,
Alan Coxfcc2f692007-03-08 23:28:52 +0000780 .port_ops = &hpt370a_port_ops
781 };
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300782 /* HPT372 - UDMA133 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200783 static const struct ata_port_info info_hpt372 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400784 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100785 .pio_mask = ATA_PIO4,
786 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400787 .udma_mask = ATA_UDMA6,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400788 .port_ops = &hpt372_port_ops
789 };
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300790 /* HPT371, 302 - UDMA133 */
791 static const struct ata_port_info info_hpt302 = {
792 .flags = ATA_FLAG_SLAVE_POSS,
793 .pio_mask = ATA_PIO4,
794 .mwdma_mask = ATA_MWDMA2,
795 .udma_mask = ATA_UDMA6,
796 .port_ops = &hpt302_port_ops
797 };
Tejun Heoa1efdab2008-03-25 12:22:50 +0900798 /* HPT374 - UDMA100, function 1 uses different prereset method */
799 static const struct ata_port_info info_hpt374_fn0 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400800 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100801 .pio_mask = ATA_PIO4,
802 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400803 .udma_mask = ATA_UDMA5,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900804 .port_ops = &hpt372_port_ops
805 };
806 static const struct ata_port_info info_hpt374_fn1 = {
807 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100808 .pio_mask = ATA_PIO4,
809 .mwdma_mask = ATA_MWDMA2,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900810 .udma_mask = ATA_UDMA5,
811 .port_ops = &hpt374_fn1_port_ops
Jeff Garzik669a5db2006-08-29 18:12:40 -0400812 };
813
814 static const int MHz[4] = { 33, 40, 50, 66 };
Tejun Heo1626aeb2007-05-04 12:43:58 +0200815 void *private_data = NULL;
Tejun Heo887125e2008-03-25 12:22:49 +0900816 const struct ata_port_info *ppi[] = { NULL, NULL };
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400817 u8 rev = dev->revision;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400818 u8 irqmask;
Alan Coxfcc2f692007-03-08 23:28:52 +0000819 u8 mcr1;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400820 u32 freq;
Alan Coxfcc2f692007-03-08 23:28:52 +0000821 int prefer_dpll = 1;
Jeff Garzika617c092007-05-21 20:14:23 -0400822
Alan Coxfcc2f692007-03-08 23:28:52 +0000823 unsigned long iobase = pci_resource_start(dev, 4);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400824
825 const struct hpt_chip *chip_table;
826 int clock_slot;
Tejun Heof08048e2008-03-25 12:22:47 +0900827 int rc;
828
829 rc = pcim_enable_device(dev);
830 if (rc)
831 return rc;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400832
Jeff Garzik669a5db2006-08-29 18:12:40 -0400833 if (dev->device == PCI_DEVICE_ID_TTI_HPT366) {
834 /* May be a later chip in disguise. Check */
835 /* Older chips are in the HPT366 driver. Ignore them */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400836 if (rev < 3)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400837 return -ENODEV;
838 /* N series chips have their own driver. Ignore */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400839 if (rev == 6)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400840 return -ENODEV;
841
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400842 switch(rev) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400843 case 3:
Tejun Heo887125e2008-03-25 12:22:49 +0900844 ppi[0] = &info_hpt370;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400845 chip_table = &hpt370;
Alan Coxfcc2f692007-03-08 23:28:52 +0000846 prefer_dpll = 0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400847 break;
848 case 4:
Tejun Heo887125e2008-03-25 12:22:49 +0900849 ppi[0] = &info_hpt370a;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400850 chip_table = &hpt370a;
Alan Coxfcc2f692007-03-08 23:28:52 +0000851 prefer_dpll = 0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400852 break;
853 case 5:
Tejun Heo887125e2008-03-25 12:22:49 +0900854 ppi[0] = &info_hpt372;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400855 chip_table = &hpt372;
856 break;
857 default:
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400858 printk(KERN_ERR "pata_hpt37x: Unknown HPT366 "
859 "subtype, please report (%d).\n", rev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400860 return -ENODEV;
861 }
862 } else {
863 switch(dev->device) {
864 case PCI_DEVICE_ID_TTI_HPT372:
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300865 /* 372N if rev >= 2 */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400866 if (rev >= 2)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400867 return -ENODEV;
Tejun Heo887125e2008-03-25 12:22:49 +0900868 ppi[0] = &info_hpt372;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400869 chip_table = &hpt372a;
870 break;
871 case PCI_DEVICE_ID_TTI_HPT302:
872 /* 302N if rev > 1 */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400873 if (rev > 1)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400874 return -ENODEV;
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300875 ppi[0] = &info_hpt302;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400876 /* Check this */
877 chip_table = &hpt302;
878 break;
879 case PCI_DEVICE_ID_TTI_HPT371:
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400880 if (rev > 1)
Alan Coxfcc2f692007-03-08 23:28:52 +0000881 return -ENODEV;
Sergei Shtylyov8e834c22010-12-25 22:44:01 +0300882 ppi[0] = &info_hpt302;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400883 chip_table = &hpt371;
Alan Coxa4734462007-04-26 00:19:25 -0700884 /* Single channel device, master is not present
885 but the BIOS (or us for non x86) must mark it
Alan Coxfcc2f692007-03-08 23:28:52 +0000886 absent */
887 pci_read_config_byte(dev, 0x50, &mcr1);
888 mcr1 &= ~0x04;
889 pci_write_config_byte(dev, 0x50, mcr1);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400890 break;
891 case PCI_DEVICE_ID_TTI_HPT374:
892 chip_table = &hpt374;
Tejun Heoa1efdab2008-03-25 12:22:50 +0900893 if (!(PCI_FUNC(dev->devfn) & 1))
894 *ppi = &info_hpt374_fn0;
895 else
896 *ppi = &info_hpt374_fn1;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400897 break;
898 default:
899 printk(KERN_ERR "pata_hpt37x: PCI table is bogus please report (%d).\n", dev->device);
900 return -ENODEV;
901 }
902 }
903 /* Ok so this is a chip we support */
904
905 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
906 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
907 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
908 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
909
910 pci_read_config_byte(dev, 0x5A, &irqmask);
911 irqmask &= ~0x10;
912 pci_write_config_byte(dev, 0x5a, irqmask);
913
914 /*
915 * default to pci clock. make sure MA15/16 are set to output
916 * to prevent drives having problems with 40-pin cables. Needed
917 * for some drives such as IBM-DTLA which will not enter ready
918 * state on reset when PDIAG is a input.
919 */
920
Jeff Garzik85cd7252006-08-31 00:03:49 -0400921 pci_write_config_byte(dev, 0x5b, 0x23);
Jeff Garzika617c092007-05-21 20:14:23 -0400922
Alan Coxfcc2f692007-03-08 23:28:52 +0000923 /*
924 * HighPoint does this for HPT372A.
925 * NOTE: This register is only writeable via I/O space.
926 */
927 if (chip_table == &hpt372a)
928 outb(0x0e, iobase + 0x9c);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400929
Alan Coxfcc2f692007-03-08 23:28:52 +0000930 /* Some devices do not let this value be accessed via PCI space
Alan Cox73946f92007-11-05 22:53:38 +0000931 according to the old driver. In addition we must use the value
932 from FN 0 on the HPT374 */
Alan Coxfcc2f692007-03-08 23:28:52 +0000933
Alan Cox73946f92007-11-05 22:53:38 +0000934 if (chip_table == &hpt374) {
935 freq = hpt374_read_freq(dev);
936 if (freq == 0)
937 return -ENODEV;
938 } else
939 freq = inl(iobase + 0x90);
940
Jeff Garzik669a5db2006-08-29 18:12:40 -0400941 if ((freq >> 12) != 0xABCDE) {
942 int i;
943 u8 sr;
944 u32 total = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400945
Jeff Garzik669a5db2006-08-29 18:12:40 -0400946 printk(KERN_WARNING "pata_hpt37x: BIOS has not set timing clocks.\n");
Jeff Garzik85cd7252006-08-31 00:03:49 -0400947
Jeff Garzik669a5db2006-08-29 18:12:40 -0400948 /* This is the process the HPT371 BIOS is reported to use */
949 for(i = 0; i < 128; i++) {
950 pci_read_config_byte(dev, 0x78, &sr);
Alan Coxfcc2f692007-03-08 23:28:52 +0000951 total += sr & 0x1FF;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400952 udelay(15);
953 }
954 freq = total / 128;
955 }
956 freq &= 0x1FF;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400957
Jeff Garzik669a5db2006-08-29 18:12:40 -0400958 /*
959 * Turn the frequency check into a band and then find a timing
960 * table to match it.
961 */
Jeff Garzika617c092007-05-21 20:14:23 -0400962
Jeff Garzik669a5db2006-08-29 18:12:40 -0400963 clock_slot = hpt37x_clock_slot(freq, chip_table->base);
Alan Coxfcc2f692007-03-08 23:28:52 +0000964 if (chip_table->clocks[clock_slot] == NULL || prefer_dpll) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400965 /*
966 * We need to try PLL mode instead
Alan Coxfcc2f692007-03-08 23:28:52 +0000967 *
968 * For non UDMA133 capable devices we should
969 * use a 50MHz DPLL by choice
Jeff Garzik669a5db2006-08-29 18:12:40 -0400970 */
Alan Coxfcc2f692007-03-08 23:28:52 +0000971 unsigned int f_low, f_high;
Alan Cox960c8a12007-05-25 20:48:55 +0100972 int dpll, adjust;
Jeff Garzika617c092007-05-21 20:14:23 -0400973
Alan Cox960c8a12007-05-25 20:48:55 +0100974 /* Compute DPLL */
Tejun Heo887125e2008-03-25 12:22:49 +0900975 dpll = (ppi[0]->udma_mask & 0xC0) ? 3 : 2;
Jeff Garzika617c092007-05-21 20:14:23 -0400976
Alan Cox960c8a12007-05-25 20:48:55 +0100977 f_low = (MHz[clock_slot] * 48) / MHz[dpll];
Alan Coxfcc2f692007-03-08 23:28:52 +0000978 f_high = f_low + 2;
Alan Cox960c8a12007-05-25 20:48:55 +0100979 if (clock_slot > 1)
980 f_high += 2;
Alan Coxfcc2f692007-03-08 23:28:52 +0000981
982 /* Select the DPLL clock. */
983 pci_write_config_byte(dev, 0x5b, 0x21);
Alan Cox64a81702007-07-24 15:17:48 +0100984 pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400985
Jeff Garzik669a5db2006-08-29 18:12:40 -0400986 for(adjust = 0; adjust < 8; adjust++) {
987 if (hpt37x_calibrate_dpll(dev))
988 break;
989 /* See if it'll settle at a fractionally different clock */
Alan Cox64a81702007-07-24 15:17:48 +0100990 if (adjust & 1)
991 f_low -= adjust >> 1;
992 else
993 f_high += adjust >> 1;
994 pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400995 }
996 if (adjust == 8) {
Sergei Shtylyov80b89872007-08-10 21:02:15 +0400997 printk(KERN_ERR "pata_hpt37x: DPLL did not stabilize!\n");
Jeff Garzik669a5db2006-08-29 18:12:40 -0400998 return -ENODEV;
999 }
Alan Cox960c8a12007-05-25 20:48:55 +01001000 if (dpll == 3)
Tejun Heo1626aeb2007-05-04 12:43:58 +02001001 private_data = (void *)hpt37x_timings_66;
Alan Coxfcc2f692007-03-08 23:28:52 +00001002 else
Tejun Heo1626aeb2007-05-04 12:43:58 +02001003 private_data = (void *)hpt37x_timings_50;
Jeff Garzik85cd7252006-08-31 00:03:49 -04001004
Sergei Shtylyov80b89872007-08-10 21:02:15 +04001005 printk(KERN_INFO "pata_hpt37x: bus clock %dMHz, using %dMHz DPLL.\n",
1006 MHz[clock_slot], MHz[dpll]);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001007 } else {
Tejun Heo1626aeb2007-05-04 12:43:58 +02001008 private_data = (void *)chip_table->clocks[clock_slot];
Jeff Garzik669a5db2006-08-29 18:12:40 -04001009 /*
Alan Coxa4734462007-04-26 00:19:25 -07001010 * Perform a final fixup. Note that we will have used the
1011 * DPLL on the HPT372 which means we don't have to worry
1012 * about lack of UDMA133 support on lower clocks
1013 */
Jeff Garzik85cd7252006-08-31 00:03:49 -04001014
Tejun Heo887125e2008-03-25 12:22:49 +09001015 if (clock_slot < 2 && ppi[0] == &info_hpt370)
1016 ppi[0] = &info_hpt370_33;
1017 if (clock_slot < 2 && ppi[0] == &info_hpt370a)
1018 ppi[0] = &info_hpt370a_33;
Sergei Shtylyov80b89872007-08-10 21:02:15 +04001019 printk(KERN_INFO "pata_hpt37x: %s using %dMHz bus clock.\n",
1020 chip_table->name, MHz[clock_slot]);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001021 }
Alan Coxfcc2f692007-03-08 23:28:52 +00001022
Jeff Garzik669a5db2006-08-29 18:12:40 -04001023 /* Now kick off ATA set up */
Tejun Heo1c5afdf2010-05-19 22:10:22 +02001024 return ata_pci_bmdma_init_one(dev, ppi, &hpt37x_sht, private_data, 0);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001025}
1026
Jeff Garzik2d2744f2006-09-28 20:21:59 -04001027static const struct pci_device_id hpt37x[] = {
1028 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
1029 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
1030 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
1031 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), },
1032 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
1033
1034 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -04001035};
1036
1037static struct pci_driver hpt37x_pci_driver = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -04001038 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -04001039 .id_table = hpt37x,
1040 .probe = hpt37x_init_one,
1041 .remove = ata_pci_remove_one
1042};
1043
1044static int __init hpt37x_init(void)
1045{
1046 return pci_register_driver(&hpt37x_pci_driver);
1047}
1048
Jeff Garzik669a5db2006-08-29 18:12:40 -04001049static void __exit hpt37x_exit(void)
1050{
1051 pci_unregister_driver(&hpt37x_pci_driver);
1052}
1053
Jeff Garzik669a5db2006-08-29 18:12:40 -04001054MODULE_AUTHOR("Alan Cox");
1055MODULE_DESCRIPTION("low-level driver for the Highpoint HPT37x/30x");
1056MODULE_LICENSE("GPL");
1057MODULE_DEVICE_TABLE(pci, hpt37x);
1058MODULE_VERSION(DRV_VERSION);
1059
1060module_init(hpt37x_init);
1061module_exit(hpt37x_exit);