blob: 938b50a33439b092202de715e81267b18b5f73cb [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Axel Lin869dec12011-11-02 09:49:46 +080038#include <linux/module.h>
Russell Kingfced80c2008-09-06 12:10:45 +010039#include <linux/io.h>
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +053040#include <linux/device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053041#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053042#include <linux/pm_runtime.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053043
Tony Lindgrence491cf2009-10-20 09:40:47 -070044#include <plat/dmtimer.h>
Jon Hunter0b30ec12012-06-05 12:34:56 -050045#include <plat/omap-pm.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010046
Tony Lindgren2c799ce2012-02-24 10:34:35 -080047#include <mach/hardware.h>
48
Jon Hunterb7b4ff72012-06-05 12:34:51 -050049static u32 omap_reserved_systimers;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053050static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053051static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010052
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053053/**
54 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
55 * @timer: timer pointer over which read operation to perform
56 * @reg: lowest byte holds the register offset
57 *
58 * The posted mode bit is encoded in reg. Note that in posted mode write
59 * pending bit must be checked. Otherwise a read of a non completed write
60 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030061 */
62static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010063{
Tony Lindgrenee17f112011-09-16 15:44:20 -070064 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
65 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070066}
67
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053068/**
69 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
70 * @timer: timer pointer over which write operation is to perform
71 * @reg: lowest byte holds the register offset
72 * @value: data to write into the register
73 *
74 * The posted mode bit is encoded in reg. Note that in posted mode the write
75 * pending bit must be checked. Otherwise a write on a register which has a
76 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030077 */
78static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
79 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070080{
Tony Lindgrenee17f112011-09-16 15:44:20 -070081 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
82 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010083}
84
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053085static void omap_timer_restore_context(struct omap_dm_timer *timer)
86{
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -080087 if (timer->revision == 1)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053088 __raw_writel(timer->context.tistat, timer->sys_stat);
89
90 __raw_writel(timer->context.tisr, timer->irq_stat);
91 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
92 timer->context.twer);
93 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
94 timer->context.tcrr);
95 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
96 timer->context.tldr);
97 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
98 timer->context.tmar);
99 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
100 timer->context.tsicr);
101 __raw_writel(timer->context.tier, timer->irq_ena);
102 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
103 timer->context.tclr);
104}
105
Timo Teras77900a22006-06-26 16:16:12 -0700106static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100107{
Timo Teras77900a22006-06-26 16:16:12 -0700108 int c;
109
Tony Lindgrenee17f112011-09-16 15:44:20 -0700110 if (!timer->sys_stat)
111 return;
112
Timo Teras77900a22006-06-26 16:16:12 -0700113 c = 0;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700114 while (!(__raw_readl(timer->sys_stat) & 1)) {
Timo Teras77900a22006-06-26 16:16:12 -0700115 c++;
116 if (c > 100000) {
117 printk(KERN_ERR "Timer failed to reset\n");
118 return;
119 }
120 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100121}
122
Timo Teras77900a22006-06-26 16:16:12 -0700123static void omap_dm_timer_reset(struct omap_dm_timer *timer)
124{
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530125 omap_dm_timer_enable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530126 if (timer->pdev->id != 1) {
Timo Terase32f7ec2006-06-26 16:16:13 -0700127 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
128 omap_dm_timer_wait_for_reset(timer);
129 }
Timo Teras77900a22006-06-26 16:16:12 -0700130
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530131 __omap_dm_timer_reset(timer, 0, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530132 omap_dm_timer_disable(timer);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300133 timer->posted = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700134}
135
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530136int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700137{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530138 int ret;
139
Jon Hunterbca45802012-06-05 12:34:58 -0500140 /*
141 * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
142 * do not call clk_get() for these devices.
143 */
144 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
145 timer->fclk = clk_get(&timer->pdev->dev, "fck");
146 if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
147 timer->fclk = NULL;
148 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
149 return -EINVAL;
150 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530151 }
152
Jon Hunter66159752012-06-05 12:34:57 -0500153 if (timer->capability & OMAP_TIMER_NEEDS_RESET)
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530154 omap_dm_timer_reset(timer);
155
156 ret = omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
157
158 timer->posted = 1;
159 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700160}
161
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500162static inline u32 omap_dm_timer_reserved_systimer(int id)
163{
164 return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
165}
166
167int omap_dm_timer_reserve_systimer(int id)
168{
169 if (omap_dm_timer_reserved_systimer(id))
170 return -ENODEV;
171
172 omap_reserved_systimers |= (1 << (id - 1));
173
174 return 0;
175}
176
Timo Teras77900a22006-06-26 16:16:12 -0700177struct omap_dm_timer *omap_dm_timer_request(void)
178{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530179 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700180 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530181 int ret = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700182
183 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530184 list_for_each_entry(t, &omap_timer_list, node) {
185 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700186 continue;
187
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530188 timer = t;
Timo Teras83379c82006-06-26 16:16:23 -0700189 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700190 break;
191 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300192 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530193
194 if (timer) {
195 ret = omap_dm_timer_prepare(timer);
196 if (ret) {
197 timer->reserved = 0;
198 timer = NULL;
199 }
200 }
Timo Teras77900a22006-06-26 16:16:12 -0700201
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530202 if (!timer)
203 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700204
Timo Teras77900a22006-06-26 16:16:12 -0700205 return timer;
206}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700207EXPORT_SYMBOL_GPL(omap_dm_timer_request);
Timo Teras77900a22006-06-26 16:16:12 -0700208
209struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100210{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530211 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700212 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530213 int ret = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100214
Timo Teras77900a22006-06-26 16:16:12 -0700215 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530216 list_for_each_entry(t, &omap_timer_list, node) {
217 if (t->pdev->id == id && !t->reserved) {
218 timer = t;
219 timer->reserved = 1;
220 break;
221 }
Timo Teras77900a22006-06-26 16:16:12 -0700222 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300223 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100224
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530225 if (timer) {
226 ret = omap_dm_timer_prepare(timer);
227 if (ret) {
228 timer->reserved = 0;
229 timer = NULL;
230 }
231 }
Timo Teras77900a22006-06-26 16:16:12 -0700232
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530233 if (!timer)
234 pr_debug("%s: timer%d request failed!\n", __func__, id);
Timo Teras83379c82006-06-26 16:16:23 -0700235
Timo Teras77900a22006-06-26 16:16:12 -0700236 return timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100237}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700238EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100239
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530240int omap_dm_timer_free(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700241{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530242 if (unlikely(!timer))
243 return -EINVAL;
244
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530245 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300246
Timo Teras77900a22006-06-26 16:16:12 -0700247 WARN_ON(!timer->reserved);
248 timer->reserved = 0;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530249 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700250}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700251EXPORT_SYMBOL_GPL(omap_dm_timer_free);
Timo Teras77900a22006-06-26 16:16:12 -0700252
Timo Teras12583a72006-09-25 12:41:42 +0300253void omap_dm_timer_enable(struct omap_dm_timer *timer)
254{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530255 pm_runtime_get_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300256}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700257EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
Timo Teras12583a72006-09-25 12:41:42 +0300258
259void omap_dm_timer_disable(struct omap_dm_timer *timer)
260{
Jon Hunter54f32a32012-07-13 15:12:03 -0500261 pm_runtime_put_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300262}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700263EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
Timo Teras12583a72006-09-25 12:41:42 +0300264
Timo Teras77900a22006-06-26 16:16:12 -0700265int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
266{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530267 if (timer)
268 return timer->irq;
269 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700270}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700271EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
Timo Teras77900a22006-06-26 16:16:12 -0700272
273#if defined(CONFIG_ARCH_OMAP1)
274
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100275/**
276 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
277 * @inputmask: current value of idlect mask
278 */
279__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
280{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530281 int i = 0;
282 struct omap_dm_timer *timer = NULL;
283 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100284
285 /* If ARMXOR cannot be idled this function call is unnecessary */
286 if (!(inputmask & (1 << 1)))
287 return inputmask;
288
289 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530290 spin_lock_irqsave(&dm_timer_lock, flags);
291 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700292 u32 l;
293
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530294 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700295 if (l & OMAP_TIMER_CTRL_ST) {
296 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100297 inputmask &= ~(1 << 1);
298 else
299 inputmask &= ~(1 << 2);
300 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530301 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700302 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530303 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100304
305 return inputmask;
306}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700307EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100308
Tony Lindgren140455f2010-02-12 12:26:48 -0800309#else
Timo Teras77900a22006-06-26 16:16:12 -0700310
311struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
312{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530313 if (timer)
314 return timer->fclk;
315 return NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700316}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700317EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700318
319__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
320{
321 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800322
323 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700324}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700325EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Timo Teras77900a22006-06-26 16:16:12 -0700326
327#endif
328
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530329int omap_dm_timer_trigger(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700330{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530331 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
332 pr_err("%s: timer not available or enabled.\n", __func__);
333 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530334 }
335
Timo Teras77900a22006-06-26 16:16:12 -0700336 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530337 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700338}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700339EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
Timo Teras77900a22006-06-26 16:16:12 -0700340
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530341int omap_dm_timer_start(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700342{
343 u32 l;
344
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530345 if (unlikely(!timer))
346 return -EINVAL;
347
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530348 omap_dm_timer_enable(timer);
349
Jon Hunter1c2d0762012-06-05 12:34:55 -0500350 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Jon Hunter0b30ec12012-06-05 12:34:56 -0500351 if (omap_pm_get_dev_context_loss_count(&timer->pdev->dev) !=
352 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530353 omap_timer_restore_context(timer);
354 }
355
Timo Teras77900a22006-06-26 16:16:12 -0700356 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
357 if (!(l & OMAP_TIMER_CTRL_ST)) {
358 l |= OMAP_TIMER_CTRL_ST;
359 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
360 }
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530361
362 /* Save the context */
363 timer->context.tclr = l;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530364 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700365}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700366EXPORT_SYMBOL_GPL(omap_dm_timer_start);
Timo Teras77900a22006-06-26 16:16:12 -0700367
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530368int omap_dm_timer_stop(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700369{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700370 unsigned long rate = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700371
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530372 if (unlikely(!timer))
373 return -EINVAL;
374
Jon Hunter66159752012-06-05 12:34:57 -0500375 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530376 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700377
Tony Lindgrenee17f112011-09-16 15:44:20 -0700378 __omap_dm_timer_stop(timer, timer->posted, rate);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530379
Jon Hunter0b30ec12012-06-05 12:34:56 -0500380 if (!(timer->capability & OMAP_TIMER_ALWON))
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800381 timer->ctx_loss_count =
Jon Hunter0b30ec12012-06-05 12:34:56 -0500382 omap_pm_get_dev_context_loss_count(&timer->pdev->dev);
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800383
384 /*
385 * Since the register values are computed and written within
386 * __omap_dm_timer_stop, we need to use read to retrieve the
387 * context.
388 */
389 timer->context.tclr =
390 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
391 timer->context.tisr = __raw_readl(timer->irq_stat);
392 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530393 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700394}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700395EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
Timo Teras77900a22006-06-26 16:16:12 -0700396
Paul Walmsleyf2480762009-04-23 21:11:10 -0600397int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100398{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530399 int ret;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500400 char *parent_name = NULL;
401 struct clk *fclk, *parent;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530402 struct dmtimer_platform_data *pdata;
403
404 if (unlikely(!timer))
405 return -EINVAL;
406
407 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530408
Timo Teras77900a22006-06-26 16:16:12 -0700409 if (source < 0 || source >= 3)
Paul Walmsleyf2480762009-04-23 21:11:10 -0600410 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700411
Jon Hunter2b2d3522012-06-05 12:34:59 -0500412 /*
413 * FIXME: Used for OMAP1 devices only because they do not currently
414 * use the clock framework to set the parent clock. To be removed
415 * once OMAP1 migrated to using clock framework for dmtimers
416 */
417 if (pdata->set_timer_src)
418 return pdata->set_timer_src(timer->pdev, source);
419
420 fclk = clk_get(&timer->pdev->dev, "fck");
421 if (IS_ERR_OR_NULL(fclk)) {
422 pr_err("%s: fck not found\n", __func__);
423 return -EINVAL;
424 }
425
426 switch (source) {
427 case OMAP_TIMER_SRC_SYS_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500428 parent_name = "timer_sys_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500429 break;
430
431 case OMAP_TIMER_SRC_32_KHZ:
Jon Hunterc59b5372012-06-05 12:35:00 -0500432 parent_name = "timer_32k_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500433 break;
434
435 case OMAP_TIMER_SRC_EXT_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500436 parent_name = "timer_ext_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500437 break;
438 }
439
440 parent = clk_get(&timer->pdev->dev, parent_name);
441 if (IS_ERR_OR_NULL(parent)) {
442 pr_err("%s: %s not found\n", __func__, parent_name);
443 ret = -EINVAL;
444 goto out;
445 }
446
447 ret = clk_set_parent(fclk, parent);
448 if (IS_ERR_VALUE(ret))
449 pr_err("%s: failed to set %s as parent\n", __func__,
450 parent_name);
451
452 clk_put(parent);
453out:
454 clk_put(fclk);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530455
456 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700457}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700458EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
Timo Teras77900a22006-06-26 16:16:12 -0700459
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530460int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
Timo Teras77900a22006-06-26 16:16:12 -0700461 unsigned int load)
462{
463 u32 l;
464
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530465 if (unlikely(!timer))
466 return -EINVAL;
467
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530468 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700469 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
470 if (autoreload)
471 l |= OMAP_TIMER_CTRL_AR;
472 else
473 l &= ~OMAP_TIMER_CTRL_AR;
474 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
475 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300476
Timo Teras77900a22006-06-26 16:16:12 -0700477 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530478 /* Save the context */
479 timer->context.tclr = l;
480 timer->context.tldr = load;
481 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530482 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700483}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700484EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
Timo Teras77900a22006-06-26 16:16:12 -0700485
Richard Woodruff3fddd092008-07-03 12:24:30 +0300486/* Optimized set_load which removes costly spin wait in timer_start */
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530487int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
Richard Woodruff3fddd092008-07-03 12:24:30 +0300488 unsigned int load)
489{
490 u32 l;
491
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530492 if (unlikely(!timer))
493 return -EINVAL;
494
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530495 omap_dm_timer_enable(timer);
496
Jon Hunter1c2d0762012-06-05 12:34:55 -0500497 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Jon Hunter0b30ec12012-06-05 12:34:56 -0500498 if (omap_pm_get_dev_context_loss_count(&timer->pdev->dev) !=
499 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530500 omap_timer_restore_context(timer);
501 }
502
Richard Woodruff3fddd092008-07-03 12:24:30 +0300503 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800504 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300505 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800506 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
507 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300508 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800509 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300510 l |= OMAP_TIMER_CTRL_ST;
511
Tony Lindgrenee17f112011-09-16 15:44:20 -0700512 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530513
514 /* Save the context */
515 timer->context.tclr = l;
516 timer->context.tldr = load;
517 timer->context.tcrr = load;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530518 return 0;
Richard Woodruff3fddd092008-07-03 12:24:30 +0300519}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700520EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300521
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530522int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
Timo Teras77900a22006-06-26 16:16:12 -0700523 unsigned int match)
524{
525 u32 l;
526
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530527 if (unlikely(!timer))
528 return -EINVAL;
529
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530530 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700531 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700532 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700533 l |= OMAP_TIMER_CTRL_CE;
534 else
535 l &= ~OMAP_TIMER_CTRL_CE;
536 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
537 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530538
539 /* Save the context */
540 timer->context.tclr = l;
541 timer->context.tmar = match;
542 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530543 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100544}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700545EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100546
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530547int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
Timo Teras77900a22006-06-26 16:16:12 -0700548 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100549{
Timo Teras77900a22006-06-26 16:16:12 -0700550 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100551
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530552 if (unlikely(!timer))
553 return -EINVAL;
554
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530555 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700556 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
557 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
558 OMAP_TIMER_CTRL_PT | (0x03 << 10));
559 if (def_on)
560 l |= OMAP_TIMER_CTRL_SCPWM;
561 if (toggle)
562 l |= OMAP_TIMER_CTRL_PT;
563 l |= trigger << 10;
564 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530565
566 /* Save the context */
567 timer->context.tclr = l;
568 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530569 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700570}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700571EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
Timo Teras77900a22006-06-26 16:16:12 -0700572
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530573int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
Timo Teras77900a22006-06-26 16:16:12 -0700574{
575 u32 l;
576
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530577 if (unlikely(!timer))
578 return -EINVAL;
579
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530580 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700581 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
582 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
583 if (prescaler >= 0x00 && prescaler <= 0x07) {
584 l |= OMAP_TIMER_CTRL_PRE;
585 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100586 }
Timo Teras77900a22006-06-26 16:16:12 -0700587 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530588
589 /* Save the context */
590 timer->context.tclr = l;
591 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530592 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100593}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700594EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100595
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530596int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700597 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100598{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530599 if (unlikely(!timer))
600 return -EINVAL;
601
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530602 omap_dm_timer_enable(timer);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700603 __omap_dm_timer_int_enable(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530604
605 /* Save the context */
606 timer->context.tier = value;
607 timer->context.twer = value;
608 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530609 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100610}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700611EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100612
613unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
614{
Timo Terasfa4bb622006-09-25 12:41:35 +0300615 unsigned int l;
616
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530617 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
618 pr_err("%s: timer not available or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530619 return 0;
620 }
621
Tony Lindgrenee17f112011-09-16 15:44:20 -0700622 l = __raw_readl(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300623
624 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100625}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700626EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100627
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530628int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100629{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530630 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
631 return -EINVAL;
632
Tony Lindgrenee17f112011-09-16 15:44:20 -0700633 __omap_dm_timer_write_status(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530634 /* Save the context */
635 timer->context.tisr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530636 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100637}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700638EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100639
Tony Lindgren92105bb2005-09-07 17:20:26 +0100640unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
641{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530642 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
643 pr_err("%s: timer not iavailable or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530644 return 0;
645 }
646
Tony Lindgrenee17f112011-09-16 15:44:20 -0700647 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100648}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700649EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100650
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530651int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
Timo Teras83379c82006-06-26 16:16:23 -0700652{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530653 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
654 pr_err("%s: timer not available or enabled.\n", __func__);
655 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530656 }
657
Timo Terasfa4bb622006-09-25 12:41:35 +0300658 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530659
660 /* Save the context */
661 timer->context.tcrr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530662 return 0;
Timo Teras83379c82006-06-26 16:16:23 -0700663}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700664EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
Timo Teras83379c82006-06-26 16:16:23 -0700665
Timo Teras77900a22006-06-26 16:16:12 -0700666int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100667{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530668 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100669
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530670 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530671 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300672 continue;
673
Timo Teras77900a22006-06-26 16:16:12 -0700674 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300675 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700676 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300677 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100678 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100679 return 0;
680}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700681EXPORT_SYMBOL_GPL(omap_dm_timers_active);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100682
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530683/**
684 * omap_dm_timer_probe - probe function called for every registered device
685 * @pdev: pointer to current timer platform device
686 *
687 * Called by driver framework at the end of device registration for all
688 * timer devices.
689 */
690static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
691{
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530692 unsigned long flags;
693 struct omap_dm_timer *timer;
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530694 struct resource *mem, *irq;
695 struct device *dev = &pdev->dev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530696 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
697
698 if (!pdata) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530699 dev_err(dev, "%s: no platform data.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530700 return -ENODEV;
701 }
702
703 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
704 if (unlikely(!irq)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530705 dev_err(dev, "%s: no IRQ resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530706 return -ENODEV;
707 }
708
709 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
710 if (unlikely(!mem)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530711 dev_err(dev, "%s: no memory resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530712 return -ENODEV;
713 }
714
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530715 timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530716 if (!timer) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530717 dev_err(dev, "%s: memory alloc failed!\n", __func__);
718 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530719 }
720
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530721 timer->io_base = devm_request_and_ioremap(dev, mem);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530722 if (!timer->io_base) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530723 dev_err(dev, "%s: region already claimed.\n", __func__);
724 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530725 }
726
727 timer->id = pdev->id;
728 timer->irq = irq->start;
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500729 timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530730 timer->pdev = pdev;
Jon Hunterd1c16912012-06-05 12:34:52 -0500731 timer->capability = pdata->timer_capability;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530732
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530733 /* Skip pm_runtime_enable for OMAP1 */
Jon Hunter66159752012-06-05 12:34:57 -0500734 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530735 pm_runtime_enable(dev);
736 pm_runtime_irq_safe(dev);
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530737 }
738
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700739 if (!timer->reserved) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530740 pm_runtime_get_sync(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700741 __omap_dm_timer_init_regs(timer);
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530742 pm_runtime_put(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700743 }
744
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530745 /* add the timer element to the list */
746 spin_lock_irqsave(&dm_timer_lock, flags);
747 list_add_tail(&timer->node, &omap_timer_list);
748 spin_unlock_irqrestore(&dm_timer_lock, flags);
749
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530750 dev_dbg(dev, "Device Probed.\n");
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530751
752 return 0;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530753}
754
755/**
756 * omap_dm_timer_remove - cleanup a registered timer device
757 * @pdev: pointer to current timer platform device
758 *
759 * Called by driver framework whenever a timer device is unregistered.
760 * In addition to freeing platform resources it also deletes the timer
761 * entry from the local list.
762 */
763static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
764{
765 struct omap_dm_timer *timer;
766 unsigned long flags;
767 int ret = -EINVAL;
768
769 spin_lock_irqsave(&dm_timer_lock, flags);
770 list_for_each_entry(timer, &omap_timer_list, node)
771 if (timer->pdev->id == pdev->id) {
772 list_del(&timer->node);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530773 ret = 0;
774 break;
775 }
776 spin_unlock_irqrestore(&dm_timer_lock, flags);
777
778 return ret;
779}
780
781static struct platform_driver omap_dm_timer_driver = {
782 .probe = omap_dm_timer_probe,
Arnd Bergmann4c23c8d2011-10-01 18:42:47 +0200783 .remove = __devexit_p(omap_dm_timer_remove),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530784 .driver = {
785 .name = "omap_timer",
786 },
787};
788
789static int __init omap_dm_timer_driver_init(void)
790{
791 return platform_driver_register(&omap_dm_timer_driver);
792}
793
794static void __exit omap_dm_timer_driver_exit(void)
795{
796 platform_driver_unregister(&omap_dm_timer_driver);
797}
798
799early_platform_init("earlytimer", &omap_dm_timer_driver);
800module_init(omap_dm_timer_driver_init);
801module_exit(omap_dm_timer_driver_exit);
802
803MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
804MODULE_LICENSE("GPL");
805MODULE_ALIAS("platform:" DRIVER_NAME);
806MODULE_AUTHOR("Texas Instruments Inc");