blob: 7fde938facb0b57b64e6371a5384ff2c8bd3f5ff [file] [log] [blame]
Ben Dooks0d1bb412009-06-14 13:52:37 +01001/* linux/drivers/mmc/host/sdhci-s3c.c
2 *
3 * Copyright 2008 Openmoko Inc.
4 * Copyright 2008 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>
6 * http://armlinux.simtec.co.uk/
7 *
8 * SDHCI (HSMMC) support for Samsung SoC
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
15#include <linux/delay.h>
16#include <linux/dma-mapping.h>
17#include <linux/platform_device.h>
Arnd Bergmanncc014f32013-03-04 18:28:21 +010018#include <linux/platform_data/mmc-sdhci-s3c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Ben Dooks0d1bb412009-06-14 13:52:37 +010020#include <linux/clk.h>
21#include <linux/io.h>
Marek Szyprowski17866e12010-08-10 18:01:58 -070022#include <linux/gpio.h>
Mark Brown55156d22011-07-29 15:35:00 +010023#include <linux/module.h>
Mark Brownd5e9c022012-03-03 00:46:41 +000024#include <linux/of.h>
25#include <linux/of_gpio.h>
26#include <linux/pm.h>
Mark Brown9f4e8152012-03-31 23:31:55 -040027#include <linux/pm_runtime.h>
Ben Dooks0d1bb412009-06-14 13:52:37 +010028
29#include <linux/mmc/host.h>
30
Arnd Bergmanncc014f32013-03-04 18:28:21 +010031#include "sdhci-s3c-regs.h"
Ben Dooks0d1bb412009-06-14 13:52:37 +010032#include "sdhci.h"
33
34#define MAX_BUS_CLK (4)
35
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +000036/* Number of gpio's used is max data bus width + command and clock lines */
37#define NUM_GPIOS(x) (x + 2)
38
Ben Dooks0d1bb412009-06-14 13:52:37 +010039/**
40 * struct sdhci_s3c - S3C SDHCI instance
41 * @host: The SDHCI host created
42 * @pdev: The platform device we where created from.
43 * @ioarea: The resource created when we claimed the IO area.
44 * @pdata: The platform data for this controller.
45 * @cur_clk: The index of the current bus clock.
46 * @clk_io: The clock for the internal bus interface.
47 * @clk_bus: The clocks that are available for the SD/MMC bus clock.
48 */
49struct sdhci_s3c {
50 struct sdhci_host *host;
51 struct platform_device *pdev;
52 struct resource *ioarea;
53 struct s3c_sdhci_platdata *pdata;
54 unsigned int cur_clk;
Marek Szyprowski17866e12010-08-10 18:01:58 -070055 int ext_cd_irq;
56 int ext_cd_gpio;
Ben Dooks0d1bb412009-06-14 13:52:37 +010057
58 struct clk *clk_io;
59 struct clk *clk_bus[MAX_BUS_CLK];
Tomasz Figa6eb28bd2014-01-11 22:39:02 +010060 unsigned long clk_rates[MAX_BUS_CLK];
Ben Dooks0d1bb412009-06-14 13:52:37 +010061};
62
Thomas Abraham3119936a2012-02-16 22:23:58 +090063/**
64 * struct sdhci_s3c_driver_data - S3C SDHCI platform specific driver data
65 * @sdhci_quirks: sdhci host specific quirks.
66 *
67 * Specifies platform specific configuration of sdhci controller.
68 * Note: A structure for driver specific platform data is used for future
69 * expansion of its usage.
70 */
71struct sdhci_s3c_drv_data {
72 unsigned int sdhci_quirks;
73};
74
Ben Dooks0d1bb412009-06-14 13:52:37 +010075static inline struct sdhci_s3c *to_s3c(struct sdhci_host *host)
76{
77 return sdhci_priv(host);
78}
79
80/**
81 * get_curclk - convert ctrl2 register to clock source number
82 * @ctrl2: Control2 register value.
83 */
84static u32 get_curclk(u32 ctrl2)
85{
86 ctrl2 &= S3C_SDHCI_CTRL2_SELBASECLK_MASK;
87 ctrl2 >>= S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
88
89 return ctrl2;
90}
91
92static void sdhci_s3c_check_sclk(struct sdhci_host *host)
93{
94 struct sdhci_s3c *ourhost = to_s3c(host);
95 u32 tmp = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
96
97 if (get_curclk(tmp) != ourhost->cur_clk) {
98 dev_dbg(&ourhost->pdev->dev, "restored ctrl2 clock setting\n");
99
100 tmp &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
101 tmp |= ourhost->cur_clk << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
Jingoo Han7003fec2011-12-14 13:25:46 +0900102 writel(tmp, host->ioaddr + S3C_SDHCI_CONTROL2);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100103 }
104}
105
106/**
107 * sdhci_s3c_get_max_clk - callback to get maximum clock frequency.
108 * @host: The SDHCI host instance.
109 *
110 * Callback to return the maximum clock rate acheivable by the controller.
111*/
112static unsigned int sdhci_s3c_get_max_clk(struct sdhci_host *host)
113{
114 struct sdhci_s3c *ourhost = to_s3c(host);
115 struct clk *busclk;
116 unsigned int rate, max;
117 int clk;
118
119 /* note, a reset will reset the clock source */
120
121 sdhci_s3c_check_sclk(host);
122
123 for (max = 0, clk = 0; clk < MAX_BUS_CLK; clk++) {
124 busclk = ourhost->clk_bus[clk];
125 if (!busclk)
126 continue;
127
128 rate = clk_get_rate(busclk);
129 if (rate > max)
130 max = rate;
131 }
132
133 return max;
134}
135
Ben Dooks0d1bb412009-06-14 13:52:37 +0100136/**
137 * sdhci_s3c_consider_clock - consider one the bus clocks for current setting
138 * @ourhost: Our SDHCI instance.
139 * @src: The source clock index.
140 * @wanted: The clock frequency wanted.
141 */
142static unsigned int sdhci_s3c_consider_clock(struct sdhci_s3c *ourhost,
143 unsigned int src,
144 unsigned int wanted)
145{
146 unsigned long rate;
147 struct clk *clksrc = ourhost->clk_bus[src];
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100148 int shift;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100149
Tomasz Figa8f4b78d2014-01-11 22:39:03 +0100150 if (IS_ERR(clksrc))
Ben Dooks0d1bb412009-06-14 13:52:37 +0100151 return UINT_MAX;
152
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900153 /*
Thomas Abraham3119936a2012-02-16 22:23:58 +0900154 * If controller uses a non-standard clock division, find the best clock
155 * speed possible with selected clock source and skip the division.
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900156 */
Thomas Abraham3119936a2012-02-16 22:23:58 +0900157 if (ourhost->host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK) {
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900158 rate = clk_round_rate(clksrc, wanted);
159 return wanted - rate;
160 }
161
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100162 rate = ourhost->clk_rates[src];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100163
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100164 for (shift = 0; shift < 8; ++shift) {
165 if ((rate >> shift) <= wanted)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100166 break;
167 }
168
169 dev_dbg(&ourhost->pdev->dev, "clk %d: rate %ld, want %d, got %ld\n",
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100170 src, rate, wanted, rate >> shift);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100171
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100172 return wanted - (rate >> shift);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100173}
174
175/**
176 * sdhci_s3c_set_clock - callback on clock change
177 * @host: The SDHCI host being changed
178 * @clock: The clock rate being requested.
179 *
180 * When the card's clock is going to be changed, look at the new frequency
181 * and find the best clock source to go with it.
182*/
183static void sdhci_s3c_set_clock(struct sdhci_host *host, unsigned int clock)
184{
185 struct sdhci_s3c *ourhost = to_s3c(host);
186 unsigned int best = UINT_MAX;
187 unsigned int delta;
188 int best_src = 0;
189 int src;
190 u32 ctrl;
191
192 /* don't bother if the clock is going off. */
193 if (clock == 0)
194 return;
195
196 for (src = 0; src < MAX_BUS_CLK; src++) {
197 delta = sdhci_s3c_consider_clock(ourhost, src, clock);
198 if (delta < best) {
199 best = delta;
200 best_src = src;
201 }
202 }
203
204 dev_dbg(&ourhost->pdev->dev,
205 "selected source %d, clock %d, delta %d\n",
206 best_src, clock, best);
207
208 /* select the new clock source */
Ben Dooks0d1bb412009-06-14 13:52:37 +0100209 if (ourhost->cur_clk != best_src) {
210 struct clk *clk = ourhost->clk_bus[best_src];
211
Thomas Abraham0f310a052012-10-03 08:35:43 +0900212 clk_prepare_enable(clk);
213 clk_disable_unprepare(ourhost->clk_bus[ourhost->cur_clk]);
Chander Kashyape684c462012-09-14 09:08:49 +0000214
Ben Dooks0d1bb412009-06-14 13:52:37 +0100215 /* turn clock off to card before changing clock source */
216 writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
217
218 ourhost->cur_clk = best_src;
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100219 host->max_clk = ourhost->clk_rates[best_src];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100220
221 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
222 ctrl &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
223 ctrl |= best_src << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
224 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
225 }
226
Thomas Abraham6fe47172011-09-14 12:39:17 +0530227 /* reprogram default hardware configuration */
228 writel(S3C64XX_SDHCI_CONTROL4_DRIVE_9mA,
229 host->ioaddr + S3C64XX_SDHCI_CONTROL4);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100230
Thomas Abraham6fe47172011-09-14 12:39:17 +0530231 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
232 ctrl |= (S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR |
233 S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK |
234 S3C_SDHCI_CTRL2_ENFBCLKRX |
235 S3C_SDHCI_CTRL2_DFCNT_NONE |
236 S3C_SDHCI_CTRL2_ENCLKOUTHOLD);
237 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100238
Thomas Abraham6fe47172011-09-14 12:39:17 +0530239 /* reconfigure the controller for new clock rate */
240 ctrl = (S3C_SDHCI_CTRL3_FCSEL1 | S3C_SDHCI_CTRL3_FCSEL0);
241 if (clock < 25 * 1000000)
242 ctrl |= (S3C_SDHCI_CTRL3_FCSEL3 | S3C_SDHCI_CTRL3_FCSEL2);
243 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL3);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100244}
245
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700246/**
247 * sdhci_s3c_get_min_clock - callback to get minimal supported clock value
248 * @host: The SDHCI host being queried
249 *
250 * To init mmc host properly a minimal clock value is needed. For high system
251 * bus clock's values the standard formula gives values out of allowed range.
252 * The clock still can be set to lower values, if clock source other then
253 * system bus is selected.
254*/
255static unsigned int sdhci_s3c_get_min_clock(struct sdhci_host *host)
256{
257 struct sdhci_s3c *ourhost = to_s3c(host);
258 unsigned int delta, min = UINT_MAX;
259 int src;
260
261 for (src = 0; src < MAX_BUS_CLK; src++) {
262 delta = sdhci_s3c_consider_clock(ourhost, src, 0);
263 if (delta == UINT_MAX)
264 continue;
265 /* delta is a negative value in this case */
266 if (-delta < min)
267 min = -delta;
268 }
269 return min;
270}
271
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900272/* sdhci_cmu_get_max_clk - callback to get maximum clock frequency.*/
273static unsigned int sdhci_cmu_get_max_clock(struct sdhci_host *host)
274{
275 struct sdhci_s3c *ourhost = to_s3c(host);
276
277 return clk_round_rate(ourhost->clk_bus[ourhost->cur_clk], UINT_MAX);
278}
279
280/* sdhci_cmu_get_min_clock - callback to get minimal supported clock value. */
281static unsigned int sdhci_cmu_get_min_clock(struct sdhci_host *host)
282{
283 struct sdhci_s3c *ourhost = to_s3c(host);
284
285 /*
286 * initial clock can be in the frequency range of
287 * 100KHz-400KHz, so we set it as max value.
288 */
289 return clk_round_rate(ourhost->clk_bus[ourhost->cur_clk], 400000);
290}
291
292/* sdhci_cmu_set_clock - callback on clock change.*/
293static void sdhci_cmu_set_clock(struct sdhci_host *host, unsigned int clock)
294{
295 struct sdhci_s3c *ourhost = to_s3c(host);
Jingoo Han2ad0b242012-08-29 14:35:06 +0900296 struct device *dev = &ourhost->pdev->dev;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900297 unsigned long timeout;
298 u16 clk = 0;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900299
Jaehoon Chung7ef2a5e2013-08-02 23:08:58 +0900300 /* If the clock is going off, set to 0 at clock control register */
301 if (clock == 0) {
302 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
303 host->clock = clock;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900304 return;
Jaehoon Chung7ef2a5e2013-08-02 23:08:58 +0900305 }
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900306
307 sdhci_s3c_set_clock(host, clock);
308
309 clk_set_rate(ourhost->clk_bus[ourhost->cur_clk], clock);
310
311 host->clock = clock;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900312
313 clk = SDHCI_CLOCK_INT_EN;
314 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
315
316 /* Wait max 20 ms */
317 timeout = 20;
318 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
319 & SDHCI_CLOCK_INT_STABLE)) {
320 if (timeout == 0) {
Jingoo Han2ad0b242012-08-29 14:35:06 +0900321 dev_err(dev, "%s: Internal clock never stabilised.\n",
322 mmc_hostname(host->mmc));
Thomas Abraham3119936a2012-02-16 22:23:58 +0900323 return;
324 }
325 timeout--;
326 mdelay(1);
327 }
328
329 clk |= SDHCI_CLOCK_CARD_EN;
330 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900331}
332
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900333/**
Sascha Hauer7bc088d2013-01-21 19:02:27 +0800334 * sdhci_s3c_platform_bus_width - support 8bit buswidth
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900335 * @host: The SDHCI host being queried
336 * @width: MMC_BUS_WIDTH_ macro for the bus width being requested
337 *
338 * We have 8-bit width support but is not a v3 controller.
Sascha Hauer7bc088d2013-01-21 19:02:27 +0800339 * So we add platform_bus_width() and support 8bit width.
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900340 */
Sascha Hauer7bc088d2013-01-21 19:02:27 +0800341static int sdhci_s3c_platform_bus_width(struct sdhci_host *host, int width)
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900342{
343 u8 ctrl;
344
345 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
346
347 switch (width) {
348 case MMC_BUS_WIDTH_8:
349 ctrl |= SDHCI_CTRL_8BITBUS;
350 ctrl &= ~SDHCI_CTRL_4BITBUS;
351 break;
352 case MMC_BUS_WIDTH_4:
353 ctrl |= SDHCI_CTRL_4BITBUS;
354 ctrl &= ~SDHCI_CTRL_8BITBUS;
355 break;
356 default:
Girish K S49bb1e62011-08-26 14:58:18 +0530357 ctrl &= ~SDHCI_CTRL_4BITBUS;
358 ctrl &= ~SDHCI_CTRL_8BITBUS;
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900359 break;
360 }
361
362 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
363
364 return 0;
365}
366
Ben Dooks0d1bb412009-06-14 13:52:37 +0100367static struct sdhci_ops sdhci_s3c_ops = {
368 .get_max_clock = sdhci_s3c_get_max_clk,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100369 .set_clock = sdhci_s3c_set_clock,
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700370 .get_min_clock = sdhci_s3c_get_min_clock,
Sascha Hauer7bc088d2013-01-21 19:02:27 +0800371 .platform_bus_width = sdhci_s3c_platform_bus_width,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100372};
373
Marek Szyprowski17866e12010-08-10 18:01:58 -0700374static void sdhci_s3c_notify_change(struct platform_device *dev, int state)
375{
376 struct sdhci_host *host = platform_get_drvdata(dev);
Sachin Kamat4577f77ba2012-12-04 17:03:07 +0530377#ifdef CONFIG_PM_RUNTIME
Heiko Stübnerfe007c02012-11-18 19:50:05 +0100378 struct sdhci_s3c *sc = sdhci_priv(host);
Sachin Kamat4577f77ba2012-12-04 17:03:07 +0530379#endif
Marek Szyprowski06fe5772010-09-20 15:03:42 +0200380 unsigned long flags;
381
Marek Szyprowski17866e12010-08-10 18:01:58 -0700382 if (host) {
Marek Szyprowski06fe5772010-09-20 15:03:42 +0200383 spin_lock_irqsave(&host->lock, flags);
Marek Szyprowski17866e12010-08-10 18:01:58 -0700384 if (state) {
385 dev_dbg(&dev->dev, "card inserted.\n");
Heiko Stübnerfe007c02012-11-18 19:50:05 +0100386#ifdef CONFIG_PM_RUNTIME
387 clk_prepare_enable(sc->clk_io);
388#endif
Marek Szyprowski17866e12010-08-10 18:01:58 -0700389 host->flags &= ~SDHCI_DEVICE_DEAD;
390 host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
391 } else {
392 dev_dbg(&dev->dev, "card removed.\n");
393 host->flags |= SDHCI_DEVICE_DEAD;
394 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
Heiko Stübnerfe007c02012-11-18 19:50:05 +0100395#ifdef CONFIG_PM_RUNTIME
396 clk_disable_unprepare(sc->clk_io);
397#endif
Marek Szyprowski17866e12010-08-10 18:01:58 -0700398 }
Kyungmin Parkf5228862010-08-19 14:13:37 -0700399 tasklet_schedule(&host->card_tasklet);
Marek Szyprowski06fe5772010-09-20 15:03:42 +0200400 spin_unlock_irqrestore(&host->lock, flags);
Marek Szyprowski17866e12010-08-10 18:01:58 -0700401 }
402}
403
404static irqreturn_t sdhci_s3c_gpio_card_detect_thread(int irq, void *dev_id)
405{
406 struct sdhci_s3c *sc = dev_id;
407 int status = gpio_get_value(sc->ext_cd_gpio);
408 if (sc->pdata->ext_cd_gpio_invert)
409 status = !status;
410 sdhci_s3c_notify_change(sc->pdev, status);
411 return IRQ_HANDLED;
412}
413
414static void sdhci_s3c_setup_card_detect_gpio(struct sdhci_s3c *sc)
415{
416 struct s3c_sdhci_platdata *pdata = sc->pdata;
417 struct device *dev = &sc->pdev->dev;
418
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500419 if (devm_gpio_request(dev, pdata->ext_cd_gpio, "SDHCI EXT CD") == 0) {
Marek Szyprowski17866e12010-08-10 18:01:58 -0700420 sc->ext_cd_gpio = pdata->ext_cd_gpio;
421 sc->ext_cd_irq = gpio_to_irq(pdata->ext_cd_gpio);
422 if (sc->ext_cd_irq &&
423 request_threaded_irq(sc->ext_cd_irq, NULL,
424 sdhci_s3c_gpio_card_detect_thread,
Jingoo Han2ad0b242012-08-29 14:35:06 +0900425 IRQF_TRIGGER_RISING |
426 IRQF_TRIGGER_FALLING |
427 IRQF_ONESHOT,
Marek Szyprowski17866e12010-08-10 18:01:58 -0700428 dev_name(dev), sc) == 0) {
429 int status = gpio_get_value(sc->ext_cd_gpio);
430 if (pdata->ext_cd_gpio_invert)
431 status = !status;
432 sdhci_s3c_notify_change(sc->pdev, status);
433 } else {
434 dev_warn(dev, "cannot request irq for card detect\n");
435 sc->ext_cd_irq = 0;
436 }
437 } else {
438 dev_err(dev, "cannot request gpio for card detect\n");
439 }
440}
441
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000442#ifdef CONFIG_OF
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500443static int sdhci_s3c_parse_dt(struct device *dev,
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000444 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
445{
446 struct device_node *node = dev->of_node;
447 struct sdhci_s3c *ourhost = to_s3c(host);
448 u32 max_width;
Thomas Abrahame19499a2013-03-06 17:06:16 +0530449 int gpio;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000450
451 /* if the bus-width property is not specified, assume width as 1 */
452 if (of_property_read_u32(node, "bus-width", &max_width))
453 max_width = 1;
454 pdata->max_width = max_width;
455
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000456 /* get the card detection method */
Tushar Beheraab5023e2012-11-20 09:41:53 +0530457 if (of_get_property(node, "broken-cd", NULL)) {
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000458 pdata->cd_type = S3C_SDHCI_CD_NONE;
Thomas Abrahame19499a2013-03-06 17:06:16 +0530459 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000460 }
461
Tushar Beheraab5023e2012-11-20 09:41:53 +0530462 if (of_get_property(node, "non-removable", NULL)) {
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000463 pdata->cd_type = S3C_SDHCI_CD_PERMANENT;
Thomas Abrahame19499a2013-03-06 17:06:16 +0530464 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000465 }
466
467 gpio = of_get_named_gpio(node, "cd-gpios", 0);
468 if (gpio_is_valid(gpio)) {
469 pdata->cd_type = S3C_SDHCI_CD_GPIO;
Thomas Abrahame19499a2013-03-06 17:06:16 +0530470 pdata->ext_cd_gpio = gpio;
471 ourhost->ext_cd_gpio = -1;
472 if (of_get_property(node, "cd-inverted", NULL))
473 pdata->ext_cd_gpio_invert = 1;
474 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000475 } else if (gpio != -ENOENT) {
476 dev_err(dev, "invalid card detect gpio specified\n");
477 return -EINVAL;
478 }
479
Tomasz Figab96efcc2012-11-16 15:28:17 +0100480 /* assuming internal card detect that will be configured by pinctrl */
481 pdata->cd_type = S3C_SDHCI_CD_INTERNAL;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000482 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000483}
484#else
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500485static int sdhci_s3c_parse_dt(struct device *dev,
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000486 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
487{
488 return -EINVAL;
489}
490#endif
491
492static const struct of_device_id sdhci_s3c_dt_match[];
493
Thomas Abraham3119936a2012-02-16 22:23:58 +0900494static inline struct sdhci_s3c_drv_data *sdhci_s3c_get_driver_data(
495 struct platform_device *pdev)
496{
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000497#ifdef CONFIG_OF
498 if (pdev->dev.of_node) {
499 const struct of_device_id *match;
500 match = of_match_node(sdhci_s3c_dt_match, pdev->dev.of_node);
501 return (struct sdhci_s3c_drv_data *)match->data;
502 }
503#endif
Thomas Abraham3119936a2012-02-16 22:23:58 +0900504 return (struct sdhci_s3c_drv_data *)
505 platform_get_device_id(pdev)->driver_data;
506}
507
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500508static int sdhci_s3c_probe(struct platform_device *pdev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100509{
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900510 struct s3c_sdhci_platdata *pdata;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900511 struct sdhci_s3c_drv_data *drv_data;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100512 struct device *dev = &pdev->dev;
513 struct sdhci_host *host;
514 struct sdhci_s3c *sc;
515 struct resource *res;
516 int ret, irq, ptr, clks;
517
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000518 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
Ben Dooks0d1bb412009-06-14 13:52:37 +0100519 dev_err(dev, "no device data specified\n");
520 return -ENOENT;
521 }
522
523 irq = platform_get_irq(pdev, 0);
524 if (irq < 0) {
525 dev_err(dev, "no irq specified\n");
526 return irq;
527 }
528
Ben Dooks0d1bb412009-06-14 13:52:37 +0100529 host = sdhci_alloc_host(dev, sizeof(struct sdhci_s3c));
530 if (IS_ERR(host)) {
531 dev_err(dev, "sdhci_alloc_host() failed\n");
532 return PTR_ERR(host);
533 }
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000534 sc = sdhci_priv(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100535
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900536 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
537 if (!pdata) {
538 ret = -ENOMEM;
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500539 goto err_pdata_io_clk;
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900540 }
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000541
542 if (pdev->dev.of_node) {
543 ret = sdhci_s3c_parse_dt(&pdev->dev, host, pdata);
544 if (ret)
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500545 goto err_pdata_io_clk;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000546 } else {
547 memcpy(pdata, pdev->dev.platform_data, sizeof(*pdata));
548 sc->ext_cd_gpio = -1; /* invalid gpio number */
549 }
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900550
Thomas Abraham3119936a2012-02-16 22:23:58 +0900551 drv_data = sdhci_s3c_get_driver_data(pdev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100552
553 sc->host = host;
554 sc->pdev = pdev;
555 sc->pdata = pdata;
556
557 platform_set_drvdata(pdev, host);
558
Jingoo Han3aaf7ba2013-02-12 12:24:39 +0900559 sc->clk_io = devm_clk_get(dev, "hsmmc");
Ben Dooks0d1bb412009-06-14 13:52:37 +0100560 if (IS_ERR(sc->clk_io)) {
561 dev_err(dev, "failed to get io clock\n");
562 ret = PTR_ERR(sc->clk_io);
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500563 goto err_pdata_io_clk;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100564 }
565
566 /* enable the local io clock and keep it running for the moment. */
Thomas Abraham0f310a052012-10-03 08:35:43 +0900567 clk_prepare_enable(sc->clk_io);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100568
569 for (clks = 0, ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
Rajeshwari Shinde4346b6d2011-11-03 10:52:58 +0900570 char name[14];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100571
Rajeshwari Shinde4346b6d2011-11-03 10:52:58 +0900572 snprintf(name, 14, "mmc_busclk.%d", ptr);
Tomasz Figa8f4b78d2014-01-11 22:39:03 +0100573 sc->clk_bus[ptr] = devm_clk_get(dev, name);
574 if (IS_ERR(sc->clk_bus[ptr]))
Ben Dooks0d1bb412009-06-14 13:52:37 +0100575 continue;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100576
577 clks++;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900578
579 /*
580 * save current clock index to know which clock bus
581 * is used later in overriding functions.
582 */
583 sc->cur_clk = ptr;
584
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100585 sc->clk_rates[ptr] = clk_get_rate(sc->clk_bus[ptr]);
586
Ben Dooks0d1bb412009-06-14 13:52:37 +0100587 dev_info(dev, "clock source %d: %s (%ld Hz)\n",
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100588 ptr, name, sc->clk_rates[ptr]);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100589 }
590
591 if (clks == 0) {
592 dev_err(dev, "failed to find any bus clocks\n");
593 ret = -ENOENT;
594 goto err_no_busclks;
595 }
596
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000597#ifndef CONFIG_PM_RUNTIME
Thomas Abraham0f310a052012-10-03 08:35:43 +0900598 clk_prepare_enable(sc->clk_bus[sc->cur_clk]);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000599#endif
Chander Kashyape684c462012-09-14 09:08:49 +0000600
Julia Lawall9bda6da2012-03-08 23:24:53 -0500601 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Redinga3e2cd72013-01-21 11:09:11 +0100602 host->ioaddr = devm_ioremap_resource(&pdev->dev, res);
603 if (IS_ERR(host->ioaddr)) {
604 ret = PTR_ERR(host->ioaddr);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100605 goto err_req_regs;
606 }
607
608 /* Ensure we have minimal gpio selected CMD/CLK/Detect */
609 if (pdata->cfg_gpio)
610 pdata->cfg_gpio(pdev, pdata->max_width);
611
612 host->hw_name = "samsung-hsmmc";
613 host->ops = &sdhci_s3c_ops;
614 host->quirks = 0;
Jaehoon Chung285e2442013-08-02 23:09:00 +0900615 host->quirks2 = 0;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100616 host->irq = irq;
617
618 /* Setup quirks for the controller */
Thomas Abrahamb2e75ef2010-05-26 14:42:05 -0700619 host->quirks |= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC;
Marek Szyprowskia1d56462010-08-10 18:01:57 -0700620 host->quirks |= SDHCI_QUIRK_NO_HISPD_BIT;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900621 if (drv_data)
622 host->quirks |= drv_data->sdhci_quirks;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100623
624#ifndef CONFIG_MMC_SDHCI_S3C_DMA
625
626 /* we currently see overruns on errors, so disable the SDMA
627 * support as well. */
628 host->quirks |= SDHCI_QUIRK_BROKEN_DMA;
629
Ben Dooks0d1bb412009-06-14 13:52:37 +0100630#endif /* CONFIG_MMC_SDHCI_S3C_DMA */
631
632 /* It seems we do not get an DATA transfer complete on non-busy
633 * transfers, not sure if this is a problem with this specific
634 * SDHCI block, or a missing configuration that needs to be set. */
635 host->quirks |= SDHCI_QUIRK_NO_BUSY_IRQ;
636
Kyungmin Park732f0e32010-10-30 12:58:56 +0900637 /* This host supports the Auto CMD12 */
638 host->quirks |= SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12;
639
Jaehoon Chung7199e2b2011-07-12 17:30:47 +0900640 /* Samsung SoCs need BROKEN_ADMA_ZEROLEN_DESC */
641 host->quirks |= SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC;
642
Marek Szyprowski17866e12010-08-10 18:01:58 -0700643 if (pdata->cd_type == S3C_SDHCI_CD_NONE ||
644 pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
645 host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
646
647 if (pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
648 host->mmc->caps = MMC_CAP_NONREMOVABLE;
649
Thomas Abraham0d22c772012-03-31 23:29:45 -0400650 switch (pdata->max_width) {
651 case 8:
652 host->mmc->caps |= MMC_CAP_8_BIT_DATA;
653 case 4:
654 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
655 break;
656 }
657
Sangwook Leefa1773c2011-11-07 17:05:22 +0000658 if (pdata->pm_caps)
659 host->mmc->pm_caps |= pdata->pm_caps;
660
Ben Dooks0d1bb412009-06-14 13:52:37 +0100661 host->quirks |= (SDHCI_QUIRK_32BIT_DMA_ADDR |
662 SDHCI_QUIRK_32BIT_DMA_SIZE);
663
Hyuk Lee3fe42e02010-08-10 18:01:55 -0700664 /* HSMMC on Samsung SoCs uses SDCLK as timeout clock */
665 host->quirks |= SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK;
666
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900667 /*
668 * If controller does not have internal clock divider,
669 * we can use overriding functions instead of default.
670 */
Thomas Abraham3119936a2012-02-16 22:23:58 +0900671 if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK) {
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900672 sdhci_s3c_ops.set_clock = sdhci_cmu_set_clock;
673 sdhci_s3c_ops.get_min_clock = sdhci_cmu_get_min_clock;
674 sdhci_s3c_ops.get_max_clock = sdhci_cmu_get_max_clock;
675 }
676
Jeongbae Seob3824f22010-10-08 17:46:20 +0900677 /* It supports additional host capabilities if needed */
678 if (pdata->host_caps)
679 host->mmc->caps |= pdata->host_caps;
680
Jaehoon Chungc1c4b662012-02-07 15:59:01 +0900681 if (pdata->host_caps2)
682 host->mmc->caps2 |= pdata->host_caps2;
683
Mark Brown9f4e8152012-03-31 23:31:55 -0400684 pm_runtime_enable(&pdev->dev);
685 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
686 pm_runtime_use_autosuspend(&pdev->dev);
687 pm_suspend_ignore_children(&pdev->dev, 1);
688
Ben Dooks0d1bb412009-06-14 13:52:37 +0100689 ret = sdhci_add_host(host);
690 if (ret) {
691 dev_err(dev, "sdhci_add_host() failed\n");
Mark Brown9f4e8152012-03-31 23:31:55 -0400692 pm_runtime_forbid(&pdev->dev);
693 pm_runtime_get_noresume(&pdev->dev);
Julia Lawall9bda6da2012-03-08 23:24:53 -0500694 goto err_req_regs;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100695 }
696
Marek Szyprowski17866e12010-08-10 18:01:58 -0700697 /* The following two methods of card detection might call
698 sdhci_s3c_notify_change() immediately, so they can be called
699 only after sdhci_add_host(). Setup errors are ignored. */
700 if (pdata->cd_type == S3C_SDHCI_CD_EXTERNAL && pdata->ext_cd_init)
701 pdata->ext_cd_init(&sdhci_s3c_notify_change);
702 if (pdata->cd_type == S3C_SDHCI_CD_GPIO &&
703 gpio_is_valid(pdata->ext_cd_gpio))
704 sdhci_s3c_setup_card_detect_gpio(sc);
705
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000706#ifdef CONFIG_PM_RUNTIME
Seungwon Jeon0aa55c22012-10-30 14:28:36 +0900707 if (pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
708 clk_disable_unprepare(sc->clk_io);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000709#endif
Ben Dooks0d1bb412009-06-14 13:52:37 +0100710 return 0;
711
Ben Dooks0d1bb412009-06-14 13:52:37 +0100712 err_req_regs:
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000713#ifndef CONFIG_PM_RUNTIME
Thomas Abraham0f310a052012-10-03 08:35:43 +0900714 clk_disable_unprepare(sc->clk_bus[sc->cur_clk]);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000715#endif
Ben Dooks0d1bb412009-06-14 13:52:37 +0100716
717 err_no_busclks:
Thomas Abraham0f310a052012-10-03 08:35:43 +0900718 clk_disable_unprepare(sc->clk_io);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100719
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500720 err_pdata_io_clk:
Ben Dooks0d1bb412009-06-14 13:52:37 +0100721 sdhci_free_host(host);
722
723 return ret;
724}
725
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500726static int sdhci_s3c_remove(struct platform_device *pdev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100727{
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700728 struct sdhci_host *host = platform_get_drvdata(pdev);
729 struct sdhci_s3c *sc = sdhci_priv(host);
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000730 struct s3c_sdhci_platdata *pdata = sc->pdata;
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700731
Marek Szyprowski17866e12010-08-10 18:01:58 -0700732 if (pdata->cd_type == S3C_SDHCI_CD_EXTERNAL && pdata->ext_cd_cleanup)
733 pdata->ext_cd_cleanup(&sdhci_s3c_notify_change);
734
735 if (sc->ext_cd_irq)
736 free_irq(sc->ext_cd_irq, sc);
737
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000738#ifdef CONFIG_PM_RUNTIME
Seungwon Jeon0aa55c22012-10-30 14:28:36 +0900739 if (pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
740 clk_prepare_enable(sc->clk_io);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000741#endif
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700742 sdhci_remove_host(host, 1);
743
Chander Kashyap387a8cbd2012-09-14 09:08:50 +0000744 pm_runtime_dont_use_autosuspend(&pdev->dev);
Mark Brown9f4e8152012-03-31 23:31:55 -0400745 pm_runtime_disable(&pdev->dev);
746
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000747#ifndef CONFIG_PM_RUNTIME
Thomas Abraham0f310a052012-10-03 08:35:43 +0900748 clk_disable_unprepare(sc->clk_bus[sc->cur_clk]);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000749#endif
Thomas Abraham0f310a052012-10-03 08:35:43 +0900750 clk_disable_unprepare(sc->clk_io);
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700751
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700752 sdhci_free_host(host);
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700753
Ben Dooks0d1bb412009-06-14 13:52:37 +0100754 return 0;
755}
756
Mark Brownd5e9c022012-03-03 00:46:41 +0000757#ifdef CONFIG_PM_SLEEP
Manuel Lauss29495aa2011-11-03 11:09:45 +0100758static int sdhci_s3c_suspend(struct device *dev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100759{
Manuel Lauss29495aa2011-11-03 11:09:45 +0100760 struct sdhci_host *host = dev_get_drvdata(dev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100761
Manuel Lauss29495aa2011-11-03 11:09:45 +0100762 return sdhci_suspend_host(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100763}
764
Manuel Lauss29495aa2011-11-03 11:09:45 +0100765static int sdhci_s3c_resume(struct device *dev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100766{
Manuel Lauss29495aa2011-11-03 11:09:45 +0100767 struct sdhci_host *host = dev_get_drvdata(dev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100768
Wonil Choi65d13512011-06-29 11:38:38 +0900769 return sdhci_resume_host(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100770}
Mark Brownd5e9c022012-03-03 00:46:41 +0000771#endif
Ben Dooks0d1bb412009-06-14 13:52:37 +0100772
Mark Brown9f4e8152012-03-31 23:31:55 -0400773#ifdef CONFIG_PM_RUNTIME
774static int sdhci_s3c_runtime_suspend(struct device *dev)
775{
776 struct sdhci_host *host = dev_get_drvdata(dev);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000777 struct sdhci_s3c *ourhost = to_s3c(host);
778 struct clk *busclk = ourhost->clk_io;
779 int ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400780
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000781 ret = sdhci_runtime_suspend_host(host);
782
Thomas Abraham0f310a052012-10-03 08:35:43 +0900783 clk_disable_unprepare(ourhost->clk_bus[ourhost->cur_clk]);
784 clk_disable_unprepare(busclk);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000785 return ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400786}
787
788static int sdhci_s3c_runtime_resume(struct device *dev)
789{
790 struct sdhci_host *host = dev_get_drvdata(dev);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000791 struct sdhci_s3c *ourhost = to_s3c(host);
792 struct clk *busclk = ourhost->clk_io;
793 int ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400794
Thomas Abraham0f310a052012-10-03 08:35:43 +0900795 clk_prepare_enable(busclk);
796 clk_prepare_enable(ourhost->clk_bus[ourhost->cur_clk]);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000797 ret = sdhci_runtime_resume_host(host);
798 return ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400799}
800#endif
801
Mark Brownd5e9c022012-03-03 00:46:41 +0000802#ifdef CONFIG_PM
Manuel Lauss29495aa2011-11-03 11:09:45 +0100803static const struct dev_pm_ops sdhci_s3c_pmops = {
Mark Brownd5e9c022012-03-03 00:46:41 +0000804 SET_SYSTEM_SLEEP_PM_OPS(sdhci_s3c_suspend, sdhci_s3c_resume)
Mark Brown9f4e8152012-03-31 23:31:55 -0400805 SET_RUNTIME_PM_OPS(sdhci_s3c_runtime_suspend, sdhci_s3c_runtime_resume,
806 NULL)
Manuel Lauss29495aa2011-11-03 11:09:45 +0100807};
808
809#define SDHCI_S3C_PMOPS (&sdhci_s3c_pmops)
810
Ben Dooks0d1bb412009-06-14 13:52:37 +0100811#else
Manuel Lauss29495aa2011-11-03 11:09:45 +0100812#define SDHCI_S3C_PMOPS NULL
Ben Dooks0d1bb412009-06-14 13:52:37 +0100813#endif
814
Thomas Abraham3119936a2012-02-16 22:23:58 +0900815#if defined(CONFIG_CPU_EXYNOS4210) || defined(CONFIG_SOC_EXYNOS4212)
816static struct sdhci_s3c_drv_data exynos4_sdhci_drv_data = {
817 .sdhci_quirks = SDHCI_QUIRK_NONSTANDARD_CLOCK,
818};
819#define EXYNOS4_SDHCI_DRV_DATA ((kernel_ulong_t)&exynos4_sdhci_drv_data)
820#else
821#define EXYNOS4_SDHCI_DRV_DATA ((kernel_ulong_t)NULL)
822#endif
823
824static struct platform_device_id sdhci_s3c_driver_ids[] = {
825 {
826 .name = "s3c-sdhci",
827 .driver_data = (kernel_ulong_t)NULL,
828 }, {
829 .name = "exynos4-sdhci",
830 .driver_data = EXYNOS4_SDHCI_DRV_DATA,
831 },
832 { }
833};
834MODULE_DEVICE_TABLE(platform, sdhci_s3c_driver_ids);
835
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000836#ifdef CONFIG_OF
837static const struct of_device_id sdhci_s3c_dt_match[] = {
838 { .compatible = "samsung,s3c6410-sdhci", },
839 { .compatible = "samsung,exynos4210-sdhci",
840 .data = (void *)EXYNOS4_SDHCI_DRV_DATA },
841 {},
842};
843MODULE_DEVICE_TABLE(of, sdhci_s3c_dt_match);
844#endif
845
Ben Dooks0d1bb412009-06-14 13:52:37 +0100846static struct platform_driver sdhci_s3c_driver = {
847 .probe = sdhci_s3c_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -0500848 .remove = sdhci_s3c_remove,
Thomas Abraham3119936a2012-02-16 22:23:58 +0900849 .id_table = sdhci_s3c_driver_ids,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100850 .driver = {
851 .owner = THIS_MODULE,
852 .name = "s3c-sdhci",
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000853 .of_match_table = of_match_ptr(sdhci_s3c_dt_match),
Manuel Lauss29495aa2011-11-03 11:09:45 +0100854 .pm = SDHCI_S3C_PMOPS,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100855 },
856};
857
Axel Lind1f81a62011-11-26 12:55:43 +0800858module_platform_driver(sdhci_s3c_driver);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100859
860MODULE_DESCRIPTION("Samsung SDHCI (HSMMC) glue");
861MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
862MODULE_LICENSE("GPL v2");
863MODULE_ALIAS("platform:s3c-sdhci");